Thomas Gleixner | caab277 | 2019-06-03 07:44:50 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 2 | /* |
Will Deacon | 4b47e57 | 2018-10-05 13:31:10 +0100 | [diff] [blame] | 3 | * ARMv8 PMUv3 Performance Events handling code. |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 4 | * |
| 5 | * Copyright (C) 2012 ARM Limited |
| 6 | * Author: Will Deacon <will.deacon@arm.com> |
| 7 | * |
| 8 | * This code is based heavily on the ARMv7 perf event code. |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 9 | */ |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 10 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 11 | #include <asm/irq_regs.h> |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 12 | #include <asm/perf_event.h> |
Ashok Kumar | bf2d478 | 2016-04-21 05:58:43 -0700 | [diff] [blame] | 13 | #include <asm/sysreg.h> |
Marc Zyngier | d98ecda | 2016-01-25 17:31:13 +0000 | [diff] [blame] | 14 | #include <asm/virt.h> |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 15 | |
Peter Zijlstra | 279a811 | 2020-07-16 13:11:27 +0800 | [diff] [blame] | 16 | #include <clocksource/arm_arch_timer.h> |
| 17 | |
Mark Salter | dbee3a7 | 2016-09-14 17:32:29 -0500 | [diff] [blame] | 18 | #include <linux/acpi.h> |
Michael O'Farrell | 9d2dcc8f | 2018-07-30 13:14:34 -0700 | [diff] [blame] | 19 | #include <linux/clocksource.h> |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 20 | #include <linux/kvm_host.h> |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 21 | #include <linux/of.h> |
| 22 | #include <linux/perf/arm_pmu.h> |
| 23 | #include <linux/platform_device.h> |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 24 | #include <linux/sched_clock.h> |
Raphael Gault | d91cc2f | 2019-08-20 16:57:45 +0100 | [diff] [blame] | 25 | #include <linux/smp.h> |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 26 | |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 27 | /* ARMv8 Cortex-A53 specific event types. */ |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 28 | #define ARMV8_A53_PERFCTR_PREF_LINEFILL 0xC2 |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 29 | |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 30 | /* ARMv8 Cavium ThunderX specific event types. */ |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 31 | #define ARMV8_THUNDER_PERFCTR_L1D_CACHE_MISS_ST 0xE9 |
| 32 | #define ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_ACCESS 0xEA |
| 33 | #define ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_MISS 0xEB |
| 34 | #define ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_ACCESS 0xEC |
| 35 | #define ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_MISS 0xED |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 36 | |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 37 | /* |
| 38 | * ARMv8 Architectural defined events, not all of these may |
Will Deacon | 342e53b | 2018-10-05 13:28:07 +0100 | [diff] [blame] | 39 | * be supported on any given implementation. Unsupported events will |
| 40 | * be disabled at run-time based on the PMCEID registers. |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 41 | */ |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 42 | static const unsigned armv8_pmuv3_perf_map[PERF_COUNT_HW_MAX] = { |
Mark Rutland | ae2fb7e | 2015-07-21 11:36:39 +0100 | [diff] [blame] | 43 | PERF_MAP_ALL_UNSUPPORTED, |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 44 | [PERF_COUNT_HW_CPU_CYCLES] = ARMV8_PMUV3_PERFCTR_CPU_CYCLES, |
| 45 | [PERF_COUNT_HW_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_INST_RETIRED, |
| 46 | [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE, |
| 47 | [PERF_COUNT_HW_CACHE_MISSES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL, |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 48 | [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED, |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 49 | [PERF_COUNT_HW_BRANCH_MISSES] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED, |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 50 | [PERF_COUNT_HW_BUS_CYCLES] = ARMV8_PMUV3_PERFCTR_BUS_CYCLES, |
| 51 | [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = ARMV8_PMUV3_PERFCTR_STALL_FRONTEND, |
| 52 | [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = ARMV8_PMUV3_PERFCTR_STALL_BACKEND, |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 53 | }; |
| 54 | |
| 55 | static const unsigned armv8_pmuv3_perf_cache_map[PERF_COUNT_HW_CACHE_MAX] |
| 56 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 57 | [PERF_COUNT_HW_CACHE_RESULT_MAX] = { |
Mark Rutland | ae2fb7e | 2015-07-21 11:36:39 +0100 | [diff] [blame] | 58 | PERF_CACHE_MAP_ALL_UNSUPPORTED, |
| 59 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 60 | [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE, |
| 61 | [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL, |
Mark Rutland | ae2fb7e | 2015-07-21 11:36:39 +0100 | [diff] [blame] | 62 | |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 63 | [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE, |
| 64 | [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL, |
| 65 | |
| 66 | [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL, |
| 67 | [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB, |
| 68 | |
| 69 | [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL, |
| 70 | [C(ITLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB, |
| 71 | |
Leo Yan | ffdbd3d | 2020-08-11 13:35:05 +0800 | [diff] [blame] | 72 | [C(LL)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS_RD, |
| 73 | [C(LL)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_LL_CACHE_RD, |
| 74 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 75 | [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED, |
| 76 | [C(BPU)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED, |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 77 | }; |
| 78 | |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 79 | static const unsigned armv8_a53_perf_cache_map[PERF_COUNT_HW_CACHE_MAX] |
| 80 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 81 | [PERF_COUNT_HW_CACHE_RESULT_MAX] = { |
| 82 | PERF_CACHE_MAP_ALL_UNSUPPORTED, |
| 83 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 84 | [C(L1D)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_A53_PERFCTR_PREF_LINEFILL, |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 85 | |
Julien Thierry | 5cf7fb2 | 2017-07-25 17:27:36 +0100 | [diff] [blame] | 86 | [C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD, |
| 87 | [C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR, |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 88 | }; |
| 89 | |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 90 | static const unsigned armv8_a57_perf_cache_map[PERF_COUNT_HW_CACHE_MAX] |
| 91 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 92 | [PERF_COUNT_HW_CACHE_RESULT_MAX] = { |
| 93 | PERF_CACHE_MAP_ALL_UNSUPPORTED, |
| 94 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 95 | [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD, |
| 96 | [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD, |
| 97 | [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR, |
| 98 | [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR, |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 99 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 100 | [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD, |
| 101 | [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR, |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 102 | |
Julien Thierry | 5cf7fb2 | 2017-07-25 17:27:36 +0100 | [diff] [blame] | 103 | [C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD, |
| 104 | [C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR, |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 105 | }; |
| 106 | |
Julien Thierry | 5561b6c | 2017-08-09 17:46:38 +0100 | [diff] [blame] | 107 | static const unsigned armv8_a73_perf_cache_map[PERF_COUNT_HW_CACHE_MAX] |
| 108 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 109 | [PERF_COUNT_HW_CACHE_RESULT_MAX] = { |
| 110 | PERF_CACHE_MAP_ALL_UNSUPPORTED, |
| 111 | |
| 112 | [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD, |
| 113 | [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR, |
Julien Thierry | 5561b6c | 2017-08-09 17:46:38 +0100 | [diff] [blame] | 114 | }; |
| 115 | |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 116 | static const unsigned armv8_thunder_perf_cache_map[PERF_COUNT_HW_CACHE_MAX] |
| 117 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 118 | [PERF_COUNT_HW_CACHE_RESULT_MAX] = { |
| 119 | PERF_CACHE_MAP_ALL_UNSUPPORTED, |
| 120 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 121 | [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD, |
| 122 | [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD, |
| 123 | [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR, |
| 124 | [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_MISS_ST, |
| 125 | [C(L1D)][C(OP_PREFETCH)][C(RESULT_ACCESS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_ACCESS, |
| 126 | [C(L1D)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_MISS, |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 127 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 128 | [C(L1I)][C(OP_PREFETCH)][C(RESULT_ACCESS)] = ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_ACCESS, |
| 129 | [C(L1I)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_MISS, |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 130 | |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 131 | [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD, |
| 132 | [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD, |
| 133 | [C(DTLB)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR, |
| 134 | [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR, |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 135 | }; |
| 136 | |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 137 | static const unsigned armv8_vulcan_perf_cache_map[PERF_COUNT_HW_CACHE_MAX] |
| 138 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 139 | [PERF_COUNT_HW_CACHE_RESULT_MAX] = { |
| 140 | PERF_CACHE_MAP_ALL_UNSUPPORTED, |
| 141 | |
| 142 | [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD, |
| 143 | [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD, |
| 144 | [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR, |
| 145 | [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR, |
| 146 | |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 147 | [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD, |
| 148 | [C(DTLB)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR, |
| 149 | [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD, |
| 150 | [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR, |
| 151 | |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 152 | [C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD, |
| 153 | [C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR, |
| 154 | }; |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 155 | |
| 156 | static ssize_t |
| 157 | armv8pmu_events_sysfs_show(struct device *dev, |
| 158 | struct device_attribute *attr, char *page) |
| 159 | { |
| 160 | struct perf_pmu_events_attr *pmu_attr; |
| 161 | |
| 162 | pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr); |
| 163 | |
Shaokun Zhang | 539707c | 2020-06-18 21:35:44 +0800 | [diff] [blame] | 164 | return sprintf(page, "event=0x%04llx\n", pmu_attr->id); |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 165 | } |
| 166 | |
Shaokun Zhang | 9ef8567 | 2019-10-30 11:46:17 +0800 | [diff] [blame] | 167 | #define ARMV8_EVENT_ATTR(name, config) \ |
| 168 | (&((struct perf_pmu_events_attr) { \ |
| 169 | .attr = __ATTR(name, 0444, armv8pmu_events_sysfs_show, NULL), \ |
| 170 | .id = config, \ |
| 171 | }).attr.attr) |
Drew Richardson | 9e9caa6 | 2015-10-22 07:07:32 -0700 | [diff] [blame] | 172 | |
| 173 | static struct attribute *armv8_pmuv3_event_attrs[] = { |
Shaokun Zhang | 9ef8567 | 2019-10-30 11:46:17 +0800 | [diff] [blame] | 174 | ARMV8_EVENT_ATTR(sw_incr, ARMV8_PMUV3_PERFCTR_SW_INCR), |
| 175 | ARMV8_EVENT_ATTR(l1i_cache_refill, ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL), |
| 176 | ARMV8_EVENT_ATTR(l1i_tlb_refill, ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL), |
| 177 | ARMV8_EVENT_ATTR(l1d_cache_refill, ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL), |
| 178 | ARMV8_EVENT_ATTR(l1d_cache, ARMV8_PMUV3_PERFCTR_L1D_CACHE), |
| 179 | ARMV8_EVENT_ATTR(l1d_tlb_refill, ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL), |
| 180 | ARMV8_EVENT_ATTR(ld_retired, ARMV8_PMUV3_PERFCTR_LD_RETIRED), |
| 181 | ARMV8_EVENT_ATTR(st_retired, ARMV8_PMUV3_PERFCTR_ST_RETIRED), |
| 182 | ARMV8_EVENT_ATTR(inst_retired, ARMV8_PMUV3_PERFCTR_INST_RETIRED), |
| 183 | ARMV8_EVENT_ATTR(exc_taken, ARMV8_PMUV3_PERFCTR_EXC_TAKEN), |
| 184 | ARMV8_EVENT_ATTR(exc_return, ARMV8_PMUV3_PERFCTR_EXC_RETURN), |
| 185 | ARMV8_EVENT_ATTR(cid_write_retired, ARMV8_PMUV3_PERFCTR_CID_WRITE_RETIRED), |
| 186 | ARMV8_EVENT_ATTR(pc_write_retired, ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED), |
| 187 | ARMV8_EVENT_ATTR(br_immed_retired, ARMV8_PMUV3_PERFCTR_BR_IMMED_RETIRED), |
| 188 | ARMV8_EVENT_ATTR(br_return_retired, ARMV8_PMUV3_PERFCTR_BR_RETURN_RETIRED), |
| 189 | ARMV8_EVENT_ATTR(unaligned_ldst_retired, ARMV8_PMUV3_PERFCTR_UNALIGNED_LDST_RETIRED), |
| 190 | ARMV8_EVENT_ATTR(br_mis_pred, ARMV8_PMUV3_PERFCTR_BR_MIS_PRED), |
| 191 | ARMV8_EVENT_ATTR(cpu_cycles, ARMV8_PMUV3_PERFCTR_CPU_CYCLES), |
| 192 | ARMV8_EVENT_ATTR(br_pred, ARMV8_PMUV3_PERFCTR_BR_PRED), |
| 193 | ARMV8_EVENT_ATTR(mem_access, ARMV8_PMUV3_PERFCTR_MEM_ACCESS), |
| 194 | ARMV8_EVENT_ATTR(l1i_cache, ARMV8_PMUV3_PERFCTR_L1I_CACHE), |
| 195 | ARMV8_EVENT_ATTR(l1d_cache_wb, ARMV8_PMUV3_PERFCTR_L1D_CACHE_WB), |
| 196 | ARMV8_EVENT_ATTR(l2d_cache, ARMV8_PMUV3_PERFCTR_L2D_CACHE), |
| 197 | ARMV8_EVENT_ATTR(l2d_cache_refill, ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL), |
| 198 | ARMV8_EVENT_ATTR(l2d_cache_wb, ARMV8_PMUV3_PERFCTR_L2D_CACHE_WB), |
| 199 | ARMV8_EVENT_ATTR(bus_access, ARMV8_PMUV3_PERFCTR_BUS_ACCESS), |
| 200 | ARMV8_EVENT_ATTR(memory_error, ARMV8_PMUV3_PERFCTR_MEMORY_ERROR), |
| 201 | ARMV8_EVENT_ATTR(inst_spec, ARMV8_PMUV3_PERFCTR_INST_SPEC), |
| 202 | ARMV8_EVENT_ATTR(ttbr_write_retired, ARMV8_PMUV3_PERFCTR_TTBR_WRITE_RETIRED), |
| 203 | ARMV8_EVENT_ATTR(bus_cycles, ARMV8_PMUV3_PERFCTR_BUS_CYCLES), |
| 204 | /* Don't expose the chain event in /sys, since it's useless in isolation */ |
| 205 | ARMV8_EVENT_ATTR(l1d_cache_allocate, ARMV8_PMUV3_PERFCTR_L1D_CACHE_ALLOCATE), |
| 206 | ARMV8_EVENT_ATTR(l2d_cache_allocate, ARMV8_PMUV3_PERFCTR_L2D_CACHE_ALLOCATE), |
| 207 | ARMV8_EVENT_ATTR(br_retired, ARMV8_PMUV3_PERFCTR_BR_RETIRED), |
| 208 | ARMV8_EVENT_ATTR(br_mis_pred_retired, ARMV8_PMUV3_PERFCTR_BR_MIS_PRED_RETIRED), |
| 209 | ARMV8_EVENT_ATTR(stall_frontend, ARMV8_PMUV3_PERFCTR_STALL_FRONTEND), |
| 210 | ARMV8_EVENT_ATTR(stall_backend, ARMV8_PMUV3_PERFCTR_STALL_BACKEND), |
| 211 | ARMV8_EVENT_ATTR(l1d_tlb, ARMV8_PMUV3_PERFCTR_L1D_TLB), |
| 212 | ARMV8_EVENT_ATTR(l1i_tlb, ARMV8_PMUV3_PERFCTR_L1I_TLB), |
| 213 | ARMV8_EVENT_ATTR(l2i_cache, ARMV8_PMUV3_PERFCTR_L2I_CACHE), |
| 214 | ARMV8_EVENT_ATTR(l2i_cache_refill, ARMV8_PMUV3_PERFCTR_L2I_CACHE_REFILL), |
| 215 | ARMV8_EVENT_ATTR(l3d_cache_allocate, ARMV8_PMUV3_PERFCTR_L3D_CACHE_ALLOCATE), |
| 216 | ARMV8_EVENT_ATTR(l3d_cache_refill, ARMV8_PMUV3_PERFCTR_L3D_CACHE_REFILL), |
| 217 | ARMV8_EVENT_ATTR(l3d_cache, ARMV8_PMUV3_PERFCTR_L3D_CACHE), |
| 218 | ARMV8_EVENT_ATTR(l3d_cache_wb, ARMV8_PMUV3_PERFCTR_L3D_CACHE_WB), |
| 219 | ARMV8_EVENT_ATTR(l2d_tlb_refill, ARMV8_PMUV3_PERFCTR_L2D_TLB_REFILL), |
| 220 | ARMV8_EVENT_ATTR(l2i_tlb_refill, ARMV8_PMUV3_PERFCTR_L2I_TLB_REFILL), |
| 221 | ARMV8_EVENT_ATTR(l2d_tlb, ARMV8_PMUV3_PERFCTR_L2D_TLB), |
| 222 | ARMV8_EVENT_ATTR(l2i_tlb, ARMV8_PMUV3_PERFCTR_L2I_TLB), |
| 223 | ARMV8_EVENT_ATTR(remote_access, ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS), |
| 224 | ARMV8_EVENT_ATTR(ll_cache, ARMV8_PMUV3_PERFCTR_LL_CACHE), |
| 225 | ARMV8_EVENT_ATTR(ll_cache_miss, ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS), |
| 226 | ARMV8_EVENT_ATTR(dtlb_walk, ARMV8_PMUV3_PERFCTR_DTLB_WALK), |
| 227 | ARMV8_EVENT_ATTR(itlb_walk, ARMV8_PMUV3_PERFCTR_ITLB_WALK), |
| 228 | ARMV8_EVENT_ATTR(ll_cache_rd, ARMV8_PMUV3_PERFCTR_LL_CACHE_RD), |
| 229 | ARMV8_EVENT_ATTR(ll_cache_miss_rd, ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS_RD), |
| 230 | ARMV8_EVENT_ATTR(remote_access_rd, ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS_RD), |
Shaokun Zhang | 55fdc1f | 2020-07-21 18:49:33 +0800 | [diff] [blame] | 231 | ARMV8_EVENT_ATTR(l1d_cache_lmiss_rd, ARMV8_PMUV3_PERFCTR_L1D_CACHE_LMISS_RD), |
| 232 | ARMV8_EVENT_ATTR(op_retired, ARMV8_PMUV3_PERFCTR_OP_RETIRED), |
| 233 | ARMV8_EVENT_ATTR(op_spec, ARMV8_PMUV3_PERFCTR_OP_SPEC), |
| 234 | ARMV8_EVENT_ATTR(stall, ARMV8_PMUV3_PERFCTR_STALL), |
| 235 | ARMV8_EVENT_ATTR(stall_slot_backend, ARMV8_PMUV3_PERFCTR_STALL_SLOT_BACKEND), |
| 236 | ARMV8_EVENT_ATTR(stall_slot_frontend, ARMV8_PMUV3_PERFCTR_STALL_SLOT_FRONTEND), |
| 237 | ARMV8_EVENT_ATTR(stall_slot, ARMV8_PMUV3_PERFCTR_STALL_SLOT), |
Shaokun Zhang | 9ef8567 | 2019-10-30 11:46:17 +0800 | [diff] [blame] | 238 | ARMV8_EVENT_ATTR(sample_pop, ARMV8_SPE_PERFCTR_SAMPLE_POP), |
| 239 | ARMV8_EVENT_ATTR(sample_feed, ARMV8_SPE_PERFCTR_SAMPLE_FEED), |
| 240 | ARMV8_EVENT_ATTR(sample_filtrate, ARMV8_SPE_PERFCTR_SAMPLE_FILTRATE), |
| 241 | ARMV8_EVENT_ATTR(sample_collision, ARMV8_SPE_PERFCTR_SAMPLE_COLLISION), |
Shaokun Zhang | 55fdc1f | 2020-07-21 18:49:33 +0800 | [diff] [blame] | 242 | ARMV8_EVENT_ATTR(cnt_cycles, ARMV8_AMU_PERFCTR_CNT_CYCLES), |
| 243 | ARMV8_EVENT_ATTR(stall_backend_mem, ARMV8_AMU_PERFCTR_STALL_BACKEND_MEM), |
| 244 | ARMV8_EVENT_ATTR(l1i_cache_lmiss, ARMV8_PMUV3_PERFCTR_L1I_CACHE_LMISS), |
| 245 | ARMV8_EVENT_ATTR(l2d_cache_lmiss_rd, ARMV8_PMUV3_PERFCTR_L2D_CACHE_LMISS_RD), |
| 246 | ARMV8_EVENT_ATTR(l2i_cache_lmiss, ARMV8_PMUV3_PERFCTR_L2I_CACHE_LMISS), |
| 247 | ARMV8_EVENT_ATTR(l3d_cache_lmiss_rd, ARMV8_PMUV3_PERFCTR_L3D_CACHE_LMISS_RD), |
| 248 | ARMV8_EVENT_ATTR(ldst_align_lat, ARMV8_PMUV3_PERFCTR_LDST_ALIGN_LAT), |
| 249 | ARMV8_EVENT_ATTR(ld_align_lat, ARMV8_PMUV3_PERFCTR_LD_ALIGN_LAT), |
| 250 | ARMV8_EVENT_ATTR(st_align_lat, ARMV8_PMUV3_PERFCTR_ST_ALIGN_LAT), |
| 251 | ARMV8_EVENT_ATTR(mem_access_checked, ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED), |
| 252 | ARMV8_EVENT_ATTR(mem_access_checked_rd, ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_RD), |
| 253 | ARMV8_EVENT_ATTR(mem_access_checked_wr, ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_WR), |
Will Deacon | 57d7412 | 2015-12-22 14:42:57 +0000 | [diff] [blame] | 254 | NULL, |
Drew Richardson | 9e9caa6 | 2015-10-22 07:07:32 -0700 | [diff] [blame] | 255 | }; |
| 256 | |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 257 | static umode_t |
| 258 | armv8pmu_event_attr_is_visible(struct kobject *kobj, |
| 259 | struct attribute *attr, int unused) |
| 260 | { |
| 261 | struct device *dev = kobj_to_dev(kobj); |
| 262 | struct pmu *pmu = dev_get_drvdata(dev); |
| 263 | struct arm_pmu *cpu_pmu = container_of(pmu, struct arm_pmu, pmu); |
| 264 | struct perf_pmu_events_attr *pmu_attr; |
| 265 | |
| 266 | pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr.attr); |
| 267 | |
Will Deacon | 342e53b | 2018-10-05 13:28:07 +0100 | [diff] [blame] | 268 | if (pmu_attr->id < ARMV8_PMUV3_MAX_COMMON_EVENTS && |
| 269 | test_bit(pmu_attr->id, cpu_pmu->pmceid_bitmap)) |
| 270 | return attr->mode; |
| 271 | |
Shaokun Zhang | 539707c | 2020-06-18 21:35:44 +0800 | [diff] [blame] | 272 | if (pmu_attr->id >= ARMV8_PMUV3_EXT_COMMON_EVENT_BASE) { |
| 273 | u64 id = pmu_attr->id - ARMV8_PMUV3_EXT_COMMON_EVENT_BASE; |
| 274 | |
| 275 | if (id < ARMV8_PMUV3_MAX_COMMON_EVENTS && |
| 276 | test_bit(id, cpu_pmu->pmceid_ext_bitmap)) |
| 277 | return attr->mode; |
| 278 | } |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 279 | |
| 280 | return 0; |
| 281 | } |
| 282 | |
Drew Richardson | 9e9caa6 | 2015-10-22 07:07:32 -0700 | [diff] [blame] | 283 | static struct attribute_group armv8_pmuv3_events_attr_group = { |
| 284 | .name = "events", |
| 285 | .attrs = armv8_pmuv3_event_attrs, |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 286 | .is_visible = armv8pmu_event_attr_is_visible, |
Drew Richardson | 9e9caa6 | 2015-10-22 07:07:32 -0700 | [diff] [blame] | 287 | }; |
| 288 | |
Shaokun Zhang | fe7296e | 2017-05-24 15:43:18 +0800 | [diff] [blame] | 289 | PMU_FORMAT_ATTR(event, "config:0-15"); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 290 | PMU_FORMAT_ATTR(long, "config1:0"); |
| 291 | |
| 292 | static inline bool armv8pmu_event_is_64bit(struct perf_event *event) |
| 293 | { |
| 294 | return event->attr.config1 & 0x1; |
| 295 | } |
Will Deacon | 57d7412 | 2015-12-22 14:42:57 +0000 | [diff] [blame] | 296 | |
| 297 | static struct attribute *armv8_pmuv3_format_attrs[] = { |
| 298 | &format_attr_event.attr, |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 299 | &format_attr_long.attr, |
Will Deacon | 57d7412 | 2015-12-22 14:42:57 +0000 | [diff] [blame] | 300 | NULL, |
| 301 | }; |
| 302 | |
| 303 | static struct attribute_group armv8_pmuv3_format_attr_group = { |
| 304 | .name = "format", |
| 305 | .attrs = armv8_pmuv3_format_attrs, |
| 306 | }; |
| 307 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 308 | /* |
| 309 | * Perf Events' indices |
| 310 | */ |
| 311 | #define ARMV8_IDX_CYCLE_COUNTER 0 |
| 312 | #define ARMV8_IDX_COUNTER0 1 |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 313 | |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 314 | |
| 315 | /* |
| 316 | * We unconditionally enable ARMv8.5-PMU long event counter support |
| 317 | * (64-bit events) where supported. Indicate if this arm_pmu has long |
| 318 | * event counter support. |
| 319 | */ |
| 320 | static bool armv8pmu_has_long_event(struct arm_pmu *cpu_pmu) |
| 321 | { |
| 322 | return (cpu_pmu->pmuver >= ID_AA64DFR0_PMUVER_8_5); |
| 323 | } |
| 324 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 325 | /* |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 326 | * We must chain two programmable counters for 64 bit events, |
| 327 | * except when we have allocated the 64bit cycle counter (for CPU |
| 328 | * cycles event). This must be called only when the event has |
| 329 | * a counter allocated. |
| 330 | */ |
| 331 | static inline bool armv8pmu_event_is_chained(struct perf_event *event) |
| 332 | { |
| 333 | int idx = event->hw.idx; |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 334 | struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 335 | |
| 336 | return !WARN_ON(idx < 0) && |
| 337 | armv8pmu_event_is_64bit(event) && |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 338 | !armv8pmu_has_long_event(cpu_pmu) && |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 339 | (idx != ARMV8_IDX_CYCLE_COUNTER); |
| 340 | } |
| 341 | |
| 342 | /* |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 343 | * ARMv8 low level PMU access |
| 344 | */ |
| 345 | |
| 346 | /* |
| 347 | * Perf Event to low level counters mapping |
| 348 | */ |
| 349 | #define ARMV8_IDX_TO_COUNTER(x) \ |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 350 | (((x) - ARMV8_IDX_COUNTER0) & ARMV8_PMU_COUNTER_MASK) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 351 | |
| 352 | static inline u32 armv8pmu_pmcr_read(void) |
| 353 | { |
Ashok Kumar | bf2d478 | 2016-04-21 05:58:43 -0700 | [diff] [blame] | 354 | return read_sysreg(pmcr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 355 | } |
| 356 | |
| 357 | static inline void armv8pmu_pmcr_write(u32 val) |
| 358 | { |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 359 | val &= ARMV8_PMU_PMCR_MASK; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 360 | isb(); |
Ashok Kumar | bf2d478 | 2016-04-21 05:58:43 -0700 | [diff] [blame] | 361 | write_sysreg(val, pmcr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 362 | } |
| 363 | |
| 364 | static inline int armv8pmu_has_overflowed(u32 pmovsr) |
| 365 | { |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 366 | return pmovsr & ARMV8_PMU_OVERFLOWED_MASK; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 369 | static inline int armv8pmu_counter_has_overflowed(u32 pmnc, int idx) |
| 370 | { |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 371 | return pmnc & BIT(ARMV8_IDX_TO_COUNTER(idx)); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Suzuki K Poulose | 0c55d19 | 2018-07-10 09:58:02 +0100 | [diff] [blame] | 374 | static inline void armv8pmu_select_counter(int idx) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 375 | { |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 376 | u32 counter = ARMV8_IDX_TO_COUNTER(idx); |
Ashok Kumar | bf2d478 | 2016-04-21 05:58:43 -0700 | [diff] [blame] | 377 | write_sysreg(counter, pmselr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 378 | isb(); |
Suzuki K Poulose | 0c55d19 | 2018-07-10 09:58:02 +0100 | [diff] [blame] | 379 | } |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 380 | |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 381 | static inline u64 armv8pmu_read_evcntr(int idx) |
Suzuki K Poulose | 0c55d19 | 2018-07-10 09:58:02 +0100 | [diff] [blame] | 382 | { |
| 383 | armv8pmu_select_counter(idx); |
| 384 | return read_sysreg(pmxevcntr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 385 | } |
| 386 | |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 387 | static inline u64 armv8pmu_read_hw_counter(struct perf_event *event) |
| 388 | { |
| 389 | int idx = event->hw.idx; |
| 390 | u64 val = 0; |
| 391 | |
| 392 | val = armv8pmu_read_evcntr(idx); |
| 393 | if (armv8pmu_event_is_chained(event)) |
| 394 | val = (val << 32) | armv8pmu_read_evcntr(idx - 1); |
| 395 | return val; |
| 396 | } |
| 397 | |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 398 | /* |
| 399 | * The cycle counter is always a 64-bit counter. When ARMV8_PMU_PMCR_LP |
| 400 | * is set the event counters also become 64-bit counters. Unless the |
| 401 | * user has requested a long counter (attr.config1) then we want to |
| 402 | * interrupt upon 32-bit overflow - we achieve this by applying a bias. |
| 403 | */ |
| 404 | static bool armv8pmu_event_needs_bias(struct perf_event *event) |
| 405 | { |
| 406 | struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu); |
| 407 | struct hw_perf_event *hwc = &event->hw; |
| 408 | int idx = hwc->idx; |
| 409 | |
| 410 | if (armv8pmu_event_is_64bit(event)) |
| 411 | return false; |
| 412 | |
| 413 | if (armv8pmu_has_long_event(cpu_pmu) || |
| 414 | idx == ARMV8_IDX_CYCLE_COUNTER) |
| 415 | return true; |
| 416 | |
| 417 | return false; |
| 418 | } |
| 419 | |
| 420 | static u64 armv8pmu_bias_long_counter(struct perf_event *event, u64 value) |
| 421 | { |
| 422 | if (armv8pmu_event_needs_bias(event)) |
| 423 | value |= GENMASK(63, 32); |
| 424 | |
| 425 | return value; |
| 426 | } |
| 427 | |
| 428 | static u64 armv8pmu_unbias_long_counter(struct perf_event *event, u64 value) |
| 429 | { |
| 430 | if (armv8pmu_event_needs_bias(event)) |
| 431 | value &= ~GENMASK(63, 32); |
| 432 | |
| 433 | return value; |
| 434 | } |
| 435 | |
Raphael Gault | 3d659e7 | 2019-04-11 17:16:46 +0100 | [diff] [blame] | 436 | static u64 armv8pmu_read_counter(struct perf_event *event) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 437 | { |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 438 | struct hw_perf_event *hwc = &event->hw; |
| 439 | int idx = hwc->idx; |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 440 | u64 value = 0; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 441 | |
Qi Liu | 44fdf4e | 2020-09-04 17:57:38 +0800 | [diff] [blame] | 442 | if (idx == ARMV8_IDX_CYCLE_COUNTER) |
Ashok Kumar | bf2d478 | 2016-04-21 05:58:43 -0700 | [diff] [blame] | 443 | value = read_sysreg(pmccntr_el0); |
Suzuki K Poulose | 0c55d19 | 2018-07-10 09:58:02 +0100 | [diff] [blame] | 444 | else |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 445 | value = armv8pmu_read_hw_counter(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 446 | |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 447 | return armv8pmu_unbias_long_counter(event, value); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 448 | } |
| 449 | |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 450 | static inline void armv8pmu_write_evcntr(int idx, u64 value) |
Suzuki K Poulose | 0c55d19 | 2018-07-10 09:58:02 +0100 | [diff] [blame] | 451 | { |
| 452 | armv8pmu_select_counter(idx); |
| 453 | write_sysreg(value, pmxevcntr_el0); |
| 454 | } |
| 455 | |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 456 | static inline void armv8pmu_write_hw_counter(struct perf_event *event, |
| 457 | u64 value) |
| 458 | { |
| 459 | int idx = event->hw.idx; |
| 460 | |
| 461 | if (armv8pmu_event_is_chained(event)) { |
| 462 | armv8pmu_write_evcntr(idx, upper_32_bits(value)); |
| 463 | armv8pmu_write_evcntr(idx - 1, lower_32_bits(value)); |
| 464 | } else { |
| 465 | armv8pmu_write_evcntr(idx, value); |
| 466 | } |
| 467 | } |
| 468 | |
Raphael Gault | 3d659e7 | 2019-04-11 17:16:46 +0100 | [diff] [blame] | 469 | static void armv8pmu_write_counter(struct perf_event *event, u64 value) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 470 | { |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 471 | struct hw_perf_event *hwc = &event->hw; |
| 472 | int idx = hwc->idx; |
| 473 | |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 474 | value = armv8pmu_bias_long_counter(event, value); |
| 475 | |
Qi Liu | 44fdf4e | 2020-09-04 17:57:38 +0800 | [diff] [blame] | 476 | if (idx == ARMV8_IDX_CYCLE_COUNTER) |
Suzuki K Poulose | 3a95200 | 2018-07-10 09:57:59 +0100 | [diff] [blame] | 477 | write_sysreg(value, pmccntr_el0); |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 478 | else |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 479 | armv8pmu_write_hw_counter(event, value); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 480 | } |
| 481 | |
| 482 | static inline void armv8pmu_write_evtype(int idx, u32 val) |
| 483 | { |
Suzuki K Poulose | 0c55d19 | 2018-07-10 09:58:02 +0100 | [diff] [blame] | 484 | armv8pmu_select_counter(idx); |
| 485 | val &= ARMV8_PMU_EVTYPE_MASK; |
| 486 | write_sysreg(val, pmxevtyper_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 489 | static inline void armv8pmu_write_event_type(struct perf_event *event) |
| 490 | { |
| 491 | struct hw_perf_event *hwc = &event->hw; |
| 492 | int idx = hwc->idx; |
| 493 | |
| 494 | /* |
| 495 | * For chained events, the low counter is programmed to count |
| 496 | * the event of interest and the high counter is programmed |
| 497 | * with CHAIN event code with filters set to count at all ELs. |
| 498 | */ |
| 499 | if (armv8pmu_event_is_chained(event)) { |
| 500 | u32 chain_evt = ARMV8_PMUV3_PERFCTR_CHAIN | |
| 501 | ARMV8_PMU_INCLUDE_EL2; |
| 502 | |
| 503 | armv8pmu_write_evtype(idx - 1, hwc->config_base); |
| 504 | armv8pmu_write_evtype(idx, chain_evt); |
| 505 | } else { |
| 506 | armv8pmu_write_evtype(idx, hwc->config_base); |
| 507 | } |
| 508 | } |
| 509 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 510 | static u32 armv8pmu_event_cnten_mask(struct perf_event *event) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 511 | { |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 512 | int counter = ARMV8_IDX_TO_COUNTER(event->hw.idx); |
| 513 | u32 mask = BIT(counter); |
| 514 | |
| 515 | if (armv8pmu_event_is_chained(event)) |
| 516 | mask |= BIT(counter - 1); |
| 517 | return mask; |
| 518 | } |
| 519 | |
| 520 | static inline void armv8pmu_enable_counter(u32 mask) |
| 521 | { |
| 522 | write_sysreg(mask, pmcntenset_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 523 | } |
| 524 | |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 525 | static inline void armv8pmu_enable_event_counter(struct perf_event *event) |
| 526 | { |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 527 | struct perf_event_attr *attr = &event->attr; |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 528 | u32 mask = armv8pmu_event_cnten_mask(event); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 529 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 530 | kvm_set_pmu_events(mask, attr); |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 531 | |
| 532 | /* We rely on the hypervisor switch code to enable guest counters */ |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 533 | if (!kvm_pmu_counter_deferred(attr)) |
| 534 | armv8pmu_enable_counter(mask); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 535 | } |
| 536 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 537 | static inline void armv8pmu_disable_counter(u32 mask) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 538 | { |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 539 | write_sysreg(mask, pmcntenclr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 540 | } |
| 541 | |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 542 | static inline void armv8pmu_disable_event_counter(struct perf_event *event) |
| 543 | { |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 544 | struct perf_event_attr *attr = &event->attr; |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 545 | u32 mask = armv8pmu_event_cnten_mask(event); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 546 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 547 | kvm_clr_pmu_events(mask); |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 548 | |
| 549 | /* We rely on the hypervisor switch code to disable guest counters */ |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 550 | if (!kvm_pmu_counter_deferred(attr)) |
| 551 | armv8pmu_disable_counter(mask); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 552 | } |
| 553 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 554 | static inline void armv8pmu_enable_intens(u32 mask) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 555 | { |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 556 | write_sysreg(mask, pmintenset_el1); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 559 | static inline void armv8pmu_enable_event_irq(struct perf_event *event) |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 560 | { |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 561 | u32 counter = ARMV8_IDX_TO_COUNTER(event->hw.idx); |
| 562 | armv8pmu_enable_intens(BIT(counter)); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 563 | } |
| 564 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 565 | static inline void armv8pmu_disable_intens(u32 mask) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 566 | { |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 567 | write_sysreg(mask, pmintenclr_el1); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 568 | isb(); |
| 569 | /* Clear the overflow flag in case an interrupt is pending. */ |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 570 | write_sysreg(mask, pmovsclr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 571 | isb(); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 572 | } |
| 573 | |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 574 | static inline void armv8pmu_disable_event_irq(struct perf_event *event) |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 575 | { |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 576 | u32 counter = ARMV8_IDX_TO_COUNTER(event->hw.idx); |
| 577 | armv8pmu_disable_intens(BIT(counter)); |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 578 | } |
| 579 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 580 | static inline u32 armv8pmu_getreset_flags(void) |
| 581 | { |
| 582 | u32 value; |
| 583 | |
| 584 | /* Read */ |
Ashok Kumar | bf2d478 | 2016-04-21 05:58:43 -0700 | [diff] [blame] | 585 | value = read_sysreg(pmovsclr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 586 | |
| 587 | /* Write to clear flags */ |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 588 | value &= ARMV8_PMU_OVSR_MASK; |
Ashok Kumar | bf2d478 | 2016-04-21 05:58:43 -0700 | [diff] [blame] | 589 | write_sysreg(value, pmovsclr_el0); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 590 | |
| 591 | return value; |
| 592 | } |
| 593 | |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 594 | static void armv8pmu_enable_event(struct perf_event *event) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 595 | { |
| 596 | unsigned long flags; |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 597 | struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu); |
| 598 | struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 599 | |
| 600 | /* |
| 601 | * Enable counter and interrupt, and set the counter to count |
| 602 | * the event that we're interested in. |
| 603 | */ |
| 604 | raw_spin_lock_irqsave(&events->pmu_lock, flags); |
| 605 | |
| 606 | /* |
| 607 | * Disable counter |
| 608 | */ |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 609 | armv8pmu_disable_event_counter(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 610 | |
| 611 | /* |
| 612 | * Set event (if destined for PMNx counters). |
| 613 | */ |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 614 | armv8pmu_write_event_type(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 615 | |
| 616 | /* |
| 617 | * Enable interrupt for this counter |
| 618 | */ |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 619 | armv8pmu_enable_event_irq(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 620 | |
| 621 | /* |
| 622 | * Enable counter |
| 623 | */ |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 624 | armv8pmu_enable_event_counter(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 625 | |
| 626 | raw_spin_unlock_irqrestore(&events->pmu_lock, flags); |
| 627 | } |
| 628 | |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 629 | static void armv8pmu_disable_event(struct perf_event *event) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 630 | { |
| 631 | unsigned long flags; |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 632 | struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu); |
| 633 | struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 634 | |
| 635 | /* |
| 636 | * Disable counter and interrupt |
| 637 | */ |
| 638 | raw_spin_lock_irqsave(&events->pmu_lock, flags); |
| 639 | |
| 640 | /* |
| 641 | * Disable counter |
| 642 | */ |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 643 | armv8pmu_disable_event_counter(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 644 | |
| 645 | /* |
| 646 | * Disable interrupt for this counter |
| 647 | */ |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 648 | armv8pmu_disable_event_irq(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 649 | |
| 650 | raw_spin_unlock_irqrestore(&events->pmu_lock, flags); |
| 651 | } |
| 652 | |
Suzuki K Poulose | 3cce50d | 2018-07-10 09:58:03 +0100 | [diff] [blame] | 653 | static void armv8pmu_start(struct arm_pmu *cpu_pmu) |
| 654 | { |
| 655 | unsigned long flags; |
| 656 | struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events); |
| 657 | |
| 658 | raw_spin_lock_irqsave(&events->pmu_lock, flags); |
| 659 | /* Enable all counters */ |
| 660 | armv8pmu_pmcr_write(armv8pmu_pmcr_read() | ARMV8_PMU_PMCR_E); |
| 661 | raw_spin_unlock_irqrestore(&events->pmu_lock, flags); |
| 662 | } |
| 663 | |
| 664 | static void armv8pmu_stop(struct arm_pmu *cpu_pmu) |
| 665 | { |
| 666 | unsigned long flags; |
| 667 | struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events); |
| 668 | |
| 669 | raw_spin_lock_irqsave(&events->pmu_lock, flags); |
| 670 | /* Disable all counters */ |
| 671 | armv8pmu_pmcr_write(armv8pmu_pmcr_read() & ~ARMV8_PMU_PMCR_E); |
| 672 | raw_spin_unlock_irqrestore(&events->pmu_lock, flags); |
| 673 | } |
| 674 | |
Mark Rutland | 0788f1e | 2018-05-10 11:35:15 +0100 | [diff] [blame] | 675 | static irqreturn_t armv8pmu_handle_irq(struct arm_pmu *cpu_pmu) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 676 | { |
| 677 | u32 pmovsr; |
| 678 | struct perf_sample_data data; |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 679 | struct pmu_hw_events *cpuc = this_cpu_ptr(cpu_pmu->hw_events); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 680 | struct pt_regs *regs; |
| 681 | int idx; |
| 682 | |
| 683 | /* |
| 684 | * Get and reset the IRQ flags |
| 685 | */ |
| 686 | pmovsr = armv8pmu_getreset_flags(); |
| 687 | |
| 688 | /* |
| 689 | * Did an overflow occur? |
| 690 | */ |
| 691 | if (!armv8pmu_has_overflowed(pmovsr)) |
| 692 | return IRQ_NONE; |
| 693 | |
| 694 | /* |
| 695 | * Handle the counter(s) overflow(s) |
| 696 | */ |
| 697 | regs = get_irq_regs(); |
| 698 | |
Suzuki K Poulose | 3cce50d | 2018-07-10 09:58:03 +0100 | [diff] [blame] | 699 | /* |
| 700 | * Stop the PMU while processing the counter overflows |
| 701 | * to prevent skews in group events. |
| 702 | */ |
| 703 | armv8pmu_stop(cpu_pmu); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 704 | for (idx = 0; idx < cpu_pmu->num_events; ++idx) { |
| 705 | struct perf_event *event = cpuc->events[idx]; |
| 706 | struct hw_perf_event *hwc; |
| 707 | |
| 708 | /* Ignore if we don't have an event. */ |
| 709 | if (!event) |
| 710 | continue; |
| 711 | |
| 712 | /* |
| 713 | * We have a single interrupt for all counters. Check that |
| 714 | * each counter has overflowed before we process it. |
| 715 | */ |
| 716 | if (!armv8pmu_counter_has_overflowed(pmovsr, idx)) |
| 717 | continue; |
| 718 | |
| 719 | hwc = &event->hw; |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 720 | armpmu_event_update(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 721 | perf_sample_data_init(&data, 0, hwc->last_period); |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 722 | if (!armpmu_event_set_period(event)) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 723 | continue; |
| 724 | |
| 725 | if (perf_event_overflow(event, &data, regs)) |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 726 | cpu_pmu->disable(event); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 727 | } |
Suzuki K Poulose | 3cce50d | 2018-07-10 09:58:03 +0100 | [diff] [blame] | 728 | armv8pmu_start(cpu_pmu); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 729 | |
| 730 | /* |
| 731 | * Handle the pending perf events. |
| 732 | * |
| 733 | * Note: this call *must* be run with interrupts disabled. For |
| 734 | * platforms that can have the PMU interrupts raised as an NMI, this |
| 735 | * will not work. |
| 736 | */ |
| 737 | irq_work_run(); |
| 738 | |
| 739 | return IRQ_HANDLED; |
| 740 | } |
| 741 | |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 742 | static int armv8pmu_get_single_idx(struct pmu_hw_events *cpuc, |
| 743 | struct arm_pmu *cpu_pmu) |
| 744 | { |
| 745 | int idx; |
| 746 | |
| 747 | for (idx = ARMV8_IDX_COUNTER0; idx < cpu_pmu->num_events; idx ++) { |
| 748 | if (!test_and_set_bit(idx, cpuc->used_mask)) |
| 749 | return idx; |
| 750 | } |
| 751 | return -EAGAIN; |
| 752 | } |
| 753 | |
| 754 | static int armv8pmu_get_chain_idx(struct pmu_hw_events *cpuc, |
| 755 | struct arm_pmu *cpu_pmu) |
| 756 | { |
| 757 | int idx; |
| 758 | |
| 759 | /* |
| 760 | * Chaining requires two consecutive event counters, where |
| 761 | * the lower idx must be even. |
| 762 | */ |
| 763 | for (idx = ARMV8_IDX_COUNTER0 + 1; idx < cpu_pmu->num_events; idx += 2) { |
| 764 | if (!test_and_set_bit(idx, cpuc->used_mask)) { |
| 765 | /* Check if the preceding even counter is available */ |
| 766 | if (!test_and_set_bit(idx - 1, cpuc->used_mask)) |
| 767 | return idx; |
| 768 | /* Release the Odd counter */ |
| 769 | clear_bit(idx, cpuc->used_mask); |
| 770 | } |
| 771 | } |
| 772 | return -EAGAIN; |
| 773 | } |
| 774 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 775 | static int armv8pmu_get_event_idx(struct pmu_hw_events *cpuc, |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 776 | struct perf_event *event) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 777 | { |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 778 | struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu); |
| 779 | struct hw_perf_event *hwc = &event->hw; |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 780 | unsigned long evtype = hwc->config_base & ARMV8_PMU_EVTYPE_EVENT; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 781 | |
Pratyush Anand | 1031a15 | 2017-07-01 12:03:35 +0530 | [diff] [blame] | 782 | /* Always prefer to place a cycle counter into the cycle counter. */ |
Ashok Kumar | 03598fd | 2016-04-21 05:58:41 -0700 | [diff] [blame] | 783 | if (evtype == ARMV8_PMUV3_PERFCTR_CPU_CYCLES) { |
Pratyush Anand | 1031a15 | 2017-07-01 12:03:35 +0530 | [diff] [blame] | 784 | if (!test_and_set_bit(ARMV8_IDX_CYCLE_COUNTER, cpuc->used_mask)) |
| 785 | return ARMV8_IDX_CYCLE_COUNTER; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 786 | } |
| 787 | |
| 788 | /* |
Pratyush Anand | 1031a15 | 2017-07-01 12:03:35 +0530 | [diff] [blame] | 789 | * Otherwise use events counters |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 790 | */ |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 791 | if (armv8pmu_event_is_64bit(event) && |
| 792 | !armv8pmu_has_long_event(cpu_pmu)) |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 793 | return armv8pmu_get_chain_idx(cpuc, cpu_pmu); |
| 794 | else |
| 795 | return armv8pmu_get_single_idx(cpuc, cpu_pmu); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 796 | } |
| 797 | |
Suzuki K Poulose | 7dfc8db | 2018-07-10 09:58:01 +0100 | [diff] [blame] | 798 | static void armv8pmu_clear_event_idx(struct pmu_hw_events *cpuc, |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 799 | struct perf_event *event) |
Suzuki K Poulose | 7dfc8db | 2018-07-10 09:58:01 +0100 | [diff] [blame] | 800 | { |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 801 | int idx = event->hw.idx; |
| 802 | |
| 803 | clear_bit(idx, cpuc->used_mask); |
| 804 | if (armv8pmu_event_is_chained(event)) |
| 805 | clear_bit(idx - 1, cpuc->used_mask); |
Suzuki K Poulose | 7dfc8db | 2018-07-10 09:58:01 +0100 | [diff] [blame] | 806 | } |
| 807 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 808 | /* |
Andrew Murray | b365067 | 2019-01-18 14:02:27 +0000 | [diff] [blame] | 809 | * Add an event filter to a given event. |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 810 | */ |
| 811 | static int armv8pmu_set_event_filter(struct hw_perf_event *event, |
| 812 | struct perf_event_attr *attr) |
| 813 | { |
| 814 | unsigned long config_base = 0; |
| 815 | |
| 816 | if (attr->exclude_idle) |
| 817 | return -EPERM; |
Ganapatrao Kulkarni | 78a19cf | 2017-05-02 21:59:34 +0530 | [diff] [blame] | 818 | |
| 819 | /* |
| 820 | * If we're running in hyp mode, then we *are* the hypervisor. |
| 821 | * Therefore we ignore exclude_hv in this configuration, since |
| 822 | * there's no hypervisor to sample anyway. This is consistent |
| 823 | * with other architectures (x86 and Power). |
| 824 | */ |
| 825 | if (is_kernel_in_hyp_mode()) { |
Andrew Murray | 435e53f | 2019-04-09 20:22:15 +0100 | [diff] [blame] | 826 | if (!attr->exclude_kernel && !attr->exclude_host) |
Ganapatrao Kulkarni | 78a19cf | 2017-05-02 21:59:34 +0530 | [diff] [blame] | 827 | config_base |= ARMV8_PMU_INCLUDE_EL2; |
Andrew Murray | 435e53f | 2019-04-09 20:22:15 +0100 | [diff] [blame] | 828 | if (attr->exclude_guest) |
Ganapatrao Kulkarni | 78a19cf | 2017-05-02 21:59:34 +0530 | [diff] [blame] | 829 | config_base |= ARMV8_PMU_EXCLUDE_EL1; |
Andrew Murray | 435e53f | 2019-04-09 20:22:15 +0100 | [diff] [blame] | 830 | if (attr->exclude_host) |
| 831 | config_base |= ARMV8_PMU_EXCLUDE_EL0; |
Ganapatrao Kulkarni | 78a19cf | 2017-05-02 21:59:34 +0530 | [diff] [blame] | 832 | } else { |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 833 | if (!attr->exclude_hv && !attr->exclude_host) |
Ganapatrao Kulkarni | 78a19cf | 2017-05-02 21:59:34 +0530 | [diff] [blame] | 834 | config_base |= ARMV8_PMU_INCLUDE_EL2; |
| 835 | } |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 836 | |
| 837 | /* |
| 838 | * Filter out !VHE kernels and guest kernels |
| 839 | */ |
| 840 | if (attr->exclude_kernel) |
| 841 | config_base |= ARMV8_PMU_EXCLUDE_EL1; |
| 842 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 843 | if (attr->exclude_user) |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 844 | config_base |= ARMV8_PMU_EXCLUDE_EL0; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 845 | |
| 846 | /* |
| 847 | * Install the filter into config_base as this is used to |
| 848 | * construct the event type. |
| 849 | */ |
| 850 | event->config_base = config_base; |
| 851 | |
| 852 | return 0; |
| 853 | } |
| 854 | |
Will Deacon | ca2b497 | 2018-10-05 13:24:36 +0100 | [diff] [blame] | 855 | static int armv8pmu_filter_match(struct perf_event *event) |
| 856 | { |
| 857 | unsigned long evtype = event->hw.config_base & ARMV8_PMU_EVTYPE_EVENT; |
| 858 | return evtype != ARMV8_PMUV3_PERFCTR_CHAIN; |
| 859 | } |
| 860 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 861 | static void armv8pmu_reset(void *info) |
| 862 | { |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 863 | struct arm_pmu *cpu_pmu = (struct arm_pmu *)info; |
| 864 | u32 pmcr; |
| 865 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 866 | /* The counter and interrupt enable registers are unknown at reset. */ |
Robin Murphy | 29227d6 | 2020-03-17 18:22:54 +0000 | [diff] [blame] | 867 | armv8pmu_disable_counter(U32_MAX); |
| 868 | armv8pmu_disable_intens(U32_MAX); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 869 | |
Andrew Murray | d1947bc | 2019-04-09 20:22:13 +0100 | [diff] [blame] | 870 | /* Clear the counters we flip at guest entry/exit */ |
| 871 | kvm_clr_pmu_events(U32_MAX); |
| 872 | |
Jan Glauber | 7175f05 | 2016-02-18 17:50:13 +0100 | [diff] [blame] | 873 | /* |
| 874 | * Initialize & Reset PMNC. Request overflow interrupt for |
| 875 | * 64 bit cycle counter but cheat in armv8pmu_write_counter(). |
| 876 | */ |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 877 | pmcr = ARMV8_PMU_PMCR_P | ARMV8_PMU_PMCR_C | ARMV8_PMU_PMCR_LC; |
| 878 | |
| 879 | /* Enable long event counter support where available */ |
| 880 | if (armv8pmu_has_long_event(cpu_pmu)) |
| 881 | pmcr |= ARMV8_PMU_PMCR_LP; |
| 882 | |
| 883 | armv8pmu_pmcr_write(pmcr); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 884 | } |
| 885 | |
Will Deacon | 6c833bb | 2017-08-08 16:58:33 +0100 | [diff] [blame] | 886 | static int __armv8_pmuv3_map_event(struct perf_event *event, |
| 887 | const unsigned (*extra_event_map) |
| 888 | [PERF_COUNT_HW_MAX], |
| 889 | const unsigned (*extra_cache_map) |
| 890 | [PERF_COUNT_HW_CACHE_MAX] |
| 891 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 892 | [PERF_COUNT_HW_CACHE_RESULT_MAX]) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 893 | { |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 894 | int hw_event_id; |
| 895 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
| 896 | |
| 897 | hw_event_id = armpmu_map_event(event, &armv8_pmuv3_perf_map, |
| 898 | &armv8_pmuv3_perf_cache_map, |
| 899 | ARMV8_PMU_EVTYPE_EVENT); |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 900 | |
Suzuki K Poulose | c132079 | 2018-07-10 09:58:04 +0100 | [diff] [blame] | 901 | if (armv8pmu_event_is_64bit(event)) |
| 902 | event->hw.flags |= ARMPMU_EVT_64BIT; |
| 903 | |
Shaokun Zhang | e2b5c5c | 2018-10-06 15:57:38 +0800 | [diff] [blame] | 904 | /* Only expose micro/arch events supported by this PMU */ |
Will Deacon | 6c833bb | 2017-08-08 16:58:33 +0100 | [diff] [blame] | 905 | if ((hw_event_id > 0) && (hw_event_id < ARMV8_PMUV3_MAX_COMMON_EVENTS) |
| 906 | && test_bit(hw_event_id, armpmu->pmceid_bitmap)) { |
| 907 | return hw_event_id; |
Jeremy Linton | 236b9b91 | 2016-09-14 17:32:30 -0500 | [diff] [blame] | 908 | } |
| 909 | |
Will Deacon | 6c833bb | 2017-08-08 16:58:33 +0100 | [diff] [blame] | 910 | return armpmu_map_event(event, extra_event_map, extra_cache_map, |
| 911 | ARMV8_PMU_EVTYPE_EVENT); |
| 912 | } |
| 913 | |
| 914 | static int armv8_pmuv3_map_event(struct perf_event *event) |
| 915 | { |
| 916 | return __armv8_pmuv3_map_event(event, NULL, NULL); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 917 | } |
| 918 | |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 919 | static int armv8_a53_map_event(struct perf_event *event) |
| 920 | { |
Will Deacon | d0d09d4 | 2017-08-08 17:11:27 +0100 | [diff] [blame] | 921 | return __armv8_pmuv3_map_event(event, NULL, &armv8_a53_perf_cache_map); |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 922 | } |
| 923 | |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 924 | static int armv8_a57_map_event(struct perf_event *event) |
| 925 | { |
Will Deacon | d0d09d4 | 2017-08-08 17:11:27 +0100 | [diff] [blame] | 926 | return __armv8_pmuv3_map_event(event, NULL, &armv8_a57_perf_cache_map); |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 927 | } |
| 928 | |
Julien Thierry | 5561b6c | 2017-08-09 17:46:38 +0100 | [diff] [blame] | 929 | static int armv8_a73_map_event(struct perf_event *event) |
| 930 | { |
| 931 | return __armv8_pmuv3_map_event(event, NULL, &armv8_a73_perf_cache_map); |
| 932 | } |
| 933 | |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 934 | static int armv8_thunder_map_event(struct perf_event *event) |
| 935 | { |
Will Deacon | d0d09d4 | 2017-08-08 17:11:27 +0100 | [diff] [blame] | 936 | return __armv8_pmuv3_map_event(event, NULL, |
Will Deacon | 6c833bb | 2017-08-08 16:58:33 +0100 | [diff] [blame] | 937 | &armv8_thunder_perf_cache_map); |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 938 | } |
| 939 | |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 940 | static int armv8_vulcan_map_event(struct perf_event *event) |
| 941 | { |
Will Deacon | d0d09d4 | 2017-08-08 17:11:27 +0100 | [diff] [blame] | 942 | return __armv8_pmuv3_map_event(event, NULL, |
Will Deacon | 6c833bb | 2017-08-08 16:58:33 +0100 | [diff] [blame] | 943 | &armv8_vulcan_perf_cache_map); |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 944 | } |
| 945 | |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 946 | struct armv8pmu_probe_info { |
| 947 | struct arm_pmu *pmu; |
| 948 | bool present; |
| 949 | }; |
| 950 | |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 951 | static void __armv8pmu_probe_pmu(void *info) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 952 | { |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 953 | struct armv8pmu_probe_info *probe = info; |
| 954 | struct arm_pmu *cpu_pmu = probe->pmu; |
Mark Rutland | faa9a08 | 2017-04-25 12:08:50 +0100 | [diff] [blame] | 955 | u64 dfr0; |
Will Deacon | 342e53b | 2018-10-05 13:28:07 +0100 | [diff] [blame] | 956 | u64 pmceid_raw[2]; |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 957 | u32 pmceid[2]; |
Mark Rutland | faa9a08 | 2017-04-25 12:08:50 +0100 | [diff] [blame] | 958 | int pmuver; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 959 | |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 960 | dfr0 = read_sysreg(id_aa64dfr0_el1); |
Mark Rutland | 0331365 | 2018-02-14 17:21:57 +0000 | [diff] [blame] | 961 | pmuver = cpuid_feature_extract_unsigned_field(dfr0, |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 962 | ID_AA64DFR0_PMUVER_SHIFT); |
Mark Rutland | 0331365 | 2018-02-14 17:21:57 +0000 | [diff] [blame] | 963 | if (pmuver == 0xf || pmuver == 0) |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 964 | return; |
| 965 | |
Andrew Murray | 8673e02 | 2020-03-02 18:17:52 +0000 | [diff] [blame] | 966 | cpu_pmu->pmuver = pmuver; |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 967 | probe->present = true; |
| 968 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 969 | /* Read the nb of CNTx counters supported from PMNC */ |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 970 | cpu_pmu->num_events = (armv8pmu_pmcr_read() >> ARMV8_PMU_PMCR_N_SHIFT) |
| 971 | & ARMV8_PMU_PMCR_N_MASK; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 972 | |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 973 | /* Add the CPU cycles counter */ |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 974 | cpu_pmu->num_events += 1; |
| 975 | |
Will Deacon | 342e53b | 2018-10-05 13:28:07 +0100 | [diff] [blame] | 976 | pmceid[0] = pmceid_raw[0] = read_sysreg(pmceid0_el0); |
| 977 | pmceid[1] = pmceid_raw[1] = read_sysreg(pmceid1_el0); |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 978 | |
Yury Norov | 3aa5688 | 2018-02-06 15:38:06 -0800 | [diff] [blame] | 979 | bitmap_from_arr32(cpu_pmu->pmceid_bitmap, |
| 980 | pmceid, ARMV8_PMUV3_MAX_COMMON_EVENTS); |
Will Deacon | 342e53b | 2018-10-05 13:28:07 +0100 | [diff] [blame] | 981 | |
| 982 | pmceid[0] = pmceid_raw[0] >> 32; |
| 983 | pmceid[1] = pmceid_raw[1] >> 32; |
| 984 | |
| 985 | bitmap_from_arr32(cpu_pmu->pmceid_ext_bitmap, |
| 986 | pmceid, ARMV8_PMUV3_MAX_COMMON_EVENTS); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 987 | } |
| 988 | |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 989 | static int armv8pmu_probe_pmu(struct arm_pmu *cpu_pmu) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 990 | { |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 991 | struct armv8pmu_probe_info probe = { |
| 992 | .pmu = cpu_pmu, |
| 993 | .present = false, |
| 994 | }; |
| 995 | int ret; |
| 996 | |
| 997 | ret = smp_call_function_any(&cpu_pmu->supported_cpus, |
Ashok Kumar | 4b1a9e6 | 2016-04-21 05:58:44 -0700 | [diff] [blame] | 998 | __armv8pmu_probe_pmu, |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 999 | &probe, 1); |
| 1000 | if (ret) |
| 1001 | return ret; |
| 1002 | |
| 1003 | return probe.present ? 0 : -ENODEV; |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1004 | } |
| 1005 | |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1006 | static int armv8_pmu_init(struct arm_pmu *cpu_pmu, char *name, |
| 1007 | int (*map_event)(struct perf_event *event), |
| 1008 | const struct attribute_group *events, |
| 1009 | const struct attribute_group *format) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1010 | { |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 1011 | int ret = armv8pmu_probe_pmu(cpu_pmu); |
| 1012 | if (ret) |
| 1013 | return ret; |
| 1014 | |
Will Deacon | d3adeed | 2018-10-05 13:26:21 +0100 | [diff] [blame] | 1015 | cpu_pmu->handle_irq = armv8pmu_handle_irq; |
| 1016 | cpu_pmu->enable = armv8pmu_enable_event; |
| 1017 | cpu_pmu->disable = armv8pmu_disable_event; |
| 1018 | cpu_pmu->read_counter = armv8pmu_read_counter; |
| 1019 | cpu_pmu->write_counter = armv8pmu_write_counter; |
| 1020 | cpu_pmu->get_event_idx = armv8pmu_get_event_idx; |
| 1021 | cpu_pmu->clear_event_idx = armv8pmu_clear_event_idx; |
| 1022 | cpu_pmu->start = armv8pmu_start; |
| 1023 | cpu_pmu->stop = armv8pmu_stop; |
| 1024 | cpu_pmu->reset = armv8pmu_reset; |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 1025 | cpu_pmu->set_event_filter = armv8pmu_set_event_filter; |
Will Deacon | ca2b497 | 2018-10-05 13:24:36 +0100 | [diff] [blame] | 1026 | cpu_pmu->filter_match = armv8pmu_filter_match; |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 1027 | |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1028 | cpu_pmu->name = name; |
| 1029 | cpu_pmu->map_event = map_event; |
| 1030 | cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] = events ? |
| 1031 | events : &armv8_pmuv3_events_attr_group; |
| 1032 | cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] = format ? |
| 1033 | format : &armv8_pmuv3_format_attr_group; |
| 1034 | |
Mark Rutland | f1b36dc | 2017-04-11 09:39:56 +0100 | [diff] [blame] | 1035 | return 0; |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 1036 | } |
| 1037 | |
| 1038 | static int armv8_pmuv3_init(struct arm_pmu *cpu_pmu) |
| 1039 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1040 | return armv8_pmu_init(cpu_pmu, "armv8_pmuv3", |
| 1041 | armv8_pmuv3_map_event, NULL, NULL); |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 1042 | } |
| 1043 | |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1044 | static int armv8_a34_pmu_init(struct arm_pmu *cpu_pmu) |
| 1045 | { |
| 1046 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a34", |
| 1047 | armv8_pmuv3_map_event, NULL, NULL); |
| 1048 | } |
| 1049 | |
Julien Thierry | e884f80 | 2017-08-09 17:46:39 +0100 | [diff] [blame] | 1050 | static int armv8_a35_pmu_init(struct arm_pmu *cpu_pmu) |
| 1051 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1052 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a35", |
| 1053 | armv8_a53_map_event, NULL, NULL); |
Julien Thierry | e884f80 | 2017-08-09 17:46:39 +0100 | [diff] [blame] | 1054 | } |
| 1055 | |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 1056 | static int armv8_a53_pmu_init(struct arm_pmu *cpu_pmu) |
| 1057 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1058 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a53", |
| 1059 | armv8_a53_map_event, NULL, NULL); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1060 | } |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1061 | |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1062 | static int armv8_a55_pmu_init(struct arm_pmu *cpu_pmu) |
| 1063 | { |
| 1064 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a55", |
| 1065 | armv8_pmuv3_map_event, NULL, NULL); |
| 1066 | } |
| 1067 | |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 1068 | static int armv8_a57_pmu_init(struct arm_pmu *cpu_pmu) |
| 1069 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1070 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a57", |
| 1071 | armv8_a57_map_event, NULL, NULL); |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 1072 | } |
| 1073 | |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1074 | static int armv8_a65_pmu_init(struct arm_pmu *cpu_pmu) |
| 1075 | { |
| 1076 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a65", |
| 1077 | armv8_pmuv3_map_event, NULL, NULL); |
| 1078 | } |
| 1079 | |
Will Deacon | 5d7ee87 | 2015-12-22 14:45:35 +0000 | [diff] [blame] | 1080 | static int armv8_a72_pmu_init(struct arm_pmu *cpu_pmu) |
| 1081 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1082 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a72", |
| 1083 | armv8_a57_map_event, NULL, NULL); |
Will Deacon | 5d7ee87 | 2015-12-22 14:45:35 +0000 | [diff] [blame] | 1084 | } |
| 1085 | |
Julien Thierry | 5561b6c | 2017-08-09 17:46:38 +0100 | [diff] [blame] | 1086 | static int armv8_a73_pmu_init(struct arm_pmu *cpu_pmu) |
| 1087 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1088 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a73", |
| 1089 | armv8_a73_map_event, NULL, NULL); |
Julien Thierry | 5561b6c | 2017-08-09 17:46:38 +0100 | [diff] [blame] | 1090 | } |
| 1091 | |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1092 | static int armv8_a75_pmu_init(struct arm_pmu *cpu_pmu) |
| 1093 | { |
| 1094 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a75", |
| 1095 | armv8_pmuv3_map_event, NULL, NULL); |
| 1096 | } |
| 1097 | |
| 1098 | static int armv8_a76_pmu_init(struct arm_pmu *cpu_pmu) |
| 1099 | { |
| 1100 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a76", |
| 1101 | armv8_pmuv3_map_event, NULL, NULL); |
| 1102 | } |
| 1103 | |
| 1104 | static int armv8_a77_pmu_init(struct arm_pmu *cpu_pmu) |
| 1105 | { |
| 1106 | return armv8_pmu_init(cpu_pmu, "armv8_cortex_a77", |
| 1107 | armv8_pmuv3_map_event, NULL, NULL); |
| 1108 | } |
| 1109 | |
| 1110 | static int armv8_e1_pmu_init(struct arm_pmu *cpu_pmu) |
| 1111 | { |
| 1112 | return armv8_pmu_init(cpu_pmu, "armv8_neoverse_e1", |
| 1113 | armv8_pmuv3_map_event, NULL, NULL); |
| 1114 | } |
| 1115 | |
| 1116 | static int armv8_n1_pmu_init(struct arm_pmu *cpu_pmu) |
| 1117 | { |
| 1118 | return armv8_pmu_init(cpu_pmu, "armv8_neoverse_n1", |
| 1119 | armv8_pmuv3_map_event, NULL, NULL); |
| 1120 | } |
| 1121 | |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 1122 | static int armv8_thunder_pmu_init(struct arm_pmu *cpu_pmu) |
| 1123 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1124 | return armv8_pmu_init(cpu_pmu, "armv8_cavium_thunder", |
| 1125 | armv8_thunder_map_event, NULL, NULL); |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 1126 | } |
| 1127 | |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 1128 | static int armv8_vulcan_pmu_init(struct arm_pmu *cpu_pmu) |
| 1129 | { |
Robin Murphy | e424b17 | 2020-02-21 19:35:31 +0000 | [diff] [blame] | 1130 | return armv8_pmu_init(cpu_pmu, "armv8_brcm_vulcan", |
| 1131 | armv8_vulcan_map_event, NULL, NULL); |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 1132 | } |
| 1133 | |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 1134 | static const struct of_device_id armv8_pmu_of_device_ids[] = { |
| 1135 | {.compatible = "arm,armv8-pmuv3", .data = armv8_pmuv3_init}, |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1136 | {.compatible = "arm,cortex-a34-pmu", .data = armv8_a34_pmu_init}, |
Julien Thierry | e884f80 | 2017-08-09 17:46:39 +0100 | [diff] [blame] | 1137 | {.compatible = "arm,cortex-a35-pmu", .data = armv8_a35_pmu_init}, |
Mark Rutland | ac82d12 | 2015-10-02 10:55:04 +0100 | [diff] [blame] | 1138 | {.compatible = "arm,cortex-a53-pmu", .data = armv8_a53_pmu_init}, |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1139 | {.compatible = "arm,cortex-a55-pmu", .data = armv8_a55_pmu_init}, |
Mark Rutland | 62a4dda | 2015-10-02 10:55:05 +0100 | [diff] [blame] | 1140 | {.compatible = "arm,cortex-a57-pmu", .data = armv8_a57_pmu_init}, |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1141 | {.compatible = "arm,cortex-a65-pmu", .data = armv8_a65_pmu_init}, |
Will Deacon | 5d7ee87 | 2015-12-22 14:45:35 +0000 | [diff] [blame] | 1142 | {.compatible = "arm,cortex-a72-pmu", .data = armv8_a72_pmu_init}, |
Julien Thierry | 5561b6c | 2017-08-09 17:46:38 +0100 | [diff] [blame] | 1143 | {.compatible = "arm,cortex-a73-pmu", .data = armv8_a73_pmu_init}, |
Robin Murphy | 29cc4ce | 2020-02-21 19:35:32 +0000 | [diff] [blame] | 1144 | {.compatible = "arm,cortex-a75-pmu", .data = armv8_a75_pmu_init}, |
| 1145 | {.compatible = "arm,cortex-a76-pmu", .data = armv8_a76_pmu_init}, |
| 1146 | {.compatible = "arm,cortex-a77-pmu", .data = armv8_a77_pmu_init}, |
| 1147 | {.compatible = "arm,neoverse-e1-pmu", .data = armv8_e1_pmu_init}, |
| 1148 | {.compatible = "arm,neoverse-n1-pmu", .data = armv8_n1_pmu_init}, |
Jan Glauber | d0aa2bf | 2016-02-18 17:50:11 +0100 | [diff] [blame] | 1149 | {.compatible = "cavium,thunder-pmu", .data = armv8_thunder_pmu_init}, |
Ashok Kumar | 201a72b | 2016-04-21 05:58:45 -0700 | [diff] [blame] | 1150 | {.compatible = "brcm,vulcan-pmu", .data = armv8_vulcan_pmu_init}, |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1151 | {}, |
| 1152 | }; |
| 1153 | |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 1154 | static int armv8_pmu_device_probe(struct platform_device *pdev) |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1155 | { |
Mark Rutland | f00fa5f | 2017-04-11 09:39:57 +0100 | [diff] [blame] | 1156 | return arm_pmu_device_probe(pdev, armv8_pmu_of_device_ids, NULL); |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1157 | } |
| 1158 | |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 1159 | static struct platform_driver armv8_pmu_driver = { |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1160 | .driver = { |
Jeremy Linton | 85023b2 | 2016-09-14 17:32:31 -0500 | [diff] [blame] | 1161 | .name = ARMV8_PMU_PDEV_NAME, |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 1162 | .of_match_table = armv8_pmu_of_device_ids, |
Anders Roxell | 81e9fa8 | 2018-10-17 17:26:22 +0200 | [diff] [blame] | 1163 | .suppress_bind_attrs = true, |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1164 | }, |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 1165 | .probe = armv8_pmu_device_probe, |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1166 | }; |
| 1167 | |
Mark Rutland | f00fa5f | 2017-04-11 09:39:57 +0100 | [diff] [blame] | 1168 | static int __init armv8_pmu_driver_init(void) |
| 1169 | { |
| 1170 | if (acpi_disabled) |
| 1171 | return platform_driver_register(&armv8_pmu_driver); |
| 1172 | else |
| 1173 | return arm_pmu_acpi_probe(armv8_pmuv3_init); |
| 1174 | } |
| 1175 | device_initcall(armv8_pmu_driver_init) |
Michael O'Farrell | 9d2dcc8f | 2018-07-30 13:14:34 -0700 | [diff] [blame] | 1176 | |
| 1177 | void arch_perf_update_userpage(struct perf_event *event, |
| 1178 | struct perf_event_mmap_page *userpg, u64 now) |
| 1179 | { |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 1180 | struct clock_read_data *rd; |
| 1181 | unsigned int seq; |
| 1182 | u64 ns; |
Michael O'Farrell | 9d2dcc8f | 2018-07-30 13:14:34 -0700 | [diff] [blame] | 1183 | |
Peter Zijlstra | 279a811 | 2020-07-16 13:11:27 +0800 | [diff] [blame] | 1184 | userpg->cap_user_time = 0; |
| 1185 | userpg->cap_user_time_zero = 0; |
Peter Zijlstra | c8f9eb0 | 2020-07-16 13:11:29 +0800 | [diff] [blame] | 1186 | userpg->cap_user_time_short = 0; |
Michael O'Farrell | 9d2dcc8f | 2018-07-30 13:14:34 -0700 | [diff] [blame] | 1187 | |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 1188 | do { |
| 1189 | rd = sched_clock_read_begin(&seq); |
| 1190 | |
Peter Zijlstra | 279a811 | 2020-07-16 13:11:27 +0800 | [diff] [blame] | 1191 | if (rd->read_sched_clock != arch_timer_read_counter) |
| 1192 | return; |
| 1193 | |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 1194 | userpg->time_mult = rd->mult; |
| 1195 | userpg->time_shift = rd->shift; |
| 1196 | userpg->time_zero = rd->epoch_ns; |
Peter Zijlstra | c8f9eb0 | 2020-07-16 13:11:29 +0800 | [diff] [blame] | 1197 | userpg->time_cycles = rd->epoch_cyc; |
| 1198 | userpg->time_mask = rd->sched_clock_mask; |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 1199 | |
| 1200 | /* |
Peter Zijlstra | c8f9eb0 | 2020-07-16 13:11:29 +0800 | [diff] [blame] | 1201 | * Subtract the cycle base, such that software that |
| 1202 | * doesn't know about cap_user_time_short still 'works' |
| 1203 | * assuming no wraps. |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 1204 | */ |
| 1205 | ns = mul_u64_u32_shr(rd->epoch_cyc, rd->mult, rd->shift); |
| 1206 | userpg->time_zero -= ns; |
| 1207 | |
| 1208 | } while (sched_clock_read_retry(seq)); |
| 1209 | |
| 1210 | userpg->time_offset = userpg->time_zero - now; |
| 1211 | |
Michael O'Farrell | 9d2dcc8f | 2018-07-30 13:14:34 -0700 | [diff] [blame] | 1212 | /* |
| 1213 | * time_shift is not expected to be greater than 31 due to |
| 1214 | * the original published conversion algorithm shifting a |
| 1215 | * 32-bit value (now specifies a 64-bit value) - refer |
| 1216 | * perf_event_mmap_page documentation in perf_event.h. |
| 1217 | */ |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 1218 | if (userpg->time_shift == 32) { |
| 1219 | userpg->time_shift = 31; |
Michael O'Farrell | 9d2dcc8f | 2018-07-30 13:14:34 -0700 | [diff] [blame] | 1220 | userpg->time_mult >>= 1; |
| 1221 | } |
Peter Zijlstra | 950b74dd | 2020-07-16 13:11:26 +0800 | [diff] [blame] | 1222 | |
Peter Zijlstra | 279a811 | 2020-07-16 13:11:27 +0800 | [diff] [blame] | 1223 | /* |
| 1224 | * Internal timekeeping for enabled/running/stopped times |
| 1225 | * is always computed with the sched_clock. |
| 1226 | */ |
| 1227 | userpg->cap_user_time = 1; |
| 1228 | userpg->cap_user_time_zero = 1; |
Peter Zijlstra | c8f9eb0 | 2020-07-16 13:11:29 +0800 | [diff] [blame] | 1229 | userpg->cap_user_time_short = 1; |
Michael O'Farrell | 9d2dcc8f | 2018-07-30 13:14:34 -0700 | [diff] [blame] | 1230 | } |