blob: 04d0ceb72a67f3359dbbcdb2d92a389e1b29fd39 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Will Deacon03089682012-03-05 11:49:32 +00002/*
Will Deacon4b47e572018-10-05 13:31:10 +01003 * ARMv8 PMUv3 Performance Events handling code.
Will Deacon03089682012-03-05 11:49:32 +00004 *
5 * Copyright (C) 2012 ARM Limited
6 * Author: Will Deacon <will.deacon@arm.com>
7 *
8 * This code is based heavily on the ARMv7 perf event code.
Will Deacon03089682012-03-05 11:49:32 +00009 */
Will Deacon03089682012-03-05 11:49:32 +000010
Will Deacon03089682012-03-05 11:49:32 +000011#include <asm/irq_regs.h>
Shannon Zhaob8cfadf2016-03-24 16:01:16 +000012#include <asm/perf_event.h>
Ashok Kumarbf2d4782016-04-21 05:58:43 -070013#include <asm/sysreg.h>
Marc Zyngierd98ecda2016-01-25 17:31:13 +000014#include <asm/virt.h>
Will Deacon03089682012-03-05 11:49:32 +000015
Peter Zijlstra279a8112020-07-16 13:11:27 +080016#include <clocksource/arm_arch_timer.h>
17
Mark Salterdbee3a72016-09-14 17:32:29 -050018#include <linux/acpi.h>
Michael O'Farrell9d2dcc8f2018-07-30 13:14:34 -070019#include <linux/clocksource.h>
Andrew Murrayd1947bc2019-04-09 20:22:13 +010020#include <linux/kvm_host.h>
Mark Rutland6475b2d2015-10-02 10:55:03 +010021#include <linux/of.h>
22#include <linux/perf/arm_pmu.h>
23#include <linux/platform_device.h>
Peter Zijlstra950b74dd2020-07-16 13:11:26 +080024#include <linux/sched_clock.h>
Raphael Gaultd91cc2f2019-08-20 16:57:45 +010025#include <linux/smp.h>
Will Deacon03089682012-03-05 11:49:32 +000026
Mark Rutlandac82d122015-10-02 10:55:04 +010027/* ARMv8 Cortex-A53 specific event types. */
Ashok Kumar03598fd2016-04-21 05:58:41 -070028#define ARMV8_A53_PERFCTR_PREF_LINEFILL 0xC2
Mark Rutlandac82d122015-10-02 10:55:04 +010029
Jan Glauberd0aa2bf2016-02-18 17:50:11 +010030/* ARMv8 Cavium ThunderX specific event types. */
Ashok Kumar03598fd2016-04-21 05:58:41 -070031#define ARMV8_THUNDER_PERFCTR_L1D_CACHE_MISS_ST 0xE9
32#define ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_ACCESS 0xEA
33#define ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_MISS 0xEB
34#define ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_ACCESS 0xEC
35#define ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_MISS 0xED
Mark Rutland62a4dda2015-10-02 10:55:05 +010036
Jeremy Linton236b9b912016-09-14 17:32:30 -050037/*
38 * ARMv8 Architectural defined events, not all of these may
Will Deacon342e53b2018-10-05 13:28:07 +010039 * be supported on any given implementation. Unsupported events will
40 * be disabled at run-time based on the PMCEID registers.
Jeremy Linton236b9b912016-09-14 17:32:30 -050041 */
Will Deacon03089682012-03-05 11:49:32 +000042static const unsigned armv8_pmuv3_perf_map[PERF_COUNT_HW_MAX] = {
Mark Rutlandae2fb7e2015-07-21 11:36:39 +010043 PERF_MAP_ALL_UNSUPPORTED,
Ashok Kumar03598fd2016-04-21 05:58:41 -070044 [PERF_COUNT_HW_CPU_CYCLES] = ARMV8_PMUV3_PERFCTR_CPU_CYCLES,
45 [PERF_COUNT_HW_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_INST_RETIRED,
46 [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
47 [PERF_COUNT_HW_CACHE_MISSES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
Jeremy Linton236b9b912016-09-14 17:32:30 -050048 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED,
Ashok Kumar03598fd2016-04-21 05:58:41 -070049 [PERF_COUNT_HW_BRANCH_MISSES] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
Jeremy Linton236b9b912016-09-14 17:32:30 -050050 [PERF_COUNT_HW_BUS_CYCLES] = ARMV8_PMUV3_PERFCTR_BUS_CYCLES,
51 [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = ARMV8_PMUV3_PERFCTR_STALL_FRONTEND,
52 [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = ARMV8_PMUV3_PERFCTR_STALL_BACKEND,
Will Deacon03089682012-03-05 11:49:32 +000053};
54
55static const unsigned armv8_pmuv3_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
56 [PERF_COUNT_HW_CACHE_OP_MAX]
57 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
Mark Rutlandae2fb7e2015-07-21 11:36:39 +010058 PERF_CACHE_MAP_ALL_UNSUPPORTED,
59
Ashok Kumar03598fd2016-04-21 05:58:41 -070060 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
61 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
Mark Rutlandae2fb7e2015-07-21 11:36:39 +010062
Jeremy Linton236b9b912016-09-14 17:32:30 -050063 [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE,
64 [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL,
65
66 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL,
67 [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB,
68
69 [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL,
70 [C(ITLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB,
71
Leo Yanffdbd3d2020-08-11 13:35:05 +080072 [C(LL)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS_RD,
73 [C(LL)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_LL_CACHE_RD,
74
Ashok Kumar03598fd2016-04-21 05:58:41 -070075 [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
76 [C(BPU)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
Will Deacon03089682012-03-05 11:49:32 +000077};
78
Mark Rutlandac82d122015-10-02 10:55:04 +010079static const unsigned armv8_a53_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
80 [PERF_COUNT_HW_CACHE_OP_MAX]
81 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
82 PERF_CACHE_MAP_ALL_UNSUPPORTED,
83
Ashok Kumar03598fd2016-04-21 05:58:41 -070084 [C(L1D)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_A53_PERFCTR_PREF_LINEFILL,
Mark Rutlandac82d122015-10-02 10:55:04 +010085
Julien Thierry5cf7fb22017-07-25 17:27:36 +010086 [C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD,
87 [C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR,
Mark Rutlandac82d122015-10-02 10:55:04 +010088};
89
Mark Rutland62a4dda2015-10-02 10:55:05 +010090static const unsigned armv8_a57_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
91 [PERF_COUNT_HW_CACHE_OP_MAX]
92 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
93 PERF_CACHE_MAP_ALL_UNSUPPORTED,
94
Ashok Kumar03598fd2016-04-21 05:58:41 -070095 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD,
96 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD,
97 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR,
98 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR,
Mark Rutland62a4dda2015-10-02 10:55:05 +010099
Ashok Kumar03598fd2016-04-21 05:58:41 -0700100 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD,
101 [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR,
Mark Rutland62a4dda2015-10-02 10:55:05 +0100102
Julien Thierry5cf7fb22017-07-25 17:27:36 +0100103 [C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD,
104 [C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR,
Mark Rutland62a4dda2015-10-02 10:55:05 +0100105};
106
Julien Thierry5561b6c2017-08-09 17:46:38 +0100107static const unsigned armv8_a73_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
108 [PERF_COUNT_HW_CACHE_OP_MAX]
109 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
110 PERF_CACHE_MAP_ALL_UNSUPPORTED,
111
112 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD,
113 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR,
Julien Thierry5561b6c2017-08-09 17:46:38 +0100114};
115
Jan Glauberd0aa2bf2016-02-18 17:50:11 +0100116static const unsigned armv8_thunder_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
117 [PERF_COUNT_HW_CACHE_OP_MAX]
118 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
119 PERF_CACHE_MAP_ALL_UNSUPPORTED,
120
Ashok Kumar03598fd2016-04-21 05:58:41 -0700121 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD,
122 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD,
123 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR,
124 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_MISS_ST,
125 [C(L1D)][C(OP_PREFETCH)][C(RESULT_ACCESS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_ACCESS,
126 [C(L1D)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_MISS,
Jan Glauberd0aa2bf2016-02-18 17:50:11 +0100127
Ashok Kumar03598fd2016-04-21 05:58:41 -0700128 [C(L1I)][C(OP_PREFETCH)][C(RESULT_ACCESS)] = ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_ACCESS,
129 [C(L1I)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_MISS,
Jan Glauberd0aa2bf2016-02-18 17:50:11 +0100130
Ashok Kumar03598fd2016-04-21 05:58:41 -0700131 [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD,
132 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD,
133 [C(DTLB)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR,
134 [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR,
Mark Rutland62a4dda2015-10-02 10:55:05 +0100135};
136
Ashok Kumar201a72b2016-04-21 05:58:45 -0700137static const unsigned armv8_vulcan_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
138 [PERF_COUNT_HW_CACHE_OP_MAX]
139 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
140 PERF_CACHE_MAP_ALL_UNSUPPORTED,
141
142 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD,
143 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD,
144 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR,
145 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR,
146
Ashok Kumar201a72b2016-04-21 05:58:45 -0700147 [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD,
148 [C(DTLB)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR,
149 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD,
150 [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR,
151
Ashok Kumar201a72b2016-04-21 05:58:45 -0700152 [C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD,
153 [C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR,
154};
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700155
156static ssize_t
157armv8pmu_events_sysfs_show(struct device *dev,
158 struct device_attribute *attr, char *page)
159{
160 struct perf_pmu_events_attr *pmu_attr;
161
162 pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
163
Shaokun Zhang539707c2020-06-18 21:35:44 +0800164 return sprintf(page, "event=0x%04llx\n", pmu_attr->id);
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700165}
166
Shaokun Zhang9ef85672019-10-30 11:46:17 +0800167#define ARMV8_EVENT_ATTR(name, config) \
168 (&((struct perf_pmu_events_attr) { \
169 .attr = __ATTR(name, 0444, armv8pmu_events_sysfs_show, NULL), \
170 .id = config, \
171 }).attr.attr)
Drew Richardson9e9caa62015-10-22 07:07:32 -0700172
173static struct attribute *armv8_pmuv3_event_attrs[] = {
Shaokun Zhang9ef85672019-10-30 11:46:17 +0800174 ARMV8_EVENT_ATTR(sw_incr, ARMV8_PMUV3_PERFCTR_SW_INCR),
175 ARMV8_EVENT_ATTR(l1i_cache_refill, ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL),
176 ARMV8_EVENT_ATTR(l1i_tlb_refill, ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL),
177 ARMV8_EVENT_ATTR(l1d_cache_refill, ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL),
178 ARMV8_EVENT_ATTR(l1d_cache, ARMV8_PMUV3_PERFCTR_L1D_CACHE),
179 ARMV8_EVENT_ATTR(l1d_tlb_refill, ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL),
180 ARMV8_EVENT_ATTR(ld_retired, ARMV8_PMUV3_PERFCTR_LD_RETIRED),
181 ARMV8_EVENT_ATTR(st_retired, ARMV8_PMUV3_PERFCTR_ST_RETIRED),
182 ARMV8_EVENT_ATTR(inst_retired, ARMV8_PMUV3_PERFCTR_INST_RETIRED),
183 ARMV8_EVENT_ATTR(exc_taken, ARMV8_PMUV3_PERFCTR_EXC_TAKEN),
184 ARMV8_EVENT_ATTR(exc_return, ARMV8_PMUV3_PERFCTR_EXC_RETURN),
185 ARMV8_EVENT_ATTR(cid_write_retired, ARMV8_PMUV3_PERFCTR_CID_WRITE_RETIRED),
186 ARMV8_EVENT_ATTR(pc_write_retired, ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED),
187 ARMV8_EVENT_ATTR(br_immed_retired, ARMV8_PMUV3_PERFCTR_BR_IMMED_RETIRED),
188 ARMV8_EVENT_ATTR(br_return_retired, ARMV8_PMUV3_PERFCTR_BR_RETURN_RETIRED),
189 ARMV8_EVENT_ATTR(unaligned_ldst_retired, ARMV8_PMUV3_PERFCTR_UNALIGNED_LDST_RETIRED),
190 ARMV8_EVENT_ATTR(br_mis_pred, ARMV8_PMUV3_PERFCTR_BR_MIS_PRED),
191 ARMV8_EVENT_ATTR(cpu_cycles, ARMV8_PMUV3_PERFCTR_CPU_CYCLES),
192 ARMV8_EVENT_ATTR(br_pred, ARMV8_PMUV3_PERFCTR_BR_PRED),
193 ARMV8_EVENT_ATTR(mem_access, ARMV8_PMUV3_PERFCTR_MEM_ACCESS),
194 ARMV8_EVENT_ATTR(l1i_cache, ARMV8_PMUV3_PERFCTR_L1I_CACHE),
195 ARMV8_EVENT_ATTR(l1d_cache_wb, ARMV8_PMUV3_PERFCTR_L1D_CACHE_WB),
196 ARMV8_EVENT_ATTR(l2d_cache, ARMV8_PMUV3_PERFCTR_L2D_CACHE),
197 ARMV8_EVENT_ATTR(l2d_cache_refill, ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL),
198 ARMV8_EVENT_ATTR(l2d_cache_wb, ARMV8_PMUV3_PERFCTR_L2D_CACHE_WB),
199 ARMV8_EVENT_ATTR(bus_access, ARMV8_PMUV3_PERFCTR_BUS_ACCESS),
200 ARMV8_EVENT_ATTR(memory_error, ARMV8_PMUV3_PERFCTR_MEMORY_ERROR),
201 ARMV8_EVENT_ATTR(inst_spec, ARMV8_PMUV3_PERFCTR_INST_SPEC),
202 ARMV8_EVENT_ATTR(ttbr_write_retired, ARMV8_PMUV3_PERFCTR_TTBR_WRITE_RETIRED),
203 ARMV8_EVENT_ATTR(bus_cycles, ARMV8_PMUV3_PERFCTR_BUS_CYCLES),
204 /* Don't expose the chain event in /sys, since it's useless in isolation */
205 ARMV8_EVENT_ATTR(l1d_cache_allocate, ARMV8_PMUV3_PERFCTR_L1D_CACHE_ALLOCATE),
206 ARMV8_EVENT_ATTR(l2d_cache_allocate, ARMV8_PMUV3_PERFCTR_L2D_CACHE_ALLOCATE),
207 ARMV8_EVENT_ATTR(br_retired, ARMV8_PMUV3_PERFCTR_BR_RETIRED),
208 ARMV8_EVENT_ATTR(br_mis_pred_retired, ARMV8_PMUV3_PERFCTR_BR_MIS_PRED_RETIRED),
209 ARMV8_EVENT_ATTR(stall_frontend, ARMV8_PMUV3_PERFCTR_STALL_FRONTEND),
210 ARMV8_EVENT_ATTR(stall_backend, ARMV8_PMUV3_PERFCTR_STALL_BACKEND),
211 ARMV8_EVENT_ATTR(l1d_tlb, ARMV8_PMUV3_PERFCTR_L1D_TLB),
212 ARMV8_EVENT_ATTR(l1i_tlb, ARMV8_PMUV3_PERFCTR_L1I_TLB),
213 ARMV8_EVENT_ATTR(l2i_cache, ARMV8_PMUV3_PERFCTR_L2I_CACHE),
214 ARMV8_EVENT_ATTR(l2i_cache_refill, ARMV8_PMUV3_PERFCTR_L2I_CACHE_REFILL),
215 ARMV8_EVENT_ATTR(l3d_cache_allocate, ARMV8_PMUV3_PERFCTR_L3D_CACHE_ALLOCATE),
216 ARMV8_EVENT_ATTR(l3d_cache_refill, ARMV8_PMUV3_PERFCTR_L3D_CACHE_REFILL),
217 ARMV8_EVENT_ATTR(l3d_cache, ARMV8_PMUV3_PERFCTR_L3D_CACHE),
218 ARMV8_EVENT_ATTR(l3d_cache_wb, ARMV8_PMUV3_PERFCTR_L3D_CACHE_WB),
219 ARMV8_EVENT_ATTR(l2d_tlb_refill, ARMV8_PMUV3_PERFCTR_L2D_TLB_REFILL),
220 ARMV8_EVENT_ATTR(l2i_tlb_refill, ARMV8_PMUV3_PERFCTR_L2I_TLB_REFILL),
221 ARMV8_EVENT_ATTR(l2d_tlb, ARMV8_PMUV3_PERFCTR_L2D_TLB),
222 ARMV8_EVENT_ATTR(l2i_tlb, ARMV8_PMUV3_PERFCTR_L2I_TLB),
223 ARMV8_EVENT_ATTR(remote_access, ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS),
224 ARMV8_EVENT_ATTR(ll_cache, ARMV8_PMUV3_PERFCTR_LL_CACHE),
225 ARMV8_EVENT_ATTR(ll_cache_miss, ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS),
226 ARMV8_EVENT_ATTR(dtlb_walk, ARMV8_PMUV3_PERFCTR_DTLB_WALK),
227 ARMV8_EVENT_ATTR(itlb_walk, ARMV8_PMUV3_PERFCTR_ITLB_WALK),
228 ARMV8_EVENT_ATTR(ll_cache_rd, ARMV8_PMUV3_PERFCTR_LL_CACHE_RD),
229 ARMV8_EVENT_ATTR(ll_cache_miss_rd, ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS_RD),
230 ARMV8_EVENT_ATTR(remote_access_rd, ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS_RD),
Shaokun Zhang55fdc1f2020-07-21 18:49:33 +0800231 ARMV8_EVENT_ATTR(l1d_cache_lmiss_rd, ARMV8_PMUV3_PERFCTR_L1D_CACHE_LMISS_RD),
232 ARMV8_EVENT_ATTR(op_retired, ARMV8_PMUV3_PERFCTR_OP_RETIRED),
233 ARMV8_EVENT_ATTR(op_spec, ARMV8_PMUV3_PERFCTR_OP_SPEC),
234 ARMV8_EVENT_ATTR(stall, ARMV8_PMUV3_PERFCTR_STALL),
235 ARMV8_EVENT_ATTR(stall_slot_backend, ARMV8_PMUV3_PERFCTR_STALL_SLOT_BACKEND),
236 ARMV8_EVENT_ATTR(stall_slot_frontend, ARMV8_PMUV3_PERFCTR_STALL_SLOT_FRONTEND),
237 ARMV8_EVENT_ATTR(stall_slot, ARMV8_PMUV3_PERFCTR_STALL_SLOT),
Shaokun Zhang9ef85672019-10-30 11:46:17 +0800238 ARMV8_EVENT_ATTR(sample_pop, ARMV8_SPE_PERFCTR_SAMPLE_POP),
239 ARMV8_EVENT_ATTR(sample_feed, ARMV8_SPE_PERFCTR_SAMPLE_FEED),
240 ARMV8_EVENT_ATTR(sample_filtrate, ARMV8_SPE_PERFCTR_SAMPLE_FILTRATE),
241 ARMV8_EVENT_ATTR(sample_collision, ARMV8_SPE_PERFCTR_SAMPLE_COLLISION),
Shaokun Zhang55fdc1f2020-07-21 18:49:33 +0800242 ARMV8_EVENT_ATTR(cnt_cycles, ARMV8_AMU_PERFCTR_CNT_CYCLES),
243 ARMV8_EVENT_ATTR(stall_backend_mem, ARMV8_AMU_PERFCTR_STALL_BACKEND_MEM),
244 ARMV8_EVENT_ATTR(l1i_cache_lmiss, ARMV8_PMUV3_PERFCTR_L1I_CACHE_LMISS),
245 ARMV8_EVENT_ATTR(l2d_cache_lmiss_rd, ARMV8_PMUV3_PERFCTR_L2D_CACHE_LMISS_RD),
246 ARMV8_EVENT_ATTR(l2i_cache_lmiss, ARMV8_PMUV3_PERFCTR_L2I_CACHE_LMISS),
247 ARMV8_EVENT_ATTR(l3d_cache_lmiss_rd, ARMV8_PMUV3_PERFCTR_L3D_CACHE_LMISS_RD),
248 ARMV8_EVENT_ATTR(ldst_align_lat, ARMV8_PMUV3_PERFCTR_LDST_ALIGN_LAT),
249 ARMV8_EVENT_ATTR(ld_align_lat, ARMV8_PMUV3_PERFCTR_LD_ALIGN_LAT),
250 ARMV8_EVENT_ATTR(st_align_lat, ARMV8_PMUV3_PERFCTR_ST_ALIGN_LAT),
251 ARMV8_EVENT_ATTR(mem_access_checked, ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED),
252 ARMV8_EVENT_ATTR(mem_access_checked_rd, ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_RD),
253 ARMV8_EVENT_ATTR(mem_access_checked_wr, ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_WR),
Will Deacon57d74122015-12-22 14:42:57 +0000254 NULL,
Drew Richardson9e9caa62015-10-22 07:07:32 -0700255};
256
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700257static umode_t
258armv8pmu_event_attr_is_visible(struct kobject *kobj,
259 struct attribute *attr, int unused)
260{
261 struct device *dev = kobj_to_dev(kobj);
262 struct pmu *pmu = dev_get_drvdata(dev);
263 struct arm_pmu *cpu_pmu = container_of(pmu, struct arm_pmu, pmu);
264 struct perf_pmu_events_attr *pmu_attr;
265
266 pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr.attr);
267
Will Deacon342e53b2018-10-05 13:28:07 +0100268 if (pmu_attr->id < ARMV8_PMUV3_MAX_COMMON_EVENTS &&
269 test_bit(pmu_attr->id, cpu_pmu->pmceid_bitmap))
270 return attr->mode;
271
Shaokun Zhang539707c2020-06-18 21:35:44 +0800272 if (pmu_attr->id >= ARMV8_PMUV3_EXT_COMMON_EVENT_BASE) {
273 u64 id = pmu_attr->id - ARMV8_PMUV3_EXT_COMMON_EVENT_BASE;
274
275 if (id < ARMV8_PMUV3_MAX_COMMON_EVENTS &&
276 test_bit(id, cpu_pmu->pmceid_ext_bitmap))
277 return attr->mode;
278 }
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700279
280 return 0;
281}
282
Drew Richardson9e9caa62015-10-22 07:07:32 -0700283static struct attribute_group armv8_pmuv3_events_attr_group = {
284 .name = "events",
285 .attrs = armv8_pmuv3_event_attrs,
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700286 .is_visible = armv8pmu_event_attr_is_visible,
Drew Richardson9e9caa62015-10-22 07:07:32 -0700287};
288
Shaokun Zhangfe7296e2017-05-24 15:43:18 +0800289PMU_FORMAT_ATTR(event, "config:0-15");
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100290PMU_FORMAT_ATTR(long, "config1:0");
291
292static inline bool armv8pmu_event_is_64bit(struct perf_event *event)
293{
294 return event->attr.config1 & 0x1;
295}
Will Deacon57d74122015-12-22 14:42:57 +0000296
297static struct attribute *armv8_pmuv3_format_attrs[] = {
298 &format_attr_event.attr,
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100299 &format_attr_long.attr,
Will Deacon57d74122015-12-22 14:42:57 +0000300 NULL,
301};
302
303static struct attribute_group armv8_pmuv3_format_attr_group = {
304 .name = "format",
305 .attrs = armv8_pmuv3_format_attrs,
306};
307
Will Deacon03089682012-03-05 11:49:32 +0000308/*
309 * Perf Events' indices
310 */
311#define ARMV8_IDX_CYCLE_COUNTER 0
312#define ARMV8_IDX_COUNTER0 1
Will Deacon03089682012-03-05 11:49:32 +0000313
Andrew Murray8673e022020-03-02 18:17:52 +0000314
315/*
316 * We unconditionally enable ARMv8.5-PMU long event counter support
317 * (64-bit events) where supported. Indicate if this arm_pmu has long
318 * event counter support.
319 */
320static bool armv8pmu_has_long_event(struct arm_pmu *cpu_pmu)
321{
322 return (cpu_pmu->pmuver >= ID_AA64DFR0_PMUVER_8_5);
323}
324
Will Deacon03089682012-03-05 11:49:32 +0000325/*
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100326 * We must chain two programmable counters for 64 bit events,
327 * except when we have allocated the 64bit cycle counter (for CPU
328 * cycles event). This must be called only when the event has
329 * a counter allocated.
330 */
331static inline bool armv8pmu_event_is_chained(struct perf_event *event)
332{
333 int idx = event->hw.idx;
Andrew Murray8673e022020-03-02 18:17:52 +0000334 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100335
336 return !WARN_ON(idx < 0) &&
337 armv8pmu_event_is_64bit(event) &&
Andrew Murray8673e022020-03-02 18:17:52 +0000338 !armv8pmu_has_long_event(cpu_pmu) &&
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100339 (idx != ARMV8_IDX_CYCLE_COUNTER);
340}
341
342/*
Will Deacon03089682012-03-05 11:49:32 +0000343 * ARMv8 low level PMU access
344 */
345
346/*
347 * Perf Event to low level counters mapping
348 */
349#define ARMV8_IDX_TO_COUNTER(x) \
Shannon Zhaob8cfadf2016-03-24 16:01:16 +0000350 (((x) - ARMV8_IDX_COUNTER0) & ARMV8_PMU_COUNTER_MASK)
Will Deacon03089682012-03-05 11:49:32 +0000351
352static inline u32 armv8pmu_pmcr_read(void)
353{
Ashok Kumarbf2d4782016-04-21 05:58:43 -0700354 return read_sysreg(pmcr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000355}
356
357static inline void armv8pmu_pmcr_write(u32 val)
358{
Shannon Zhaob8cfadf2016-03-24 16:01:16 +0000359 val &= ARMV8_PMU_PMCR_MASK;
Will Deacon03089682012-03-05 11:49:32 +0000360 isb();
Ashok Kumarbf2d4782016-04-21 05:58:43 -0700361 write_sysreg(val, pmcr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000362}
363
364static inline int armv8pmu_has_overflowed(u32 pmovsr)
365{
Shannon Zhaob8cfadf2016-03-24 16:01:16 +0000366 return pmovsr & ARMV8_PMU_OVERFLOWED_MASK;
Will Deacon03089682012-03-05 11:49:32 +0000367}
368
Will Deacon03089682012-03-05 11:49:32 +0000369static inline int armv8pmu_counter_has_overflowed(u32 pmnc, int idx)
370{
Mark Rutland6475b2d2015-10-02 10:55:03 +0100371 return pmnc & BIT(ARMV8_IDX_TO_COUNTER(idx));
Will Deacon03089682012-03-05 11:49:32 +0000372}
373
Suzuki K Poulose0c55d192018-07-10 09:58:02 +0100374static inline void armv8pmu_select_counter(int idx)
Will Deacon03089682012-03-05 11:49:32 +0000375{
Mark Rutland6475b2d2015-10-02 10:55:03 +0100376 u32 counter = ARMV8_IDX_TO_COUNTER(idx);
Ashok Kumarbf2d4782016-04-21 05:58:43 -0700377 write_sysreg(counter, pmselr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000378 isb();
Suzuki K Poulose0c55d192018-07-10 09:58:02 +0100379}
Will Deacon03089682012-03-05 11:49:32 +0000380
Andrew Murray8673e022020-03-02 18:17:52 +0000381static inline u64 armv8pmu_read_evcntr(int idx)
Suzuki K Poulose0c55d192018-07-10 09:58:02 +0100382{
383 armv8pmu_select_counter(idx);
384 return read_sysreg(pmxevcntr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000385}
386
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100387static inline u64 armv8pmu_read_hw_counter(struct perf_event *event)
388{
389 int idx = event->hw.idx;
390 u64 val = 0;
391
392 val = armv8pmu_read_evcntr(idx);
393 if (armv8pmu_event_is_chained(event))
394 val = (val << 32) | armv8pmu_read_evcntr(idx - 1);
395 return val;
396}
397
Andrew Murray8673e022020-03-02 18:17:52 +0000398/*
399 * The cycle counter is always a 64-bit counter. When ARMV8_PMU_PMCR_LP
400 * is set the event counters also become 64-bit counters. Unless the
401 * user has requested a long counter (attr.config1) then we want to
402 * interrupt upon 32-bit overflow - we achieve this by applying a bias.
403 */
404static bool armv8pmu_event_needs_bias(struct perf_event *event)
405{
406 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
407 struct hw_perf_event *hwc = &event->hw;
408 int idx = hwc->idx;
409
410 if (armv8pmu_event_is_64bit(event))
411 return false;
412
413 if (armv8pmu_has_long_event(cpu_pmu) ||
414 idx == ARMV8_IDX_CYCLE_COUNTER)
415 return true;
416
417 return false;
418}
419
420static u64 armv8pmu_bias_long_counter(struct perf_event *event, u64 value)
421{
422 if (armv8pmu_event_needs_bias(event))
423 value |= GENMASK(63, 32);
424
425 return value;
426}
427
428static u64 armv8pmu_unbias_long_counter(struct perf_event *event, u64 value)
429{
430 if (armv8pmu_event_needs_bias(event))
431 value &= ~GENMASK(63, 32);
432
433 return value;
434}
435
Raphael Gault3d659e72019-04-11 17:16:46 +0100436static u64 armv8pmu_read_counter(struct perf_event *event)
Will Deacon03089682012-03-05 11:49:32 +0000437{
Mark Rutland6475b2d2015-10-02 10:55:03 +0100438 struct hw_perf_event *hwc = &event->hw;
439 int idx = hwc->idx;
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100440 u64 value = 0;
Will Deacon03089682012-03-05 11:49:32 +0000441
Qi Liu44fdf4e2020-09-04 17:57:38 +0800442 if (idx == ARMV8_IDX_CYCLE_COUNTER)
Ashok Kumarbf2d4782016-04-21 05:58:43 -0700443 value = read_sysreg(pmccntr_el0);
Suzuki K Poulose0c55d192018-07-10 09:58:02 +0100444 else
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100445 value = armv8pmu_read_hw_counter(event);
Will Deacon03089682012-03-05 11:49:32 +0000446
Andrew Murray8673e022020-03-02 18:17:52 +0000447 return armv8pmu_unbias_long_counter(event, value);
Will Deacon03089682012-03-05 11:49:32 +0000448}
449
Andrew Murray8673e022020-03-02 18:17:52 +0000450static inline void armv8pmu_write_evcntr(int idx, u64 value)
Suzuki K Poulose0c55d192018-07-10 09:58:02 +0100451{
452 armv8pmu_select_counter(idx);
453 write_sysreg(value, pmxevcntr_el0);
454}
455
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100456static inline void armv8pmu_write_hw_counter(struct perf_event *event,
457 u64 value)
458{
459 int idx = event->hw.idx;
460
461 if (armv8pmu_event_is_chained(event)) {
462 armv8pmu_write_evcntr(idx, upper_32_bits(value));
463 armv8pmu_write_evcntr(idx - 1, lower_32_bits(value));
464 } else {
465 armv8pmu_write_evcntr(idx, value);
466 }
467}
468
Raphael Gault3d659e72019-04-11 17:16:46 +0100469static void armv8pmu_write_counter(struct perf_event *event, u64 value)
Will Deacon03089682012-03-05 11:49:32 +0000470{
Mark Rutland6475b2d2015-10-02 10:55:03 +0100471 struct hw_perf_event *hwc = &event->hw;
472 int idx = hwc->idx;
473
Andrew Murray8673e022020-03-02 18:17:52 +0000474 value = armv8pmu_bias_long_counter(event, value);
475
Qi Liu44fdf4e2020-09-04 17:57:38 +0800476 if (idx == ARMV8_IDX_CYCLE_COUNTER)
Suzuki K Poulose3a952002018-07-10 09:57:59 +0100477 write_sysreg(value, pmccntr_el0);
Andrew Murray8673e022020-03-02 18:17:52 +0000478 else
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100479 armv8pmu_write_hw_counter(event, value);
Will Deacon03089682012-03-05 11:49:32 +0000480}
481
482static inline void armv8pmu_write_evtype(int idx, u32 val)
483{
Suzuki K Poulose0c55d192018-07-10 09:58:02 +0100484 armv8pmu_select_counter(idx);
485 val &= ARMV8_PMU_EVTYPE_MASK;
486 write_sysreg(val, pmxevtyper_el0);
Will Deacon03089682012-03-05 11:49:32 +0000487}
488
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100489static inline void armv8pmu_write_event_type(struct perf_event *event)
490{
491 struct hw_perf_event *hwc = &event->hw;
492 int idx = hwc->idx;
493
494 /*
495 * For chained events, the low counter is programmed to count
496 * the event of interest and the high counter is programmed
497 * with CHAIN event code with filters set to count at all ELs.
498 */
499 if (armv8pmu_event_is_chained(event)) {
500 u32 chain_evt = ARMV8_PMUV3_PERFCTR_CHAIN |
501 ARMV8_PMU_INCLUDE_EL2;
502
503 armv8pmu_write_evtype(idx - 1, hwc->config_base);
504 armv8pmu_write_evtype(idx, chain_evt);
505 } else {
506 armv8pmu_write_evtype(idx, hwc->config_base);
507 }
508}
509
Robin Murphy29227d62020-03-17 18:22:54 +0000510static u32 armv8pmu_event_cnten_mask(struct perf_event *event)
Will Deacon03089682012-03-05 11:49:32 +0000511{
Robin Murphy29227d62020-03-17 18:22:54 +0000512 int counter = ARMV8_IDX_TO_COUNTER(event->hw.idx);
513 u32 mask = BIT(counter);
514
515 if (armv8pmu_event_is_chained(event))
516 mask |= BIT(counter - 1);
517 return mask;
518}
519
520static inline void armv8pmu_enable_counter(u32 mask)
521{
522 write_sysreg(mask, pmcntenset_el0);
Will Deacon03089682012-03-05 11:49:32 +0000523}
524
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100525static inline void armv8pmu_enable_event_counter(struct perf_event *event)
526{
Andrew Murrayd1947bc2019-04-09 20:22:13 +0100527 struct perf_event_attr *attr = &event->attr;
Robin Murphy29227d62020-03-17 18:22:54 +0000528 u32 mask = armv8pmu_event_cnten_mask(event);
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100529
Robin Murphy29227d62020-03-17 18:22:54 +0000530 kvm_set_pmu_events(mask, attr);
Andrew Murrayd1947bc2019-04-09 20:22:13 +0100531
532 /* We rely on the hypervisor switch code to enable guest counters */
Robin Murphy29227d62020-03-17 18:22:54 +0000533 if (!kvm_pmu_counter_deferred(attr))
534 armv8pmu_enable_counter(mask);
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100535}
536
Robin Murphy29227d62020-03-17 18:22:54 +0000537static inline void armv8pmu_disable_counter(u32 mask)
Will Deacon03089682012-03-05 11:49:32 +0000538{
Robin Murphy29227d62020-03-17 18:22:54 +0000539 write_sysreg(mask, pmcntenclr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000540}
541
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100542static inline void armv8pmu_disable_event_counter(struct perf_event *event)
543{
Andrew Murrayd1947bc2019-04-09 20:22:13 +0100544 struct perf_event_attr *attr = &event->attr;
Robin Murphy29227d62020-03-17 18:22:54 +0000545 u32 mask = armv8pmu_event_cnten_mask(event);
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100546
Robin Murphy29227d62020-03-17 18:22:54 +0000547 kvm_clr_pmu_events(mask);
Andrew Murrayd1947bc2019-04-09 20:22:13 +0100548
549 /* We rely on the hypervisor switch code to disable guest counters */
Robin Murphy29227d62020-03-17 18:22:54 +0000550 if (!kvm_pmu_counter_deferred(attr))
551 armv8pmu_disable_counter(mask);
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100552}
553
Robin Murphy29227d62020-03-17 18:22:54 +0000554static inline void armv8pmu_enable_intens(u32 mask)
Will Deacon03089682012-03-05 11:49:32 +0000555{
Robin Murphy29227d62020-03-17 18:22:54 +0000556 write_sysreg(mask, pmintenset_el1);
Will Deacon03089682012-03-05 11:49:32 +0000557}
558
Robin Murphy29227d62020-03-17 18:22:54 +0000559static inline void armv8pmu_enable_event_irq(struct perf_event *event)
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100560{
Robin Murphy29227d62020-03-17 18:22:54 +0000561 u32 counter = ARMV8_IDX_TO_COUNTER(event->hw.idx);
562 armv8pmu_enable_intens(BIT(counter));
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100563}
564
Robin Murphy29227d62020-03-17 18:22:54 +0000565static inline void armv8pmu_disable_intens(u32 mask)
Will Deacon03089682012-03-05 11:49:32 +0000566{
Robin Murphy29227d62020-03-17 18:22:54 +0000567 write_sysreg(mask, pmintenclr_el1);
Will Deacon03089682012-03-05 11:49:32 +0000568 isb();
569 /* Clear the overflow flag in case an interrupt is pending. */
Robin Murphy29227d62020-03-17 18:22:54 +0000570 write_sysreg(mask, pmovsclr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000571 isb();
Will Deacon03089682012-03-05 11:49:32 +0000572}
573
Robin Murphy29227d62020-03-17 18:22:54 +0000574static inline void armv8pmu_disable_event_irq(struct perf_event *event)
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100575{
Robin Murphy29227d62020-03-17 18:22:54 +0000576 u32 counter = ARMV8_IDX_TO_COUNTER(event->hw.idx);
577 armv8pmu_disable_intens(BIT(counter));
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100578}
579
Will Deacon03089682012-03-05 11:49:32 +0000580static inline u32 armv8pmu_getreset_flags(void)
581{
582 u32 value;
583
584 /* Read */
Ashok Kumarbf2d4782016-04-21 05:58:43 -0700585 value = read_sysreg(pmovsclr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000586
587 /* Write to clear flags */
Shannon Zhaob8cfadf2016-03-24 16:01:16 +0000588 value &= ARMV8_PMU_OVSR_MASK;
Ashok Kumarbf2d4782016-04-21 05:58:43 -0700589 write_sysreg(value, pmovsclr_el0);
Will Deacon03089682012-03-05 11:49:32 +0000590
591 return value;
592}
593
Mark Rutland6475b2d2015-10-02 10:55:03 +0100594static void armv8pmu_enable_event(struct perf_event *event)
Will Deacon03089682012-03-05 11:49:32 +0000595{
596 unsigned long flags;
Mark Rutland6475b2d2015-10-02 10:55:03 +0100597 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
598 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
Will Deacon03089682012-03-05 11:49:32 +0000599
600 /*
601 * Enable counter and interrupt, and set the counter to count
602 * the event that we're interested in.
603 */
604 raw_spin_lock_irqsave(&events->pmu_lock, flags);
605
606 /*
607 * Disable counter
608 */
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100609 armv8pmu_disable_event_counter(event);
Will Deacon03089682012-03-05 11:49:32 +0000610
611 /*
612 * Set event (if destined for PMNx counters).
613 */
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100614 armv8pmu_write_event_type(event);
Will Deacon03089682012-03-05 11:49:32 +0000615
616 /*
617 * Enable interrupt for this counter
618 */
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100619 armv8pmu_enable_event_irq(event);
Will Deacon03089682012-03-05 11:49:32 +0000620
621 /*
622 * Enable counter
623 */
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100624 armv8pmu_enable_event_counter(event);
Will Deacon03089682012-03-05 11:49:32 +0000625
626 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
627}
628
Mark Rutland6475b2d2015-10-02 10:55:03 +0100629static void armv8pmu_disable_event(struct perf_event *event)
Will Deacon03089682012-03-05 11:49:32 +0000630{
631 unsigned long flags;
Mark Rutland6475b2d2015-10-02 10:55:03 +0100632 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
633 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
Will Deacon03089682012-03-05 11:49:32 +0000634
635 /*
636 * Disable counter and interrupt
637 */
638 raw_spin_lock_irqsave(&events->pmu_lock, flags);
639
640 /*
641 * Disable counter
642 */
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100643 armv8pmu_disable_event_counter(event);
Will Deacon03089682012-03-05 11:49:32 +0000644
645 /*
646 * Disable interrupt for this counter
647 */
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100648 armv8pmu_disable_event_irq(event);
Will Deacon03089682012-03-05 11:49:32 +0000649
650 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
651}
652
Suzuki K Poulose3cce50d2018-07-10 09:58:03 +0100653static void armv8pmu_start(struct arm_pmu *cpu_pmu)
654{
655 unsigned long flags;
656 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
657
658 raw_spin_lock_irqsave(&events->pmu_lock, flags);
659 /* Enable all counters */
660 armv8pmu_pmcr_write(armv8pmu_pmcr_read() | ARMV8_PMU_PMCR_E);
661 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
662}
663
664static void armv8pmu_stop(struct arm_pmu *cpu_pmu)
665{
666 unsigned long flags;
667 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
668
669 raw_spin_lock_irqsave(&events->pmu_lock, flags);
670 /* Disable all counters */
671 armv8pmu_pmcr_write(armv8pmu_pmcr_read() & ~ARMV8_PMU_PMCR_E);
672 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
673}
674
Mark Rutland0788f1e2018-05-10 11:35:15 +0100675static irqreturn_t armv8pmu_handle_irq(struct arm_pmu *cpu_pmu)
Will Deacon03089682012-03-05 11:49:32 +0000676{
677 u32 pmovsr;
678 struct perf_sample_data data;
Mark Rutland6475b2d2015-10-02 10:55:03 +0100679 struct pmu_hw_events *cpuc = this_cpu_ptr(cpu_pmu->hw_events);
Will Deacon03089682012-03-05 11:49:32 +0000680 struct pt_regs *regs;
681 int idx;
682
683 /*
684 * Get and reset the IRQ flags
685 */
686 pmovsr = armv8pmu_getreset_flags();
687
688 /*
689 * Did an overflow occur?
690 */
691 if (!armv8pmu_has_overflowed(pmovsr))
692 return IRQ_NONE;
693
694 /*
695 * Handle the counter(s) overflow(s)
696 */
697 regs = get_irq_regs();
698
Suzuki K Poulose3cce50d2018-07-10 09:58:03 +0100699 /*
700 * Stop the PMU while processing the counter overflows
701 * to prevent skews in group events.
702 */
703 armv8pmu_stop(cpu_pmu);
Will Deacon03089682012-03-05 11:49:32 +0000704 for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
705 struct perf_event *event = cpuc->events[idx];
706 struct hw_perf_event *hwc;
707
708 /* Ignore if we don't have an event. */
709 if (!event)
710 continue;
711
712 /*
713 * We have a single interrupt for all counters. Check that
714 * each counter has overflowed before we process it.
715 */
716 if (!armv8pmu_counter_has_overflowed(pmovsr, idx))
717 continue;
718
719 hwc = &event->hw;
Mark Rutland6475b2d2015-10-02 10:55:03 +0100720 armpmu_event_update(event);
Will Deacon03089682012-03-05 11:49:32 +0000721 perf_sample_data_init(&data, 0, hwc->last_period);
Mark Rutland6475b2d2015-10-02 10:55:03 +0100722 if (!armpmu_event_set_period(event))
Will Deacon03089682012-03-05 11:49:32 +0000723 continue;
724
725 if (perf_event_overflow(event, &data, regs))
Mark Rutland6475b2d2015-10-02 10:55:03 +0100726 cpu_pmu->disable(event);
Will Deacon03089682012-03-05 11:49:32 +0000727 }
Suzuki K Poulose3cce50d2018-07-10 09:58:03 +0100728 armv8pmu_start(cpu_pmu);
Will Deacon03089682012-03-05 11:49:32 +0000729
730 /*
731 * Handle the pending perf events.
732 *
733 * Note: this call *must* be run with interrupts disabled. For
734 * platforms that can have the PMU interrupts raised as an NMI, this
735 * will not work.
736 */
737 irq_work_run();
738
739 return IRQ_HANDLED;
740}
741
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100742static int armv8pmu_get_single_idx(struct pmu_hw_events *cpuc,
743 struct arm_pmu *cpu_pmu)
744{
745 int idx;
746
747 for (idx = ARMV8_IDX_COUNTER0; idx < cpu_pmu->num_events; idx ++) {
748 if (!test_and_set_bit(idx, cpuc->used_mask))
749 return idx;
750 }
751 return -EAGAIN;
752}
753
754static int armv8pmu_get_chain_idx(struct pmu_hw_events *cpuc,
755 struct arm_pmu *cpu_pmu)
756{
757 int idx;
758
759 /*
760 * Chaining requires two consecutive event counters, where
761 * the lower idx must be even.
762 */
763 for (idx = ARMV8_IDX_COUNTER0 + 1; idx < cpu_pmu->num_events; idx += 2) {
764 if (!test_and_set_bit(idx, cpuc->used_mask)) {
765 /* Check if the preceding even counter is available */
766 if (!test_and_set_bit(idx - 1, cpuc->used_mask))
767 return idx;
768 /* Release the Odd counter */
769 clear_bit(idx, cpuc->used_mask);
770 }
771 }
772 return -EAGAIN;
773}
774
Will Deacon03089682012-03-05 11:49:32 +0000775static int armv8pmu_get_event_idx(struct pmu_hw_events *cpuc,
Mark Rutland6475b2d2015-10-02 10:55:03 +0100776 struct perf_event *event)
Will Deacon03089682012-03-05 11:49:32 +0000777{
Mark Rutland6475b2d2015-10-02 10:55:03 +0100778 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
779 struct hw_perf_event *hwc = &event->hw;
Shannon Zhaob8cfadf2016-03-24 16:01:16 +0000780 unsigned long evtype = hwc->config_base & ARMV8_PMU_EVTYPE_EVENT;
Will Deacon03089682012-03-05 11:49:32 +0000781
Pratyush Anand1031a152017-07-01 12:03:35 +0530782 /* Always prefer to place a cycle counter into the cycle counter. */
Ashok Kumar03598fd2016-04-21 05:58:41 -0700783 if (evtype == ARMV8_PMUV3_PERFCTR_CPU_CYCLES) {
Pratyush Anand1031a152017-07-01 12:03:35 +0530784 if (!test_and_set_bit(ARMV8_IDX_CYCLE_COUNTER, cpuc->used_mask))
785 return ARMV8_IDX_CYCLE_COUNTER;
Will Deacon03089682012-03-05 11:49:32 +0000786 }
787
788 /*
Pratyush Anand1031a152017-07-01 12:03:35 +0530789 * Otherwise use events counters
Will Deacon03089682012-03-05 11:49:32 +0000790 */
Andrew Murray8673e022020-03-02 18:17:52 +0000791 if (armv8pmu_event_is_64bit(event) &&
792 !armv8pmu_has_long_event(cpu_pmu))
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100793 return armv8pmu_get_chain_idx(cpuc, cpu_pmu);
794 else
795 return armv8pmu_get_single_idx(cpuc, cpu_pmu);
Will Deacon03089682012-03-05 11:49:32 +0000796}
797
Suzuki K Poulose7dfc8db2018-07-10 09:58:01 +0100798static void armv8pmu_clear_event_idx(struct pmu_hw_events *cpuc,
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100799 struct perf_event *event)
Suzuki K Poulose7dfc8db2018-07-10 09:58:01 +0100800{
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100801 int idx = event->hw.idx;
802
803 clear_bit(idx, cpuc->used_mask);
804 if (armv8pmu_event_is_chained(event))
805 clear_bit(idx - 1, cpuc->used_mask);
Suzuki K Poulose7dfc8db2018-07-10 09:58:01 +0100806}
807
Will Deacon03089682012-03-05 11:49:32 +0000808/*
Andrew Murrayb3650672019-01-18 14:02:27 +0000809 * Add an event filter to a given event.
Will Deacon03089682012-03-05 11:49:32 +0000810 */
811static int armv8pmu_set_event_filter(struct hw_perf_event *event,
812 struct perf_event_attr *attr)
813{
814 unsigned long config_base = 0;
815
816 if (attr->exclude_idle)
817 return -EPERM;
Ganapatrao Kulkarni78a19cf2017-05-02 21:59:34 +0530818
819 /*
820 * If we're running in hyp mode, then we *are* the hypervisor.
821 * Therefore we ignore exclude_hv in this configuration, since
822 * there's no hypervisor to sample anyway. This is consistent
823 * with other architectures (x86 and Power).
824 */
825 if (is_kernel_in_hyp_mode()) {
Andrew Murray435e53f2019-04-09 20:22:15 +0100826 if (!attr->exclude_kernel && !attr->exclude_host)
Ganapatrao Kulkarni78a19cf2017-05-02 21:59:34 +0530827 config_base |= ARMV8_PMU_INCLUDE_EL2;
Andrew Murray435e53f2019-04-09 20:22:15 +0100828 if (attr->exclude_guest)
Ganapatrao Kulkarni78a19cf2017-05-02 21:59:34 +0530829 config_base |= ARMV8_PMU_EXCLUDE_EL1;
Andrew Murray435e53f2019-04-09 20:22:15 +0100830 if (attr->exclude_host)
831 config_base |= ARMV8_PMU_EXCLUDE_EL0;
Ganapatrao Kulkarni78a19cf2017-05-02 21:59:34 +0530832 } else {
Andrew Murrayd1947bc2019-04-09 20:22:13 +0100833 if (!attr->exclude_hv && !attr->exclude_host)
Ganapatrao Kulkarni78a19cf2017-05-02 21:59:34 +0530834 config_base |= ARMV8_PMU_INCLUDE_EL2;
835 }
Andrew Murrayd1947bc2019-04-09 20:22:13 +0100836
837 /*
838 * Filter out !VHE kernels and guest kernels
839 */
840 if (attr->exclude_kernel)
841 config_base |= ARMV8_PMU_EXCLUDE_EL1;
842
Will Deacon03089682012-03-05 11:49:32 +0000843 if (attr->exclude_user)
Shannon Zhaob8cfadf2016-03-24 16:01:16 +0000844 config_base |= ARMV8_PMU_EXCLUDE_EL0;
Will Deacon03089682012-03-05 11:49:32 +0000845
846 /*
847 * Install the filter into config_base as this is used to
848 * construct the event type.
849 */
850 event->config_base = config_base;
851
852 return 0;
853}
854
Will Deaconca2b4972018-10-05 13:24:36 +0100855static int armv8pmu_filter_match(struct perf_event *event)
856{
857 unsigned long evtype = event->hw.config_base & ARMV8_PMU_EVTYPE_EVENT;
858 return evtype != ARMV8_PMUV3_PERFCTR_CHAIN;
859}
860
Will Deacon03089682012-03-05 11:49:32 +0000861static void armv8pmu_reset(void *info)
862{
Andrew Murray8673e022020-03-02 18:17:52 +0000863 struct arm_pmu *cpu_pmu = (struct arm_pmu *)info;
864 u32 pmcr;
865
Will Deacon03089682012-03-05 11:49:32 +0000866 /* The counter and interrupt enable registers are unknown at reset. */
Robin Murphy29227d62020-03-17 18:22:54 +0000867 armv8pmu_disable_counter(U32_MAX);
868 armv8pmu_disable_intens(U32_MAX);
Will Deacon03089682012-03-05 11:49:32 +0000869
Andrew Murrayd1947bc2019-04-09 20:22:13 +0100870 /* Clear the counters we flip at guest entry/exit */
871 kvm_clr_pmu_events(U32_MAX);
872
Jan Glauber7175f052016-02-18 17:50:13 +0100873 /*
874 * Initialize & Reset PMNC. Request overflow interrupt for
875 * 64 bit cycle counter but cheat in armv8pmu_write_counter().
876 */
Andrew Murray8673e022020-03-02 18:17:52 +0000877 pmcr = ARMV8_PMU_PMCR_P | ARMV8_PMU_PMCR_C | ARMV8_PMU_PMCR_LC;
878
879 /* Enable long event counter support where available */
880 if (armv8pmu_has_long_event(cpu_pmu))
881 pmcr |= ARMV8_PMU_PMCR_LP;
882
883 armv8pmu_pmcr_write(pmcr);
Will Deacon03089682012-03-05 11:49:32 +0000884}
885
Will Deacon6c833bb2017-08-08 16:58:33 +0100886static int __armv8_pmuv3_map_event(struct perf_event *event,
887 const unsigned (*extra_event_map)
888 [PERF_COUNT_HW_MAX],
889 const unsigned (*extra_cache_map)
890 [PERF_COUNT_HW_CACHE_MAX]
891 [PERF_COUNT_HW_CACHE_OP_MAX]
892 [PERF_COUNT_HW_CACHE_RESULT_MAX])
Will Deacon03089682012-03-05 11:49:32 +0000893{
Jeremy Linton236b9b912016-09-14 17:32:30 -0500894 int hw_event_id;
895 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
896
897 hw_event_id = armpmu_map_event(event, &armv8_pmuv3_perf_map,
898 &armv8_pmuv3_perf_cache_map,
899 ARMV8_PMU_EVTYPE_EVENT);
Jeremy Linton236b9b912016-09-14 17:32:30 -0500900
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100901 if (armv8pmu_event_is_64bit(event))
902 event->hw.flags |= ARMPMU_EVT_64BIT;
903
Shaokun Zhange2b5c5c2018-10-06 15:57:38 +0800904 /* Only expose micro/arch events supported by this PMU */
Will Deacon6c833bb2017-08-08 16:58:33 +0100905 if ((hw_event_id > 0) && (hw_event_id < ARMV8_PMUV3_MAX_COMMON_EVENTS)
906 && test_bit(hw_event_id, armpmu->pmceid_bitmap)) {
907 return hw_event_id;
Jeremy Linton236b9b912016-09-14 17:32:30 -0500908 }
909
Will Deacon6c833bb2017-08-08 16:58:33 +0100910 return armpmu_map_event(event, extra_event_map, extra_cache_map,
911 ARMV8_PMU_EVTYPE_EVENT);
912}
913
914static int armv8_pmuv3_map_event(struct perf_event *event)
915{
916 return __armv8_pmuv3_map_event(event, NULL, NULL);
Will Deacon03089682012-03-05 11:49:32 +0000917}
918
Mark Rutlandac82d122015-10-02 10:55:04 +0100919static int armv8_a53_map_event(struct perf_event *event)
920{
Will Deacond0d09d42017-08-08 17:11:27 +0100921 return __armv8_pmuv3_map_event(event, NULL, &armv8_a53_perf_cache_map);
Mark Rutlandac82d122015-10-02 10:55:04 +0100922}
923
Mark Rutland62a4dda2015-10-02 10:55:05 +0100924static int armv8_a57_map_event(struct perf_event *event)
925{
Will Deacond0d09d42017-08-08 17:11:27 +0100926 return __armv8_pmuv3_map_event(event, NULL, &armv8_a57_perf_cache_map);
Mark Rutland62a4dda2015-10-02 10:55:05 +0100927}
928
Julien Thierry5561b6c2017-08-09 17:46:38 +0100929static int armv8_a73_map_event(struct perf_event *event)
930{
931 return __armv8_pmuv3_map_event(event, NULL, &armv8_a73_perf_cache_map);
932}
933
Jan Glauberd0aa2bf2016-02-18 17:50:11 +0100934static int armv8_thunder_map_event(struct perf_event *event)
935{
Will Deacond0d09d42017-08-08 17:11:27 +0100936 return __armv8_pmuv3_map_event(event, NULL,
Will Deacon6c833bb2017-08-08 16:58:33 +0100937 &armv8_thunder_perf_cache_map);
Jan Glauberd0aa2bf2016-02-18 17:50:11 +0100938}
939
Ashok Kumar201a72b2016-04-21 05:58:45 -0700940static int armv8_vulcan_map_event(struct perf_event *event)
941{
Will Deacond0d09d42017-08-08 17:11:27 +0100942 return __armv8_pmuv3_map_event(event, NULL,
Will Deacon6c833bb2017-08-08 16:58:33 +0100943 &armv8_vulcan_perf_cache_map);
Ashok Kumar201a72b2016-04-21 05:58:45 -0700944}
945
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100946struct armv8pmu_probe_info {
947 struct arm_pmu *pmu;
948 bool present;
949};
950
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700951static void __armv8pmu_probe_pmu(void *info)
Will Deacon03089682012-03-05 11:49:32 +0000952{
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100953 struct armv8pmu_probe_info *probe = info;
954 struct arm_pmu *cpu_pmu = probe->pmu;
Mark Rutlandfaa9a082017-04-25 12:08:50 +0100955 u64 dfr0;
Will Deacon342e53b2018-10-05 13:28:07 +0100956 u64 pmceid_raw[2];
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700957 u32 pmceid[2];
Mark Rutlandfaa9a082017-04-25 12:08:50 +0100958 int pmuver;
Will Deacon03089682012-03-05 11:49:32 +0000959
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100960 dfr0 = read_sysreg(id_aa64dfr0_el1);
Mark Rutland03313652018-02-14 17:21:57 +0000961 pmuver = cpuid_feature_extract_unsigned_field(dfr0,
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100962 ID_AA64DFR0_PMUVER_SHIFT);
Mark Rutland03313652018-02-14 17:21:57 +0000963 if (pmuver == 0xf || pmuver == 0)
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100964 return;
965
Andrew Murray8673e022020-03-02 18:17:52 +0000966 cpu_pmu->pmuver = pmuver;
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100967 probe->present = true;
968
Will Deacon03089682012-03-05 11:49:32 +0000969 /* Read the nb of CNTx counters supported from PMNC */
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700970 cpu_pmu->num_events = (armv8pmu_pmcr_read() >> ARMV8_PMU_PMCR_N_SHIFT)
971 & ARMV8_PMU_PMCR_N_MASK;
Will Deacon03089682012-03-05 11:49:32 +0000972
Mark Rutland6475b2d2015-10-02 10:55:03 +0100973 /* Add the CPU cycles counter */
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700974 cpu_pmu->num_events += 1;
975
Will Deacon342e53b2018-10-05 13:28:07 +0100976 pmceid[0] = pmceid_raw[0] = read_sysreg(pmceid0_el0);
977 pmceid[1] = pmceid_raw[1] = read_sysreg(pmceid1_el0);
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700978
Yury Norov3aa56882018-02-06 15:38:06 -0800979 bitmap_from_arr32(cpu_pmu->pmceid_bitmap,
980 pmceid, ARMV8_PMUV3_MAX_COMMON_EVENTS);
Will Deacon342e53b2018-10-05 13:28:07 +0100981
982 pmceid[0] = pmceid_raw[0] >> 32;
983 pmceid[1] = pmceid_raw[1] >> 32;
984
985 bitmap_from_arr32(cpu_pmu->pmceid_ext_bitmap,
986 pmceid, ARMV8_PMUV3_MAX_COMMON_EVENTS);
Will Deacon03089682012-03-05 11:49:32 +0000987}
988
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700989static int armv8pmu_probe_pmu(struct arm_pmu *cpu_pmu)
Will Deacon03089682012-03-05 11:49:32 +0000990{
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100991 struct armv8pmu_probe_info probe = {
992 .pmu = cpu_pmu,
993 .present = false,
994 };
995 int ret;
996
997 ret = smp_call_function_any(&cpu_pmu->supported_cpus,
Ashok Kumar4b1a9e62016-04-21 05:58:44 -0700998 __armv8pmu_probe_pmu,
Mark Rutlandf1b36dc2017-04-11 09:39:56 +0100999 &probe, 1);
1000 if (ret)
1001 return ret;
1002
1003 return probe.present ? 0 : -ENODEV;
Will Deacon03089682012-03-05 11:49:32 +00001004}
1005
Robin Murphye424b172020-02-21 19:35:31 +00001006static int armv8_pmu_init(struct arm_pmu *cpu_pmu, char *name,
1007 int (*map_event)(struct perf_event *event),
1008 const struct attribute_group *events,
1009 const struct attribute_group *format)
Will Deacon03089682012-03-05 11:49:32 +00001010{
Mark Rutlandf1b36dc2017-04-11 09:39:56 +01001011 int ret = armv8pmu_probe_pmu(cpu_pmu);
1012 if (ret)
1013 return ret;
1014
Will Deacond3adeed2018-10-05 13:26:21 +01001015 cpu_pmu->handle_irq = armv8pmu_handle_irq;
1016 cpu_pmu->enable = armv8pmu_enable_event;
1017 cpu_pmu->disable = armv8pmu_disable_event;
1018 cpu_pmu->read_counter = armv8pmu_read_counter;
1019 cpu_pmu->write_counter = armv8pmu_write_counter;
1020 cpu_pmu->get_event_idx = armv8pmu_get_event_idx;
1021 cpu_pmu->clear_event_idx = armv8pmu_clear_event_idx;
1022 cpu_pmu->start = armv8pmu_start;
1023 cpu_pmu->stop = armv8pmu_stop;
1024 cpu_pmu->reset = armv8pmu_reset;
Mark Rutlandac82d122015-10-02 10:55:04 +01001025 cpu_pmu->set_event_filter = armv8pmu_set_event_filter;
Will Deaconca2b4972018-10-05 13:24:36 +01001026 cpu_pmu->filter_match = armv8pmu_filter_match;
Mark Rutlandf1b36dc2017-04-11 09:39:56 +01001027
Robin Murphye424b172020-02-21 19:35:31 +00001028 cpu_pmu->name = name;
1029 cpu_pmu->map_event = map_event;
1030 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] = events ?
1031 events : &armv8_pmuv3_events_attr_group;
1032 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] = format ?
1033 format : &armv8_pmuv3_format_attr_group;
1034
Mark Rutlandf1b36dc2017-04-11 09:39:56 +01001035 return 0;
Mark Rutlandac82d122015-10-02 10:55:04 +01001036}
1037
1038static int armv8_pmuv3_init(struct arm_pmu *cpu_pmu)
1039{
Robin Murphye424b172020-02-21 19:35:31 +00001040 return armv8_pmu_init(cpu_pmu, "armv8_pmuv3",
1041 armv8_pmuv3_map_event, NULL, NULL);
Mark Rutlandac82d122015-10-02 10:55:04 +01001042}
1043
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001044static int armv8_a34_pmu_init(struct arm_pmu *cpu_pmu)
1045{
1046 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a34",
1047 armv8_pmuv3_map_event, NULL, NULL);
1048}
1049
Julien Thierrye884f802017-08-09 17:46:39 +01001050static int armv8_a35_pmu_init(struct arm_pmu *cpu_pmu)
1051{
Robin Murphye424b172020-02-21 19:35:31 +00001052 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a35",
1053 armv8_a53_map_event, NULL, NULL);
Julien Thierrye884f802017-08-09 17:46:39 +01001054}
1055
Mark Rutlandac82d122015-10-02 10:55:04 +01001056static int armv8_a53_pmu_init(struct arm_pmu *cpu_pmu)
1057{
Robin Murphye424b172020-02-21 19:35:31 +00001058 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a53",
1059 armv8_a53_map_event, NULL, NULL);
Will Deacon03089682012-03-05 11:49:32 +00001060}
Will Deacon03089682012-03-05 11:49:32 +00001061
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001062static int armv8_a55_pmu_init(struct arm_pmu *cpu_pmu)
1063{
1064 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a55",
1065 armv8_pmuv3_map_event, NULL, NULL);
1066}
1067
Mark Rutland62a4dda2015-10-02 10:55:05 +01001068static int armv8_a57_pmu_init(struct arm_pmu *cpu_pmu)
1069{
Robin Murphye424b172020-02-21 19:35:31 +00001070 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a57",
1071 armv8_a57_map_event, NULL, NULL);
Mark Rutland62a4dda2015-10-02 10:55:05 +01001072}
1073
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001074static int armv8_a65_pmu_init(struct arm_pmu *cpu_pmu)
1075{
1076 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a65",
1077 armv8_pmuv3_map_event, NULL, NULL);
1078}
1079
Will Deacon5d7ee872015-12-22 14:45:35 +00001080static int armv8_a72_pmu_init(struct arm_pmu *cpu_pmu)
1081{
Robin Murphye424b172020-02-21 19:35:31 +00001082 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a72",
1083 armv8_a57_map_event, NULL, NULL);
Will Deacon5d7ee872015-12-22 14:45:35 +00001084}
1085
Julien Thierry5561b6c2017-08-09 17:46:38 +01001086static int armv8_a73_pmu_init(struct arm_pmu *cpu_pmu)
1087{
Robin Murphye424b172020-02-21 19:35:31 +00001088 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a73",
1089 armv8_a73_map_event, NULL, NULL);
Julien Thierry5561b6c2017-08-09 17:46:38 +01001090}
1091
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001092static int armv8_a75_pmu_init(struct arm_pmu *cpu_pmu)
1093{
1094 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a75",
1095 armv8_pmuv3_map_event, NULL, NULL);
1096}
1097
1098static int armv8_a76_pmu_init(struct arm_pmu *cpu_pmu)
1099{
1100 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a76",
1101 armv8_pmuv3_map_event, NULL, NULL);
1102}
1103
1104static int armv8_a77_pmu_init(struct arm_pmu *cpu_pmu)
1105{
1106 return armv8_pmu_init(cpu_pmu, "armv8_cortex_a77",
1107 armv8_pmuv3_map_event, NULL, NULL);
1108}
1109
1110static int armv8_e1_pmu_init(struct arm_pmu *cpu_pmu)
1111{
1112 return armv8_pmu_init(cpu_pmu, "armv8_neoverse_e1",
1113 armv8_pmuv3_map_event, NULL, NULL);
1114}
1115
1116static int armv8_n1_pmu_init(struct arm_pmu *cpu_pmu)
1117{
1118 return armv8_pmu_init(cpu_pmu, "armv8_neoverse_n1",
1119 armv8_pmuv3_map_event, NULL, NULL);
1120}
1121
Jan Glauberd0aa2bf2016-02-18 17:50:11 +01001122static int armv8_thunder_pmu_init(struct arm_pmu *cpu_pmu)
1123{
Robin Murphye424b172020-02-21 19:35:31 +00001124 return armv8_pmu_init(cpu_pmu, "armv8_cavium_thunder",
1125 armv8_thunder_map_event, NULL, NULL);
Jan Glauberd0aa2bf2016-02-18 17:50:11 +01001126}
1127
Ashok Kumar201a72b2016-04-21 05:58:45 -07001128static int armv8_vulcan_pmu_init(struct arm_pmu *cpu_pmu)
1129{
Robin Murphye424b172020-02-21 19:35:31 +00001130 return armv8_pmu_init(cpu_pmu, "armv8_brcm_vulcan",
1131 armv8_vulcan_map_event, NULL, NULL);
Ashok Kumar201a72b2016-04-21 05:58:45 -07001132}
1133
Mark Rutland6475b2d2015-10-02 10:55:03 +01001134static const struct of_device_id armv8_pmu_of_device_ids[] = {
1135 {.compatible = "arm,armv8-pmuv3", .data = armv8_pmuv3_init},
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001136 {.compatible = "arm,cortex-a34-pmu", .data = armv8_a34_pmu_init},
Julien Thierrye884f802017-08-09 17:46:39 +01001137 {.compatible = "arm,cortex-a35-pmu", .data = armv8_a35_pmu_init},
Mark Rutlandac82d122015-10-02 10:55:04 +01001138 {.compatible = "arm,cortex-a53-pmu", .data = armv8_a53_pmu_init},
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001139 {.compatible = "arm,cortex-a55-pmu", .data = armv8_a55_pmu_init},
Mark Rutland62a4dda2015-10-02 10:55:05 +01001140 {.compatible = "arm,cortex-a57-pmu", .data = armv8_a57_pmu_init},
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001141 {.compatible = "arm,cortex-a65-pmu", .data = armv8_a65_pmu_init},
Will Deacon5d7ee872015-12-22 14:45:35 +00001142 {.compatible = "arm,cortex-a72-pmu", .data = armv8_a72_pmu_init},
Julien Thierry5561b6c2017-08-09 17:46:38 +01001143 {.compatible = "arm,cortex-a73-pmu", .data = armv8_a73_pmu_init},
Robin Murphy29cc4ce2020-02-21 19:35:32 +00001144 {.compatible = "arm,cortex-a75-pmu", .data = armv8_a75_pmu_init},
1145 {.compatible = "arm,cortex-a76-pmu", .data = armv8_a76_pmu_init},
1146 {.compatible = "arm,cortex-a77-pmu", .data = armv8_a77_pmu_init},
1147 {.compatible = "arm,neoverse-e1-pmu", .data = armv8_e1_pmu_init},
1148 {.compatible = "arm,neoverse-n1-pmu", .data = armv8_n1_pmu_init},
Jan Glauberd0aa2bf2016-02-18 17:50:11 +01001149 {.compatible = "cavium,thunder-pmu", .data = armv8_thunder_pmu_init},
Ashok Kumar201a72b2016-04-21 05:58:45 -07001150 {.compatible = "brcm,vulcan-pmu", .data = armv8_vulcan_pmu_init},
Will Deacon03089682012-03-05 11:49:32 +00001151 {},
1152};
1153
Mark Rutland6475b2d2015-10-02 10:55:03 +01001154static int armv8_pmu_device_probe(struct platform_device *pdev)
Will Deacon03089682012-03-05 11:49:32 +00001155{
Mark Rutlandf00fa5f2017-04-11 09:39:57 +01001156 return arm_pmu_device_probe(pdev, armv8_pmu_of_device_ids, NULL);
Will Deacon03089682012-03-05 11:49:32 +00001157}
1158
Mark Rutland6475b2d2015-10-02 10:55:03 +01001159static struct platform_driver armv8_pmu_driver = {
Will Deacon03089682012-03-05 11:49:32 +00001160 .driver = {
Jeremy Linton85023b22016-09-14 17:32:31 -05001161 .name = ARMV8_PMU_PDEV_NAME,
Mark Rutland6475b2d2015-10-02 10:55:03 +01001162 .of_match_table = armv8_pmu_of_device_ids,
Anders Roxell81e9fa82018-10-17 17:26:22 +02001163 .suppress_bind_attrs = true,
Will Deacon03089682012-03-05 11:49:32 +00001164 },
Mark Rutland6475b2d2015-10-02 10:55:03 +01001165 .probe = armv8_pmu_device_probe,
Will Deacon03089682012-03-05 11:49:32 +00001166};
1167
Mark Rutlandf00fa5f2017-04-11 09:39:57 +01001168static int __init armv8_pmu_driver_init(void)
1169{
1170 if (acpi_disabled)
1171 return platform_driver_register(&armv8_pmu_driver);
1172 else
1173 return arm_pmu_acpi_probe(armv8_pmuv3_init);
1174}
1175device_initcall(armv8_pmu_driver_init)
Michael O'Farrell9d2dcc8f2018-07-30 13:14:34 -07001176
1177void arch_perf_update_userpage(struct perf_event *event,
1178 struct perf_event_mmap_page *userpg, u64 now)
1179{
Peter Zijlstra950b74dd2020-07-16 13:11:26 +08001180 struct clock_read_data *rd;
1181 unsigned int seq;
1182 u64 ns;
Michael O'Farrell9d2dcc8f2018-07-30 13:14:34 -07001183
Peter Zijlstra279a8112020-07-16 13:11:27 +08001184 userpg->cap_user_time = 0;
1185 userpg->cap_user_time_zero = 0;
Peter Zijlstrac8f9eb02020-07-16 13:11:29 +08001186 userpg->cap_user_time_short = 0;
Michael O'Farrell9d2dcc8f2018-07-30 13:14:34 -07001187
Peter Zijlstra950b74dd2020-07-16 13:11:26 +08001188 do {
1189 rd = sched_clock_read_begin(&seq);
1190
Peter Zijlstra279a8112020-07-16 13:11:27 +08001191 if (rd->read_sched_clock != arch_timer_read_counter)
1192 return;
1193
Peter Zijlstra950b74dd2020-07-16 13:11:26 +08001194 userpg->time_mult = rd->mult;
1195 userpg->time_shift = rd->shift;
1196 userpg->time_zero = rd->epoch_ns;
Peter Zijlstrac8f9eb02020-07-16 13:11:29 +08001197 userpg->time_cycles = rd->epoch_cyc;
1198 userpg->time_mask = rd->sched_clock_mask;
Peter Zijlstra950b74dd2020-07-16 13:11:26 +08001199
1200 /*
Peter Zijlstrac8f9eb02020-07-16 13:11:29 +08001201 * Subtract the cycle base, such that software that
1202 * doesn't know about cap_user_time_short still 'works'
1203 * assuming no wraps.
Peter Zijlstra950b74dd2020-07-16 13:11:26 +08001204 */
1205 ns = mul_u64_u32_shr(rd->epoch_cyc, rd->mult, rd->shift);
1206 userpg->time_zero -= ns;
1207
1208 } while (sched_clock_read_retry(seq));
1209
1210 userpg->time_offset = userpg->time_zero - now;
1211
Michael O'Farrell9d2dcc8f2018-07-30 13:14:34 -07001212 /*
1213 * time_shift is not expected to be greater than 31 due to
1214 * the original published conversion algorithm shifting a
1215 * 32-bit value (now specifies a 64-bit value) - refer
1216 * perf_event_mmap_page documentation in perf_event.h.
1217 */
Peter Zijlstra950b74dd2020-07-16 13:11:26 +08001218 if (userpg->time_shift == 32) {
1219 userpg->time_shift = 31;
Michael O'Farrell9d2dcc8f2018-07-30 13:14:34 -07001220 userpg->time_mult >>= 1;
1221 }
Peter Zijlstra950b74dd2020-07-16 13:11:26 +08001222
Peter Zijlstra279a8112020-07-16 13:11:27 +08001223 /*
1224 * Internal timekeeping for enabled/running/stopped times
1225 * is always computed with the sched_clock.
1226 */
1227 userpg->cap_user_time = 1;
1228 userpg->cap_user_time_zero = 1;
Peter Zijlstrac8f9eb02020-07-16 13:11:29 +08001229 userpg->cap_user_time_short = 1;
Michael O'Farrell9d2dcc8f2018-07-30 13:14:34 -07001230}