Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Freescale STMP37XX/STMP378X Application UART driver |
| 3 | * |
| 4 | * Author: dmitry pervushin <dimka@embeddedalley.com> |
| 5 | * |
| 6 | * Copyright 2008-2010 Freescale Semiconductor, Inc. |
| 7 | * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved. |
| 8 | * |
| 9 | * The code contained herein is licensed under the GNU General Public |
| 10 | * License. You may obtain a copy of the GNU General Public License |
| 11 | * Version 2 or later at the following locations: |
| 12 | * |
| 13 | * http://www.opensource.org/licenses/gpl-license.html |
| 14 | * http://www.gnu.org/copyleft/gpl.html |
| 15 | */ |
| 16 | |
Janusz Uzycki | 914d3b1 | 2014-10-10 13:13:28 +0200 | [diff] [blame] | 17 | #if defined(CONFIG_SERIAL_MXS_AUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
| 18 | #define SUPPORT_SYSRQ |
| 19 | #endif |
| 20 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 21 | #include <linux/kernel.h> |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 22 | #include <linux/errno.h> |
| 23 | #include <linux/init.h> |
| 24 | #include <linux/console.h> |
| 25 | #include <linux/interrupt.h> |
| 26 | #include <linux/module.h> |
| 27 | #include <linux/slab.h> |
| 28 | #include <linux/wait.h> |
| 29 | #include <linux/tty.h> |
| 30 | #include <linux/tty_driver.h> |
| 31 | #include <linux/tty_flip.h> |
| 32 | #include <linux/serial.h> |
| 33 | #include <linux/serial_core.h> |
| 34 | #include <linux/platform_device.h> |
| 35 | #include <linux/device.h> |
| 36 | #include <linux/clk.h> |
| 37 | #include <linux/delay.h> |
| 38 | #include <linux/io.h> |
Fabio Estevam | 1ea6607 | 2012-06-18 10:06:09 -0300 | [diff] [blame] | 39 | #include <linux/of_device.h> |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 40 | #include <linux/dma-mapping.h> |
Shawn Guo | bcc20f9 | 2013-02-26 13:47:41 +0800 | [diff] [blame] | 41 | #include <linux/dmaengine.h> |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 42 | |
| 43 | #include <asm/cacheflush.h> |
| 44 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 45 | #include <linux/gpio.h> |
| 46 | #include <linux/gpio/consumer.h> |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 47 | #include <linux/err.h> |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 48 | #include <linux/irq.h> |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 49 | #include "serial_mctrl_gpio.h" |
| 50 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 51 | #define MXS_AUART_PORTS 5 |
Hector Palacios | 9987f76 | 2013-10-03 09:32:03 +0200 | [diff] [blame] | 52 | #define MXS_AUART_FIFO_SIZE 16 |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 53 | |
| 54 | #define AUART_CTRL0 0x00000000 |
| 55 | #define AUART_CTRL0_SET 0x00000004 |
| 56 | #define AUART_CTRL0_CLR 0x00000008 |
| 57 | #define AUART_CTRL0_TOG 0x0000000c |
| 58 | #define AUART_CTRL1 0x00000010 |
| 59 | #define AUART_CTRL1_SET 0x00000014 |
| 60 | #define AUART_CTRL1_CLR 0x00000018 |
| 61 | #define AUART_CTRL1_TOG 0x0000001c |
| 62 | #define AUART_CTRL2 0x00000020 |
| 63 | #define AUART_CTRL2_SET 0x00000024 |
| 64 | #define AUART_CTRL2_CLR 0x00000028 |
| 65 | #define AUART_CTRL2_TOG 0x0000002c |
| 66 | #define AUART_LINECTRL 0x00000030 |
| 67 | #define AUART_LINECTRL_SET 0x00000034 |
| 68 | #define AUART_LINECTRL_CLR 0x00000038 |
| 69 | #define AUART_LINECTRL_TOG 0x0000003c |
| 70 | #define AUART_LINECTRL2 0x00000040 |
| 71 | #define AUART_LINECTRL2_SET 0x00000044 |
| 72 | #define AUART_LINECTRL2_CLR 0x00000048 |
| 73 | #define AUART_LINECTRL2_TOG 0x0000004c |
| 74 | #define AUART_INTR 0x00000050 |
| 75 | #define AUART_INTR_SET 0x00000054 |
| 76 | #define AUART_INTR_CLR 0x00000058 |
| 77 | #define AUART_INTR_TOG 0x0000005c |
| 78 | #define AUART_DATA 0x00000060 |
| 79 | #define AUART_STAT 0x00000070 |
| 80 | #define AUART_DEBUG 0x00000080 |
| 81 | #define AUART_VERSION 0x00000090 |
| 82 | #define AUART_AUTOBAUD 0x000000a0 |
| 83 | |
| 84 | #define AUART_CTRL0_SFTRST (1 << 31) |
| 85 | #define AUART_CTRL0_CLKGATE (1 << 30) |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 86 | #define AUART_CTRL0_RXTO_ENABLE (1 << 27) |
| 87 | #define AUART_CTRL0_RXTIMEOUT(v) (((v) & 0x7ff) << 16) |
| 88 | #define AUART_CTRL0_XFER_COUNT(v) ((v) & 0xffff) |
| 89 | |
| 90 | #define AUART_CTRL1_XFER_COUNT(v) ((v) & 0xffff) |
| 91 | |
| 92 | #define AUART_CTRL2_DMAONERR (1 << 26) |
| 93 | #define AUART_CTRL2_TXDMAE (1 << 25) |
| 94 | #define AUART_CTRL2_RXDMAE (1 << 24) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 95 | |
| 96 | #define AUART_CTRL2_CTSEN (1 << 15) |
Huang Shijie | 0059202 | 2012-08-08 10:37:59 +0800 | [diff] [blame] | 97 | #define AUART_CTRL2_RTSEN (1 << 14) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 98 | #define AUART_CTRL2_RTS (1 << 11) |
| 99 | #define AUART_CTRL2_RXE (1 << 9) |
| 100 | #define AUART_CTRL2_TXE (1 << 8) |
| 101 | #define AUART_CTRL2_UARTEN (1 << 0) |
| 102 | |
| 103 | #define AUART_LINECTRL_BAUD_DIVINT_SHIFT 16 |
| 104 | #define AUART_LINECTRL_BAUD_DIVINT_MASK 0xffff0000 |
| 105 | #define AUART_LINECTRL_BAUD_DIVINT(v) (((v) & 0xffff) << 16) |
| 106 | #define AUART_LINECTRL_BAUD_DIVFRAC_SHIFT 8 |
| 107 | #define AUART_LINECTRL_BAUD_DIVFRAC_MASK 0x00003f00 |
| 108 | #define AUART_LINECTRL_BAUD_DIVFRAC(v) (((v) & 0x3f) << 8) |
| 109 | #define AUART_LINECTRL_WLEN_MASK 0x00000060 |
| 110 | #define AUART_LINECTRL_WLEN(v) (((v) & 0x3) << 5) |
| 111 | #define AUART_LINECTRL_FEN (1 << 4) |
| 112 | #define AUART_LINECTRL_STP2 (1 << 3) |
| 113 | #define AUART_LINECTRL_EPS (1 << 2) |
| 114 | #define AUART_LINECTRL_PEN (1 << 1) |
| 115 | #define AUART_LINECTRL_BRK (1 << 0) |
| 116 | |
| 117 | #define AUART_INTR_RTIEN (1 << 22) |
| 118 | #define AUART_INTR_TXIEN (1 << 21) |
| 119 | #define AUART_INTR_RXIEN (1 << 20) |
| 120 | #define AUART_INTR_CTSMIEN (1 << 17) |
| 121 | #define AUART_INTR_RTIS (1 << 6) |
| 122 | #define AUART_INTR_TXIS (1 << 5) |
| 123 | #define AUART_INTR_RXIS (1 << 4) |
| 124 | #define AUART_INTR_CTSMIS (1 << 1) |
| 125 | |
| 126 | #define AUART_STAT_BUSY (1 << 29) |
| 127 | #define AUART_STAT_CTS (1 << 28) |
| 128 | #define AUART_STAT_TXFE (1 << 27) |
| 129 | #define AUART_STAT_TXFF (1 << 25) |
| 130 | #define AUART_STAT_RXFE (1 << 24) |
| 131 | #define AUART_STAT_OERR (1 << 19) |
| 132 | #define AUART_STAT_BERR (1 << 18) |
| 133 | #define AUART_STAT_PERR (1 << 17) |
| 134 | #define AUART_STAT_FERR (1 << 16) |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 135 | #define AUART_STAT_RXCOUNT_MASK 0xffff |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 136 | |
| 137 | static struct uart_driver auart_driver; |
| 138 | |
Huang Shijie | f4b1f03b | 2012-11-16 16:03:52 +0800 | [diff] [blame] | 139 | enum mxs_auart_type { |
| 140 | IMX23_AUART, |
| 141 | IMX28_AUART, |
| 142 | }; |
| 143 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 144 | struct mxs_auart_port { |
| 145 | struct uart_port port; |
| 146 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 147 | #define MXS_AUART_DMA_ENABLED 0x2 |
| 148 | #define MXS_AUART_DMA_TX_SYNC 2 /* bit 2 */ |
| 149 | #define MXS_AUART_DMA_RX_READY 3 /* bit 3 */ |
Huang Shijie | 8418e67 | 2013-08-03 10:09:14 -0400 | [diff] [blame] | 150 | #define MXS_AUART_RTSCTS 4 /* bit 4 */ |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 151 | unsigned long flags; |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 152 | unsigned int mctrl_prev; |
Huang Shijie | f4b1f03b | 2012-11-16 16:03:52 +0800 | [diff] [blame] | 153 | enum mxs_auart_type devtype; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 154 | |
| 155 | unsigned int irq; |
| 156 | |
| 157 | struct clk *clk; |
| 158 | struct device *dev; |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 159 | |
| 160 | /* for DMA */ |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 161 | struct scatterlist tx_sgl; |
| 162 | struct dma_chan *tx_dma_chan; |
| 163 | void *tx_dma_buf; |
| 164 | |
| 165 | struct scatterlist rx_sgl; |
| 166 | struct dma_chan *rx_dma_chan; |
| 167 | void *rx_dma_buf; |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 168 | |
| 169 | struct mctrl_gpios *gpios; |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 170 | int gpio_irq[UART_GPIO_MAX]; |
| 171 | bool ms_irq_enabled; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 172 | }; |
| 173 | |
Huang Shijie | f4b1f03b | 2012-11-16 16:03:52 +0800 | [diff] [blame] | 174 | static struct platform_device_id mxs_auart_devtype[] = { |
| 175 | { .name = "mxs-auart-imx23", .driver_data = IMX23_AUART }, |
| 176 | { .name = "mxs-auart-imx28", .driver_data = IMX28_AUART }, |
| 177 | { /* sentinel */ } |
| 178 | }; |
| 179 | MODULE_DEVICE_TABLE(platform, mxs_auart_devtype); |
| 180 | |
| 181 | static struct of_device_id mxs_auart_dt_ids[] = { |
| 182 | { |
| 183 | .compatible = "fsl,imx28-auart", |
| 184 | .data = &mxs_auart_devtype[IMX28_AUART] |
| 185 | }, { |
| 186 | .compatible = "fsl,imx23-auart", |
| 187 | .data = &mxs_auart_devtype[IMX23_AUART] |
| 188 | }, { /* sentinel */ } |
| 189 | }; |
| 190 | MODULE_DEVICE_TABLE(of, mxs_auart_dt_ids); |
| 191 | |
| 192 | static inline int is_imx28_auart(struct mxs_auart_port *s) |
| 193 | { |
| 194 | return s->devtype == IMX28_AUART; |
| 195 | } |
| 196 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 197 | static inline bool auart_dma_enabled(struct mxs_auart_port *s) |
| 198 | { |
| 199 | return s->flags & MXS_AUART_DMA_ENABLED; |
| 200 | } |
| 201 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 202 | static void mxs_auart_stop_tx(struct uart_port *u); |
| 203 | |
| 204 | #define to_auart_port(u) container_of(u, struct mxs_auart_port, port) |
| 205 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 206 | static void mxs_auart_tx_chars(struct mxs_auart_port *s); |
| 207 | |
| 208 | static void dma_tx_callback(void *param) |
| 209 | { |
| 210 | struct mxs_auart_port *s = param; |
| 211 | struct circ_buf *xmit = &s->port.state->xmit; |
| 212 | |
| 213 | dma_unmap_sg(s->dev, &s->tx_sgl, 1, DMA_TO_DEVICE); |
| 214 | |
| 215 | /* clear the bit used to serialize the DMA tx. */ |
| 216 | clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags); |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 217 | smp_mb__after_atomic(); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 218 | |
| 219 | /* wake up the possible processes. */ |
| 220 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 221 | uart_write_wakeup(&s->port); |
| 222 | |
| 223 | mxs_auart_tx_chars(s); |
| 224 | } |
| 225 | |
| 226 | static int mxs_auart_dma_tx(struct mxs_auart_port *s, int size) |
| 227 | { |
| 228 | struct dma_async_tx_descriptor *desc; |
| 229 | struct scatterlist *sgl = &s->tx_sgl; |
| 230 | struct dma_chan *channel = s->tx_dma_chan; |
| 231 | u32 pio; |
| 232 | |
| 233 | /* [1] : send PIO. Note, the first pio word is CTRL1. */ |
| 234 | pio = AUART_CTRL1_XFER_COUNT(size); |
| 235 | desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)&pio, |
| 236 | 1, DMA_TRANS_NONE, 0); |
| 237 | if (!desc) { |
| 238 | dev_err(s->dev, "step 1 error\n"); |
| 239 | return -EINVAL; |
| 240 | } |
| 241 | |
| 242 | /* [2] : set DMA buffer. */ |
| 243 | sg_init_one(sgl, s->tx_dma_buf, size); |
| 244 | dma_map_sg(s->dev, sgl, 1, DMA_TO_DEVICE); |
| 245 | desc = dmaengine_prep_slave_sg(channel, sgl, |
| 246 | 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 247 | if (!desc) { |
| 248 | dev_err(s->dev, "step 2 error\n"); |
| 249 | return -EINVAL; |
| 250 | } |
| 251 | |
| 252 | /* [3] : submit the DMA */ |
| 253 | desc->callback = dma_tx_callback; |
| 254 | desc->callback_param = s; |
| 255 | dmaengine_submit(desc); |
| 256 | dma_async_issue_pending(channel); |
| 257 | return 0; |
| 258 | } |
| 259 | |
| 260 | static void mxs_auart_tx_chars(struct mxs_auart_port *s) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 261 | { |
| 262 | struct circ_buf *xmit = &s->port.state->xmit; |
| 263 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 264 | if (auart_dma_enabled(s)) { |
fabio.estevam@freescale.com | 87b8bed | 2013-01-07 23:11:06 -0200 | [diff] [blame] | 265 | u32 i = 0; |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 266 | int size; |
| 267 | void *buffer = s->tx_dma_buf; |
| 268 | |
| 269 | if (test_and_set_bit(MXS_AUART_DMA_TX_SYNC, &s->flags)) |
| 270 | return; |
| 271 | |
| 272 | while (!uart_circ_empty(xmit) && !uart_tx_stopped(&s->port)) { |
| 273 | size = min_t(u32, UART_XMIT_SIZE - i, |
| 274 | CIRC_CNT_TO_END(xmit->head, |
| 275 | xmit->tail, |
| 276 | UART_XMIT_SIZE)); |
| 277 | memcpy(buffer + i, xmit->buf + xmit->tail, size); |
| 278 | xmit->tail = (xmit->tail + size) & (UART_XMIT_SIZE - 1); |
| 279 | |
| 280 | i += size; |
| 281 | if (i >= UART_XMIT_SIZE) |
| 282 | break; |
| 283 | } |
| 284 | |
| 285 | if (uart_tx_stopped(&s->port)) |
| 286 | mxs_auart_stop_tx(&s->port); |
| 287 | |
| 288 | if (i) { |
| 289 | mxs_auart_dma_tx(s, i); |
| 290 | } else { |
| 291 | clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags); |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 292 | smp_mb__after_atomic(); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 293 | } |
| 294 | return; |
| 295 | } |
| 296 | |
| 297 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 298 | while (!(readl(s->port.membase + AUART_STAT) & |
| 299 | AUART_STAT_TXFF)) { |
| 300 | if (s->port.x_char) { |
| 301 | s->port.icount.tx++; |
| 302 | writel(s->port.x_char, |
| 303 | s->port.membase + AUART_DATA); |
| 304 | s->port.x_char = 0; |
| 305 | continue; |
| 306 | } |
| 307 | if (!uart_circ_empty(xmit) && !uart_tx_stopped(&s->port)) { |
| 308 | s->port.icount.tx++; |
| 309 | writel(xmit->buf[xmit->tail], |
| 310 | s->port.membase + AUART_DATA); |
| 311 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 312 | } else |
| 313 | break; |
| 314 | } |
Uwe Kleine-König | d0758a2 | 2011-11-22 14:22:56 +0100 | [diff] [blame] | 315 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 316 | uart_write_wakeup(&s->port); |
| 317 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 318 | if (uart_circ_empty(&(s->port.state->xmit))) |
| 319 | writel(AUART_INTR_TXIEN, |
| 320 | s->port.membase + AUART_INTR_CLR); |
| 321 | else |
| 322 | writel(AUART_INTR_TXIEN, |
| 323 | s->port.membase + AUART_INTR_SET); |
| 324 | |
| 325 | if (uart_tx_stopped(&s->port)) |
| 326 | mxs_auart_stop_tx(&s->port); |
| 327 | } |
| 328 | |
| 329 | static void mxs_auart_rx_char(struct mxs_auart_port *s) |
| 330 | { |
| 331 | int flag; |
| 332 | u32 stat; |
| 333 | u8 c; |
| 334 | |
| 335 | c = readl(s->port.membase + AUART_DATA); |
| 336 | stat = readl(s->port.membase + AUART_STAT); |
| 337 | |
| 338 | flag = TTY_NORMAL; |
| 339 | s->port.icount.rx++; |
| 340 | |
| 341 | if (stat & AUART_STAT_BERR) { |
| 342 | s->port.icount.brk++; |
| 343 | if (uart_handle_break(&s->port)) |
| 344 | goto out; |
| 345 | } else if (stat & AUART_STAT_PERR) { |
| 346 | s->port.icount.parity++; |
| 347 | } else if (stat & AUART_STAT_FERR) { |
| 348 | s->port.icount.frame++; |
| 349 | } |
| 350 | |
| 351 | /* |
| 352 | * Mask off conditions which should be ingored. |
| 353 | */ |
| 354 | stat &= s->port.read_status_mask; |
| 355 | |
| 356 | if (stat & AUART_STAT_BERR) { |
| 357 | flag = TTY_BREAK; |
| 358 | } else if (stat & AUART_STAT_PERR) |
| 359 | flag = TTY_PARITY; |
| 360 | else if (stat & AUART_STAT_FERR) |
| 361 | flag = TTY_FRAME; |
| 362 | |
| 363 | if (stat & AUART_STAT_OERR) |
| 364 | s->port.icount.overrun++; |
| 365 | |
| 366 | if (uart_handle_sysrq_char(&s->port, c)) |
| 367 | goto out; |
| 368 | |
| 369 | uart_insert_char(&s->port, stat, AUART_STAT_OERR, c, flag); |
| 370 | out: |
| 371 | writel(stat, s->port.membase + AUART_STAT); |
| 372 | } |
| 373 | |
| 374 | static void mxs_auart_rx_chars(struct mxs_auart_port *s) |
| 375 | { |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 376 | u32 stat = 0; |
| 377 | |
| 378 | for (;;) { |
| 379 | stat = readl(s->port.membase + AUART_STAT); |
| 380 | if (stat & AUART_STAT_RXFE) |
| 381 | break; |
| 382 | mxs_auart_rx_char(s); |
| 383 | } |
| 384 | |
| 385 | writel(stat, s->port.membase + AUART_STAT); |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 386 | tty_flip_buffer_push(&s->port.state->port); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 387 | } |
| 388 | |
| 389 | static int mxs_auart_request_port(struct uart_port *u) |
| 390 | { |
| 391 | return 0; |
| 392 | } |
| 393 | |
| 394 | static int mxs_auart_verify_port(struct uart_port *u, |
| 395 | struct serial_struct *ser) |
| 396 | { |
| 397 | if (u->type != PORT_UNKNOWN && u->type != PORT_IMX) |
| 398 | return -EINVAL; |
| 399 | return 0; |
| 400 | } |
| 401 | |
| 402 | static void mxs_auart_config_port(struct uart_port *u, int flags) |
| 403 | { |
| 404 | } |
| 405 | |
| 406 | static const char *mxs_auart_type(struct uart_port *u) |
| 407 | { |
| 408 | struct mxs_auart_port *s = to_auart_port(u); |
| 409 | |
| 410 | return dev_name(s->dev); |
| 411 | } |
| 412 | |
| 413 | static void mxs_auart_release_port(struct uart_port *u) |
| 414 | { |
| 415 | } |
| 416 | |
| 417 | static void mxs_auart_set_mctrl(struct uart_port *u, unsigned mctrl) |
| 418 | { |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 419 | struct mxs_auart_port *s = to_auart_port(u); |
| 420 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 421 | u32 ctrl = readl(u->membase + AUART_CTRL2); |
| 422 | |
Steffen Trumtrar | a683321 | 2012-12-13 14:27:43 +0100 | [diff] [blame] | 423 | ctrl &= ~(AUART_CTRL2_RTSEN | AUART_CTRL2_RTS); |
Huang Shijie | 0059202 | 2012-08-08 10:37:59 +0800 | [diff] [blame] | 424 | if (mctrl & TIOCM_RTS) { |
Peter Hurley | 299245a | 2014-09-10 15:06:24 -0400 | [diff] [blame] | 425 | if (uart_cts_enabled(u)) |
Huang Shijie | 0059202 | 2012-08-08 10:37:59 +0800 | [diff] [blame] | 426 | ctrl |= AUART_CTRL2_RTSEN; |
Steffen Trumtrar | a683321 | 2012-12-13 14:27:43 +0100 | [diff] [blame] | 427 | else |
| 428 | ctrl |= AUART_CTRL2_RTS; |
Huang Shijie | 0059202 | 2012-08-08 10:37:59 +0800 | [diff] [blame] | 429 | } |
| 430 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 431 | writel(ctrl, u->membase + AUART_CTRL2); |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 432 | |
| 433 | mctrl_gpio_set(s->gpios, mctrl); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 434 | } |
| 435 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 436 | #define MCTRL_ANY_DELTA (TIOCM_RI | TIOCM_DSR | TIOCM_CD | TIOCM_CTS) |
| 437 | static u32 mxs_auart_modem_status(struct mxs_auart_port *s, u32 mctrl) |
| 438 | { |
| 439 | u32 mctrl_diff; |
| 440 | |
| 441 | mctrl_diff = mctrl ^ s->mctrl_prev; |
| 442 | s->mctrl_prev = mctrl; |
| 443 | if (mctrl_diff & MCTRL_ANY_DELTA && s->ms_irq_enabled && |
| 444 | s->port.state != NULL) { |
| 445 | if (mctrl_diff & TIOCM_RI) |
| 446 | s->port.icount.rng++; |
| 447 | if (mctrl_diff & TIOCM_DSR) |
| 448 | s->port.icount.dsr++; |
| 449 | if (mctrl_diff & TIOCM_CD) |
| 450 | uart_handle_dcd_change(&s->port, mctrl & TIOCM_CD); |
| 451 | if (mctrl_diff & TIOCM_CTS) |
| 452 | uart_handle_cts_change(&s->port, mctrl & TIOCM_CTS); |
| 453 | |
| 454 | wake_up_interruptible(&s->port.state->port.delta_msr_wait); |
| 455 | } |
| 456 | return mctrl; |
| 457 | } |
| 458 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 459 | static u32 mxs_auart_get_mctrl(struct uart_port *u) |
| 460 | { |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 461 | struct mxs_auart_port *s = to_auart_port(u); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 462 | u32 stat = readl(u->membase + AUART_STAT); |
Janusz Uzycki | 42b4eba | 2014-10-10 18:53:24 +0200 | [diff] [blame] | 463 | u32 mctrl = 0; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 464 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 465 | if (stat & AUART_STAT_CTS) |
| 466 | mctrl |= TIOCM_CTS; |
| 467 | |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 468 | return mctrl_gpio_get(s->gpios, &mctrl); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 469 | } |
| 470 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 471 | /* |
| 472 | * Enable modem status interrupts |
| 473 | */ |
| 474 | static void mxs_auart_enable_ms(struct uart_port *port) |
| 475 | { |
| 476 | struct mxs_auart_port *s = to_auart_port(port); |
| 477 | |
| 478 | /* |
| 479 | * Interrupt should not be enabled twice |
| 480 | */ |
| 481 | if (s->ms_irq_enabled) |
| 482 | return; |
| 483 | |
| 484 | s->ms_irq_enabled = true; |
| 485 | |
| 486 | if (s->gpio_irq[UART_GPIO_CTS] >= 0) |
| 487 | enable_irq(s->gpio_irq[UART_GPIO_CTS]); |
| 488 | /* TODO: enable AUART_INTR_CTSMIEN otherwise */ |
| 489 | |
| 490 | if (s->gpio_irq[UART_GPIO_DSR] >= 0) |
| 491 | enable_irq(s->gpio_irq[UART_GPIO_DSR]); |
| 492 | |
| 493 | if (s->gpio_irq[UART_GPIO_RI] >= 0) |
| 494 | enable_irq(s->gpio_irq[UART_GPIO_RI]); |
| 495 | |
| 496 | if (s->gpio_irq[UART_GPIO_DCD] >= 0) |
| 497 | enable_irq(s->gpio_irq[UART_GPIO_DCD]); |
| 498 | } |
| 499 | |
| 500 | /* |
| 501 | * Disable modem status interrupts |
| 502 | */ |
| 503 | static void mxs_auart_disable_ms(struct uart_port *port) |
| 504 | { |
| 505 | struct mxs_auart_port *s = to_auart_port(port); |
| 506 | |
| 507 | /* |
| 508 | * Interrupt should not be disabled twice |
| 509 | */ |
| 510 | if (!s->ms_irq_enabled) |
| 511 | return; |
| 512 | |
| 513 | s->ms_irq_enabled = false; |
| 514 | |
| 515 | if (s->gpio_irq[UART_GPIO_CTS] >= 0) |
| 516 | disable_irq(s->gpio_irq[UART_GPIO_CTS]); |
| 517 | /* TODO: disable AUART_INTR_CTSMIEN otherwise */ |
| 518 | |
| 519 | if (s->gpio_irq[UART_GPIO_DSR] >= 0) |
| 520 | disable_irq(s->gpio_irq[UART_GPIO_DSR]); |
| 521 | |
| 522 | if (s->gpio_irq[UART_GPIO_RI] >= 0) |
| 523 | disable_irq(s->gpio_irq[UART_GPIO_RI]); |
| 524 | |
| 525 | if (s->gpio_irq[UART_GPIO_DCD] >= 0) |
| 526 | disable_irq(s->gpio_irq[UART_GPIO_DCD]); |
| 527 | } |
| 528 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 529 | static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s); |
| 530 | static void dma_rx_callback(void *arg) |
| 531 | { |
| 532 | struct mxs_auart_port *s = (struct mxs_auart_port *) arg; |
Jiri Slaby | 05c7cd3 | 2013-01-03 15:53:04 +0100 | [diff] [blame] | 533 | struct tty_port *port = &s->port.state->port; |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 534 | int count; |
| 535 | u32 stat; |
| 536 | |
Huang Shijie | d7ffb93 | 2012-11-22 15:06:30 +0800 | [diff] [blame] | 537 | dma_unmap_sg(s->dev, &s->rx_sgl, 1, DMA_FROM_DEVICE); |
| 538 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 539 | stat = readl(s->port.membase + AUART_STAT); |
| 540 | stat &= ~(AUART_STAT_OERR | AUART_STAT_BERR | |
| 541 | AUART_STAT_PERR | AUART_STAT_FERR); |
| 542 | |
| 543 | count = stat & AUART_STAT_RXCOUNT_MASK; |
Jiri Slaby | 05c7cd3 | 2013-01-03 15:53:04 +0100 | [diff] [blame] | 544 | tty_insert_flip_string(port, s->rx_dma_buf, count); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 545 | |
| 546 | writel(stat, s->port.membase + AUART_STAT); |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 547 | tty_flip_buffer_push(port); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 548 | |
| 549 | /* start the next DMA for RX. */ |
| 550 | mxs_auart_dma_prep_rx(s); |
| 551 | } |
| 552 | |
| 553 | static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s) |
| 554 | { |
| 555 | struct dma_async_tx_descriptor *desc; |
| 556 | struct scatterlist *sgl = &s->rx_sgl; |
| 557 | struct dma_chan *channel = s->rx_dma_chan; |
| 558 | u32 pio[1]; |
| 559 | |
| 560 | /* [1] : send PIO */ |
| 561 | pio[0] = AUART_CTRL0_RXTO_ENABLE |
| 562 | | AUART_CTRL0_RXTIMEOUT(0x80) |
| 563 | | AUART_CTRL0_XFER_COUNT(UART_XMIT_SIZE); |
| 564 | desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)pio, |
| 565 | 1, DMA_TRANS_NONE, 0); |
| 566 | if (!desc) { |
| 567 | dev_err(s->dev, "step 1 error\n"); |
| 568 | return -EINVAL; |
| 569 | } |
| 570 | |
| 571 | /* [2] : send DMA request */ |
| 572 | sg_init_one(sgl, s->rx_dma_buf, UART_XMIT_SIZE); |
| 573 | dma_map_sg(s->dev, sgl, 1, DMA_FROM_DEVICE); |
| 574 | desc = dmaengine_prep_slave_sg(channel, sgl, 1, DMA_DEV_TO_MEM, |
| 575 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 576 | if (!desc) { |
| 577 | dev_err(s->dev, "step 2 error\n"); |
| 578 | return -1; |
| 579 | } |
| 580 | |
| 581 | /* [3] : submit the DMA, but do not issue it. */ |
| 582 | desc->callback = dma_rx_callback; |
| 583 | desc->callback_param = s; |
| 584 | dmaengine_submit(desc); |
| 585 | dma_async_issue_pending(channel); |
| 586 | return 0; |
| 587 | } |
| 588 | |
| 589 | static void mxs_auart_dma_exit_channel(struct mxs_auart_port *s) |
| 590 | { |
| 591 | if (s->tx_dma_chan) { |
| 592 | dma_release_channel(s->tx_dma_chan); |
| 593 | s->tx_dma_chan = NULL; |
| 594 | } |
| 595 | if (s->rx_dma_chan) { |
| 596 | dma_release_channel(s->rx_dma_chan); |
| 597 | s->rx_dma_chan = NULL; |
| 598 | } |
| 599 | |
| 600 | kfree(s->tx_dma_buf); |
| 601 | kfree(s->rx_dma_buf); |
| 602 | s->tx_dma_buf = NULL; |
| 603 | s->rx_dma_buf = NULL; |
| 604 | } |
| 605 | |
| 606 | static void mxs_auart_dma_exit(struct mxs_auart_port *s) |
| 607 | { |
| 608 | |
| 609 | writel(AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE | AUART_CTRL2_DMAONERR, |
| 610 | s->port.membase + AUART_CTRL2_CLR); |
| 611 | |
| 612 | mxs_auart_dma_exit_channel(s); |
| 613 | s->flags &= ~MXS_AUART_DMA_ENABLED; |
| 614 | clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags); |
| 615 | clear_bit(MXS_AUART_DMA_RX_READY, &s->flags); |
| 616 | } |
| 617 | |
| 618 | static int mxs_auart_dma_init(struct mxs_auart_port *s) |
| 619 | { |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 620 | if (auart_dma_enabled(s)) |
| 621 | return 0; |
| 622 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 623 | /* init for RX */ |
Shawn Guo | bcc20f9 | 2013-02-26 13:47:41 +0800 | [diff] [blame] | 624 | s->rx_dma_chan = dma_request_slave_channel(s->dev, "rx"); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 625 | if (!s->rx_dma_chan) |
| 626 | goto err_out; |
| 627 | s->rx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA); |
| 628 | if (!s->rx_dma_buf) |
| 629 | goto err_out; |
| 630 | |
| 631 | /* init for TX */ |
Shawn Guo | bcc20f9 | 2013-02-26 13:47:41 +0800 | [diff] [blame] | 632 | s->tx_dma_chan = dma_request_slave_channel(s->dev, "tx"); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 633 | if (!s->tx_dma_chan) |
| 634 | goto err_out; |
| 635 | s->tx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA); |
| 636 | if (!s->tx_dma_buf) |
| 637 | goto err_out; |
| 638 | |
| 639 | /* set the flags */ |
| 640 | s->flags |= MXS_AUART_DMA_ENABLED; |
| 641 | dev_dbg(s->dev, "enabled the DMA support."); |
| 642 | |
Hector Palacios | 9987f76 | 2013-10-03 09:32:03 +0200 | [diff] [blame] | 643 | /* The DMA buffer is now the FIFO the TTY subsystem can use */ |
| 644 | s->port.fifosize = UART_XMIT_SIZE; |
| 645 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 646 | return 0; |
| 647 | |
| 648 | err_out: |
| 649 | mxs_auart_dma_exit_channel(s); |
| 650 | return -EINVAL; |
| 651 | |
| 652 | } |
| 653 | |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 654 | #define RTS_AT_AUART() IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(s->gpios, \ |
| 655 | UART_GPIO_RTS)) |
| 656 | #define CTS_AT_AUART() IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(s->gpios, \ |
| 657 | UART_GPIO_CTS)) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 658 | static void mxs_auart_settermios(struct uart_port *u, |
| 659 | struct ktermios *termios, |
| 660 | struct ktermios *old) |
| 661 | { |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 662 | struct mxs_auart_port *s = to_auart_port(u); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 663 | u32 bm, ctrl, ctrl2, div; |
| 664 | unsigned int cflag, baud; |
| 665 | |
| 666 | cflag = termios->c_cflag; |
| 667 | |
| 668 | ctrl = AUART_LINECTRL_FEN; |
| 669 | ctrl2 = readl(u->membase + AUART_CTRL2); |
| 670 | |
| 671 | /* byte size */ |
| 672 | switch (cflag & CSIZE) { |
| 673 | case CS5: |
| 674 | bm = 0; |
| 675 | break; |
| 676 | case CS6: |
| 677 | bm = 1; |
| 678 | break; |
| 679 | case CS7: |
| 680 | bm = 2; |
| 681 | break; |
| 682 | case CS8: |
| 683 | bm = 3; |
| 684 | break; |
| 685 | default: |
| 686 | return; |
| 687 | } |
| 688 | |
| 689 | ctrl |= AUART_LINECTRL_WLEN(bm); |
| 690 | |
| 691 | /* parity */ |
| 692 | if (cflag & PARENB) { |
| 693 | ctrl |= AUART_LINECTRL_PEN; |
| 694 | if ((cflag & PARODD) == 0) |
| 695 | ctrl |= AUART_LINECTRL_EPS; |
| 696 | } |
| 697 | |
| 698 | u->read_status_mask = 0; |
| 699 | |
| 700 | if (termios->c_iflag & INPCK) |
| 701 | u->read_status_mask |= AUART_STAT_PERR; |
Peter Hurley | ef8b9dd | 2014-06-16 08:10:41 -0400 | [diff] [blame] | 702 | if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 703 | u->read_status_mask |= AUART_STAT_BERR; |
| 704 | |
| 705 | /* |
| 706 | * Characters to ignore |
| 707 | */ |
| 708 | u->ignore_status_mask = 0; |
| 709 | if (termios->c_iflag & IGNPAR) |
| 710 | u->ignore_status_mask |= AUART_STAT_PERR; |
| 711 | if (termios->c_iflag & IGNBRK) { |
| 712 | u->ignore_status_mask |= AUART_STAT_BERR; |
| 713 | /* |
| 714 | * If we're ignoring parity and break indicators, |
| 715 | * ignore overruns too (for real raw support). |
| 716 | */ |
| 717 | if (termios->c_iflag & IGNPAR) |
| 718 | u->ignore_status_mask |= AUART_STAT_OERR; |
| 719 | } |
| 720 | |
| 721 | /* |
| 722 | * ignore all characters if CREAD is not set |
| 723 | */ |
| 724 | if (cflag & CREAD) |
| 725 | ctrl2 |= AUART_CTRL2_RXE; |
| 726 | else |
| 727 | ctrl2 &= ~AUART_CTRL2_RXE; |
| 728 | |
| 729 | /* figure out the stop bits requested */ |
| 730 | if (cflag & CSTOPB) |
| 731 | ctrl |= AUART_LINECTRL_STP2; |
| 732 | |
| 733 | /* figure out the hardware flow control settings */ |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 734 | ctrl2 &= ~(AUART_CTRL2_CTSEN | AUART_CTRL2_RTSEN); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 735 | if (cflag & CRTSCTS) { |
| 736 | /* |
| 737 | * The DMA has a bug(see errata:2836) in mx23. |
| 738 | * So we can not implement the DMA for auart in mx23, |
| 739 | * we can only implement the DMA support for auart |
| 740 | * in mx28. |
| 741 | */ |
Huang Shijie | afab220 | 2013-08-03 10:09:15 -0400 | [diff] [blame] | 742 | if (is_imx28_auart(s) |
Huang Shijie | 8418e67 | 2013-08-03 10:09:14 -0400 | [diff] [blame] | 743 | && test_bit(MXS_AUART_RTSCTS, &s->flags)) { |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 744 | if (!mxs_auart_dma_init(s)) |
| 745 | /* enable DMA tranfer */ |
| 746 | ctrl2 |= AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE |
| 747 | | AUART_CTRL2_DMAONERR; |
| 748 | } |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 749 | /* Even if RTS is GPIO line RTSEN can be enabled because |
| 750 | * the pinctrl configuration decides about RTS pin function */ |
| 751 | ctrl2 |= AUART_CTRL2_RTSEN; |
| 752 | if (CTS_AT_AUART()) |
| 753 | ctrl2 |= AUART_CTRL2_CTSEN; |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 754 | } |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 755 | |
| 756 | /* set baud rate */ |
| 757 | baud = uart_get_baud_rate(u, termios, old, 0, u->uartclk); |
| 758 | div = u->uartclk * 32 / baud; |
| 759 | ctrl |= AUART_LINECTRL_BAUD_DIVFRAC(div & 0x3F); |
| 760 | ctrl |= AUART_LINECTRL_BAUD_DIVINT(div >> 6); |
| 761 | |
| 762 | writel(ctrl, u->membase + AUART_LINECTRL); |
| 763 | writel(ctrl2, u->membase + AUART_CTRL2); |
Lothar Waßmann | 8b979f7 | 2012-05-03 11:37:12 +0200 | [diff] [blame] | 764 | |
| 765 | uart_update_timeout(u, termios->c_cflag, baud); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 766 | |
| 767 | /* prepare for the DMA RX. */ |
| 768 | if (auart_dma_enabled(s) && |
| 769 | !test_and_set_bit(MXS_AUART_DMA_RX_READY, &s->flags)) { |
| 770 | if (!mxs_auart_dma_prep_rx(s)) { |
| 771 | /* Disable the normal RX interrupt. */ |
Huang Shijie | a591944 | 2012-11-22 15:06:29 +0800 | [diff] [blame] | 772 | writel(AUART_INTR_RXIEN | AUART_INTR_RTIEN, |
| 773 | u->membase + AUART_INTR_CLR); |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 774 | } else { |
| 775 | mxs_auart_dma_exit(s); |
| 776 | dev_err(s->dev, "We can not start up the DMA.\n"); |
| 777 | } |
| 778 | } |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 779 | |
| 780 | /* CTS flow-control and modem-status interrupts */ |
| 781 | if (UART_ENABLE_MS(u, termios->c_cflag)) |
| 782 | mxs_auart_enable_ms(u); |
| 783 | else |
| 784 | mxs_auart_disable_ms(u); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 785 | } |
| 786 | |
Fabio Estevam | f3006e4 | 2014-11-12 20:32:49 -0200 | [diff] [blame^] | 787 | static void mxs_auart_set_ldisc(struct uart_port *port, |
| 788 | struct ktermios *termios) |
Janusz Uzycki | 36a2627 | 2014-10-10 18:53:27 +0200 | [diff] [blame] | 789 | { |
Fabio Estevam | f3006e4 | 2014-11-12 20:32:49 -0200 | [diff] [blame^] | 790 | if (termios->c_line == N_PPS) { |
Janusz Uzycki | 36a2627 | 2014-10-10 18:53:27 +0200 | [diff] [blame] | 791 | port->flags |= UPF_HARDPPS_CD; |
| 792 | mxs_auart_enable_ms(port); |
| 793 | } else { |
| 794 | port->flags &= ~UPF_HARDPPS_CD; |
| 795 | } |
| 796 | } |
| 797 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 798 | static irqreturn_t mxs_auart_irq_handle(int irq, void *context) |
| 799 | { |
Uwe Kleine-König | d970d7f | 2013-07-04 11:28:51 +0200 | [diff] [blame] | 800 | u32 istat; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 801 | struct mxs_auart_port *s = context; |
| 802 | u32 stat = readl(s->port.membase + AUART_STAT); |
| 803 | |
Uwe Kleine-König | d970d7f | 2013-07-04 11:28:51 +0200 | [diff] [blame] | 804 | istat = readl(s->port.membase + AUART_INTR); |
| 805 | |
| 806 | /* ack irq */ |
| 807 | writel(istat & (AUART_INTR_RTIS |
| 808 | | AUART_INTR_TXIS |
| 809 | | AUART_INTR_RXIS |
| 810 | | AUART_INTR_CTSMIS), |
| 811 | s->port.membase + AUART_INTR_CLR); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 812 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 813 | /* |
| 814 | * Dealing with GPIO interrupt |
| 815 | */ |
| 816 | if (irq == s->gpio_irq[UART_GPIO_CTS] || |
| 817 | irq == s->gpio_irq[UART_GPIO_DCD] || |
| 818 | irq == s->gpio_irq[UART_GPIO_DSR] || |
| 819 | irq == s->gpio_irq[UART_GPIO_RI]) |
| 820 | mxs_auart_modem_status(s, |
| 821 | mctrl_gpio_get(s->gpios, &s->mctrl_prev)); |
| 822 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 823 | if (istat & AUART_INTR_CTSMIS) { |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 824 | if (CTS_AT_AUART() && s->ms_irq_enabled) |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 825 | uart_handle_cts_change(&s->port, |
| 826 | stat & AUART_STAT_CTS); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 827 | writel(AUART_INTR_CTSMIS, |
| 828 | s->port.membase + AUART_INTR_CLR); |
| 829 | istat &= ~AUART_INTR_CTSMIS; |
| 830 | } |
| 831 | |
| 832 | if (istat & (AUART_INTR_RTIS | AUART_INTR_RXIS)) { |
Huang Shijie | a591944 | 2012-11-22 15:06:29 +0800 | [diff] [blame] | 833 | if (!auart_dma_enabled(s)) |
| 834 | mxs_auart_rx_chars(s); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 835 | istat &= ~(AUART_INTR_RTIS | AUART_INTR_RXIS); |
| 836 | } |
| 837 | |
| 838 | if (istat & AUART_INTR_TXIS) { |
| 839 | mxs_auart_tx_chars(s); |
| 840 | istat &= ~AUART_INTR_TXIS; |
| 841 | } |
| 842 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 843 | return IRQ_HANDLED; |
| 844 | } |
| 845 | |
| 846 | static void mxs_auart_reset(struct uart_port *u) |
| 847 | { |
| 848 | int i; |
| 849 | unsigned int reg; |
| 850 | |
| 851 | writel(AUART_CTRL0_SFTRST, u->membase + AUART_CTRL0_CLR); |
| 852 | |
| 853 | for (i = 0; i < 10000; i++) { |
| 854 | reg = readl(u->membase + AUART_CTRL0); |
| 855 | if (!(reg & AUART_CTRL0_SFTRST)) |
| 856 | break; |
| 857 | udelay(3); |
| 858 | } |
| 859 | writel(AUART_CTRL0_CLKGATE, u->membase + AUART_CTRL0_CLR); |
| 860 | } |
| 861 | |
| 862 | static int mxs_auart_startup(struct uart_port *u) |
| 863 | { |
Fabio Estevam | 9bbc3dc | 2013-12-02 01:17:58 -0200 | [diff] [blame] | 864 | int ret; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 865 | struct mxs_auart_port *s = to_auart_port(u); |
| 866 | |
Fabio Estevam | 9bbc3dc | 2013-12-02 01:17:58 -0200 | [diff] [blame] | 867 | ret = clk_prepare_enable(s->clk); |
| 868 | if (ret) |
| 869 | return ret; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 870 | |
| 871 | writel(AUART_CTRL0_CLKGATE, u->membase + AUART_CTRL0_CLR); |
| 872 | |
| 873 | writel(AUART_CTRL2_UARTEN, u->membase + AUART_CTRL2_SET); |
| 874 | |
| 875 | writel(AUART_INTR_RXIEN | AUART_INTR_RTIEN | AUART_INTR_CTSMIEN, |
| 876 | u->membase + AUART_INTR); |
| 877 | |
Hector Palacios | 9987f76 | 2013-10-03 09:32:03 +0200 | [diff] [blame] | 878 | /* Reset FIFO size (it could have changed if DMA was enabled) */ |
| 879 | u->fifosize = MXS_AUART_FIFO_SIZE; |
| 880 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 881 | /* |
| 882 | * Enable fifo so all four bytes of a DMA word are written to |
| 883 | * output (otherwise, only the LSB is written, ie. 1 in 4 bytes) |
| 884 | */ |
| 885 | writel(AUART_LINECTRL_FEN, u->membase + AUART_LINECTRL_SET); |
| 886 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 887 | /* get initial status of modem lines */ |
| 888 | mctrl_gpio_get(s->gpios, &s->mctrl_prev); |
| 889 | |
| 890 | s->ms_irq_enabled = false; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 891 | return 0; |
| 892 | } |
| 893 | |
| 894 | static void mxs_auart_shutdown(struct uart_port *u) |
| 895 | { |
| 896 | struct mxs_auart_port *s = to_auart_port(u); |
| 897 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 898 | mxs_auart_disable_ms(u); |
| 899 | |
Huang Shijie | e800163 | 2012-11-16 16:03:53 +0800 | [diff] [blame] | 900 | if (auart_dma_enabled(s)) |
| 901 | mxs_auart_dma_exit(s); |
| 902 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 903 | writel(AUART_CTRL2_UARTEN, u->membase + AUART_CTRL2_CLR); |
| 904 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 905 | writel(AUART_INTR_RXIEN | AUART_INTR_RTIEN | AUART_INTR_CTSMIEN, |
| 906 | u->membase + AUART_INTR_CLR); |
| 907 | |
Huang Shijie | 851b714 | 2012-09-06 22:38:40 -0400 | [diff] [blame] | 908 | writel(AUART_CTRL0_CLKGATE, u->membase + AUART_CTRL0_SET); |
| 909 | |
Shawn Guo | a481377 | 2011-12-20 14:10:29 +0800 | [diff] [blame] | 910 | clk_disable_unprepare(s->clk); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 911 | } |
| 912 | |
| 913 | static unsigned int mxs_auart_tx_empty(struct uart_port *u) |
| 914 | { |
| 915 | if (readl(u->membase + AUART_STAT) & AUART_STAT_TXFE) |
| 916 | return TIOCSER_TEMT; |
| 917 | else |
| 918 | return 0; |
| 919 | } |
| 920 | |
| 921 | static void mxs_auart_start_tx(struct uart_port *u) |
| 922 | { |
| 923 | struct mxs_auart_port *s = to_auart_port(u); |
| 924 | |
| 925 | /* enable transmitter */ |
| 926 | writel(AUART_CTRL2_TXE, u->membase + AUART_CTRL2_SET); |
| 927 | |
| 928 | mxs_auart_tx_chars(s); |
| 929 | } |
| 930 | |
| 931 | static void mxs_auart_stop_tx(struct uart_port *u) |
| 932 | { |
| 933 | writel(AUART_CTRL2_TXE, u->membase + AUART_CTRL2_CLR); |
| 934 | } |
| 935 | |
| 936 | static void mxs_auart_stop_rx(struct uart_port *u) |
| 937 | { |
| 938 | writel(AUART_CTRL2_RXE, u->membase + AUART_CTRL2_CLR); |
| 939 | } |
| 940 | |
| 941 | static void mxs_auart_break_ctl(struct uart_port *u, int ctl) |
| 942 | { |
| 943 | if (ctl) |
| 944 | writel(AUART_LINECTRL_BRK, |
| 945 | u->membase + AUART_LINECTRL_SET); |
| 946 | else |
| 947 | writel(AUART_LINECTRL_BRK, |
| 948 | u->membase + AUART_LINECTRL_CLR); |
| 949 | } |
| 950 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 951 | static struct uart_ops mxs_auart_ops = { |
| 952 | .tx_empty = mxs_auart_tx_empty, |
| 953 | .start_tx = mxs_auart_start_tx, |
| 954 | .stop_tx = mxs_auart_stop_tx, |
| 955 | .stop_rx = mxs_auart_stop_rx, |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 956 | .enable_ms = mxs_auart_enable_ms, |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 957 | .break_ctl = mxs_auart_break_ctl, |
| 958 | .set_mctrl = mxs_auart_set_mctrl, |
| 959 | .get_mctrl = mxs_auart_get_mctrl, |
| 960 | .startup = mxs_auart_startup, |
| 961 | .shutdown = mxs_auart_shutdown, |
| 962 | .set_termios = mxs_auart_settermios, |
Janusz Uzycki | 36a2627 | 2014-10-10 18:53:27 +0200 | [diff] [blame] | 963 | .set_ldisc = mxs_auart_set_ldisc, |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 964 | .type = mxs_auart_type, |
| 965 | .release_port = mxs_auart_release_port, |
| 966 | .request_port = mxs_auart_request_port, |
| 967 | .config_port = mxs_auart_config_port, |
| 968 | .verify_port = mxs_auart_verify_port, |
| 969 | }; |
| 970 | |
| 971 | static struct mxs_auart_port *auart_port[MXS_AUART_PORTS]; |
| 972 | |
| 973 | #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE |
| 974 | static void mxs_auart_console_putchar(struct uart_port *port, int ch) |
| 975 | { |
| 976 | unsigned int to = 1000; |
| 977 | |
| 978 | while (readl(port->membase + AUART_STAT) & AUART_STAT_TXFF) { |
| 979 | if (!to--) |
| 980 | break; |
| 981 | udelay(1); |
| 982 | } |
| 983 | |
| 984 | writel(ch, port->membase + AUART_DATA); |
| 985 | } |
| 986 | |
| 987 | static void |
| 988 | auart_console_write(struct console *co, const char *str, unsigned int count) |
| 989 | { |
| 990 | struct mxs_auart_port *s; |
| 991 | struct uart_port *port; |
| 992 | unsigned int old_ctrl0, old_ctrl2; |
Uwe Kleine-König | 079a036 | 2013-06-28 11:49:41 +0200 | [diff] [blame] | 993 | unsigned int to = 20000; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 994 | |
Wolfram Sang | 4829e76 | 2013-04-19 21:12:17 +0200 | [diff] [blame] | 995 | if (co->index >= MXS_AUART_PORTS || co->index < 0) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 996 | return; |
| 997 | |
| 998 | s = auart_port[co->index]; |
| 999 | port = &s->port; |
| 1000 | |
| 1001 | clk_enable(s->clk); |
| 1002 | |
| 1003 | /* First save the CR then disable the interrupts */ |
| 1004 | old_ctrl2 = readl(port->membase + AUART_CTRL2); |
| 1005 | old_ctrl0 = readl(port->membase + AUART_CTRL0); |
| 1006 | |
| 1007 | writel(AUART_CTRL0_CLKGATE, |
| 1008 | port->membase + AUART_CTRL0_CLR); |
| 1009 | writel(AUART_CTRL2_UARTEN | AUART_CTRL2_TXE, |
| 1010 | port->membase + AUART_CTRL2_SET); |
| 1011 | |
| 1012 | uart_console_write(port, str, count, mxs_auart_console_putchar); |
| 1013 | |
Uwe Kleine-König | 079a036 | 2013-06-28 11:49:41 +0200 | [diff] [blame] | 1014 | /* Finally, wait for transmitter to become empty ... */ |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1015 | while (readl(port->membase + AUART_STAT) & AUART_STAT_BUSY) { |
Uwe Kleine-König | 079a036 | 2013-06-28 11:49:41 +0200 | [diff] [blame] | 1016 | udelay(1); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1017 | if (!to--) |
| 1018 | break; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1019 | } |
| 1020 | |
Uwe Kleine-König | 079a036 | 2013-06-28 11:49:41 +0200 | [diff] [blame] | 1021 | /* |
| 1022 | * ... and restore the TCR if we waited long enough for the transmitter |
| 1023 | * to be idle. This might keep the transmitter enabled although it is |
| 1024 | * unused, but that is better than to disable it while it is still |
| 1025 | * transmitting. |
| 1026 | */ |
| 1027 | if (!(readl(port->membase + AUART_STAT) & AUART_STAT_BUSY)) { |
| 1028 | writel(old_ctrl0, port->membase + AUART_CTRL0); |
| 1029 | writel(old_ctrl2, port->membase + AUART_CTRL2); |
| 1030 | } |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1031 | |
| 1032 | clk_disable(s->clk); |
| 1033 | } |
| 1034 | |
| 1035 | static void __init |
| 1036 | auart_console_get_options(struct uart_port *port, int *baud, |
| 1037 | int *parity, int *bits) |
| 1038 | { |
| 1039 | unsigned int lcr_h, quot; |
| 1040 | |
| 1041 | if (!(readl(port->membase + AUART_CTRL2) & AUART_CTRL2_UARTEN)) |
| 1042 | return; |
| 1043 | |
| 1044 | lcr_h = readl(port->membase + AUART_LINECTRL); |
| 1045 | |
| 1046 | *parity = 'n'; |
| 1047 | if (lcr_h & AUART_LINECTRL_PEN) { |
| 1048 | if (lcr_h & AUART_LINECTRL_EPS) |
| 1049 | *parity = 'e'; |
| 1050 | else |
| 1051 | *parity = 'o'; |
| 1052 | } |
| 1053 | |
| 1054 | if ((lcr_h & AUART_LINECTRL_WLEN_MASK) == AUART_LINECTRL_WLEN(2)) |
| 1055 | *bits = 7; |
| 1056 | else |
| 1057 | *bits = 8; |
| 1058 | |
| 1059 | quot = ((readl(port->membase + AUART_LINECTRL) |
| 1060 | & AUART_LINECTRL_BAUD_DIVINT_MASK)) |
| 1061 | >> (AUART_LINECTRL_BAUD_DIVINT_SHIFT - 6); |
| 1062 | quot |= ((readl(port->membase + AUART_LINECTRL) |
| 1063 | & AUART_LINECTRL_BAUD_DIVFRAC_MASK)) |
| 1064 | >> AUART_LINECTRL_BAUD_DIVFRAC_SHIFT; |
| 1065 | if (quot == 0) |
| 1066 | quot = 1; |
| 1067 | |
| 1068 | *baud = (port->uartclk << 2) / quot; |
| 1069 | } |
| 1070 | |
| 1071 | static int __init |
| 1072 | auart_console_setup(struct console *co, char *options) |
| 1073 | { |
| 1074 | struct mxs_auart_port *s; |
| 1075 | int baud = 9600; |
| 1076 | int bits = 8; |
| 1077 | int parity = 'n'; |
| 1078 | int flow = 'n'; |
| 1079 | int ret; |
| 1080 | |
| 1081 | /* |
| 1082 | * Check whether an invalid uart number has been specified, and |
| 1083 | * if so, search for the first available port that does have |
| 1084 | * console support. |
| 1085 | */ |
| 1086 | if (co->index == -1 || co->index >= ARRAY_SIZE(auart_port)) |
| 1087 | co->index = 0; |
| 1088 | s = auart_port[co->index]; |
| 1089 | if (!s) |
| 1090 | return -ENODEV; |
| 1091 | |
Fabio Estevam | 9bbc3dc | 2013-12-02 01:17:58 -0200 | [diff] [blame] | 1092 | ret = clk_prepare_enable(s->clk); |
| 1093 | if (ret) |
| 1094 | return ret; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1095 | |
| 1096 | if (options) |
| 1097 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 1098 | else |
| 1099 | auart_console_get_options(&s->port, &baud, &parity, &bits); |
| 1100 | |
| 1101 | ret = uart_set_options(&s->port, co, baud, parity, bits, flow); |
| 1102 | |
Shawn Guo | a481377 | 2011-12-20 14:10:29 +0800 | [diff] [blame] | 1103 | clk_disable_unprepare(s->clk); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1104 | |
| 1105 | return ret; |
| 1106 | } |
| 1107 | |
| 1108 | static struct console auart_console = { |
| 1109 | .name = "ttyAPP", |
| 1110 | .write = auart_console_write, |
| 1111 | .device = uart_console_device, |
| 1112 | .setup = auart_console_setup, |
| 1113 | .flags = CON_PRINTBUFFER, |
| 1114 | .index = -1, |
| 1115 | .data = &auart_driver, |
| 1116 | }; |
| 1117 | #endif |
| 1118 | |
| 1119 | static struct uart_driver auart_driver = { |
| 1120 | .owner = THIS_MODULE, |
| 1121 | .driver_name = "ttyAPP", |
| 1122 | .dev_name = "ttyAPP", |
| 1123 | .major = 0, |
| 1124 | .minor = 0, |
| 1125 | .nr = MXS_AUART_PORTS, |
| 1126 | #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE |
| 1127 | .cons = &auart_console, |
| 1128 | #endif |
| 1129 | }; |
| 1130 | |
Fabio Estevam | 1ea6607 | 2012-06-18 10:06:09 -0300 | [diff] [blame] | 1131 | /* |
| 1132 | * This function returns 1 if pdev isn't a device instatiated by dt, 0 if it |
| 1133 | * could successfully get all information from dt or a negative errno. |
| 1134 | */ |
| 1135 | static int serial_mxs_probe_dt(struct mxs_auart_port *s, |
| 1136 | struct platform_device *pdev) |
| 1137 | { |
| 1138 | struct device_node *np = pdev->dev.of_node; |
| 1139 | int ret; |
| 1140 | |
| 1141 | if (!np) |
| 1142 | /* no device tree device */ |
| 1143 | return 1; |
| 1144 | |
| 1145 | ret = of_alias_get_id(np, "serial"); |
| 1146 | if (ret < 0) { |
| 1147 | dev_err(&pdev->dev, "failed to get alias id: %d\n", ret); |
| 1148 | return ret; |
| 1149 | } |
| 1150 | s->port.line = ret; |
| 1151 | |
Huang Shijie | 8418e67 | 2013-08-03 10:09:14 -0400 | [diff] [blame] | 1152 | if (of_get_property(np, "fsl,uart-has-rtscts", NULL)) |
| 1153 | set_bit(MXS_AUART_RTSCTS, &s->flags); |
| 1154 | |
Fabio Estevam | 1ea6607 | 2012-06-18 10:06:09 -0300 | [diff] [blame] | 1155 | return 0; |
| 1156 | } |
| 1157 | |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 1158 | static bool mxs_auart_init_gpios(struct mxs_auart_port *s, struct device *dev) |
| 1159 | { |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1160 | enum mctrl_gpio_idx i; |
| 1161 | struct gpio_desc *gpiod; |
| 1162 | |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 1163 | s->gpios = mctrl_gpio_init(dev, 0); |
| 1164 | if (IS_ERR_OR_NULL(s->gpios)) |
| 1165 | return false; |
| 1166 | |
| 1167 | /* Block (enabled before) DMA option if RTS or CTS is GPIO line */ |
| 1168 | if (!RTS_AT_AUART() || !CTS_AT_AUART()) { |
| 1169 | if (test_bit(MXS_AUART_RTSCTS, &s->flags)) |
| 1170 | dev_warn(dev, |
| 1171 | "DMA and flow control via gpio may cause some problems. DMA disabled!\n"); |
| 1172 | clear_bit(MXS_AUART_RTSCTS, &s->flags); |
| 1173 | } |
| 1174 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1175 | for (i = 0; i < UART_GPIO_MAX; i++) { |
| 1176 | gpiod = mctrl_gpio_to_gpiod(s->gpios, i); |
| 1177 | if (gpiod && (gpiod_get_direction(gpiod) == GPIOF_DIR_IN)) |
| 1178 | s->gpio_irq[i] = gpiod_to_irq(gpiod); |
| 1179 | else |
| 1180 | s->gpio_irq[i] = -EINVAL; |
| 1181 | } |
| 1182 | |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 1183 | return true; |
| 1184 | } |
| 1185 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1186 | static void mxs_auart_free_gpio_irq(struct mxs_auart_port *s) |
| 1187 | { |
| 1188 | enum mctrl_gpio_idx i; |
| 1189 | |
| 1190 | for (i = 0; i < UART_GPIO_MAX; i++) |
| 1191 | if (s->gpio_irq[i] >= 0) |
| 1192 | free_irq(s->gpio_irq[i], s); |
| 1193 | } |
| 1194 | |
| 1195 | static int mxs_auart_request_gpio_irq(struct mxs_auart_port *s) |
| 1196 | { |
| 1197 | int *irq = s->gpio_irq; |
| 1198 | enum mctrl_gpio_idx i; |
| 1199 | int err = 0; |
| 1200 | |
| 1201 | for (i = 0; (i < UART_GPIO_MAX) && !err; i++) { |
| 1202 | if (irq[i] < 0) |
| 1203 | continue; |
| 1204 | |
| 1205 | irq_set_status_flags(irq[i], IRQ_NOAUTOEN); |
| 1206 | err = request_irq(irq[i], mxs_auart_irq_handle, |
| 1207 | IRQ_TYPE_EDGE_BOTH, dev_name(s->dev), s); |
| 1208 | if (err) |
| 1209 | dev_err(s->dev, "%s - Can't get %d irq\n", |
| 1210 | __func__, irq[i]); |
| 1211 | } |
| 1212 | |
| 1213 | /* |
| 1214 | * If something went wrong, rollback. |
| 1215 | */ |
| 1216 | while (err && (--i >= 0)) |
| 1217 | if (irq[i] >= 0) |
| 1218 | free_irq(irq[i], s); |
| 1219 | |
| 1220 | return err; |
| 1221 | } |
| 1222 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 1223 | static int mxs_auart_probe(struct platform_device *pdev) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1224 | { |
Huang Shijie | f4b1f03b | 2012-11-16 16:03:52 +0800 | [diff] [blame] | 1225 | const struct of_device_id *of_id = |
| 1226 | of_match_device(mxs_auart_dt_ids, &pdev->dev); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1227 | struct mxs_auart_port *s; |
| 1228 | u32 version; |
| 1229 | int ret = 0; |
| 1230 | struct resource *r; |
| 1231 | |
| 1232 | s = kzalloc(sizeof(struct mxs_auart_port), GFP_KERNEL); |
| 1233 | if (!s) { |
| 1234 | ret = -ENOMEM; |
| 1235 | goto out; |
| 1236 | } |
| 1237 | |
Fabio Estevam | 1ea6607 | 2012-06-18 10:06:09 -0300 | [diff] [blame] | 1238 | ret = serial_mxs_probe_dt(s, pdev); |
| 1239 | if (ret > 0) |
| 1240 | s->port.line = pdev->id < 0 ? 0 : pdev->id; |
| 1241 | else if (ret < 0) |
| 1242 | goto out_free; |
| 1243 | |
Huang Shijie | f4b1f03b | 2012-11-16 16:03:52 +0800 | [diff] [blame] | 1244 | if (of_id) { |
| 1245 | pdev->id_entry = of_id->data; |
| 1246 | s->devtype = pdev->id_entry->driver_data; |
| 1247 | } |
| 1248 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1249 | s->clk = clk_get(&pdev->dev, NULL); |
| 1250 | if (IS_ERR(s->clk)) { |
| 1251 | ret = PTR_ERR(s->clk); |
| 1252 | goto out_free; |
| 1253 | } |
| 1254 | |
| 1255 | r = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1256 | if (!r) { |
| 1257 | ret = -ENXIO; |
| 1258 | goto out_free_clk; |
| 1259 | } |
| 1260 | |
| 1261 | s->port.mapbase = r->start; |
| 1262 | s->port.membase = ioremap(r->start, resource_size(r)); |
| 1263 | s->port.ops = &mxs_auart_ops; |
| 1264 | s->port.iotype = UPIO_MEM; |
Hector Palacios | 9987f76 | 2013-10-03 09:32:03 +0200 | [diff] [blame] | 1265 | s->port.fifosize = MXS_AUART_FIFO_SIZE; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1266 | s->port.uartclk = clk_get_rate(s->clk); |
| 1267 | s->port.type = PORT_IMX; |
Wolfram Sang | 4c24f2c | 2013-04-19 21:06:20 +0200 | [diff] [blame] | 1268 | s->port.dev = s->dev = &pdev->dev; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1269 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1270 | s->mctrl_prev = 0; |
| 1271 | |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1272 | s->irq = platform_get_irq(pdev, 0); |
| 1273 | s->port.irq = s->irq; |
| 1274 | ret = request_irq(s->irq, mxs_auart_irq_handle, 0, dev_name(&pdev->dev), s); |
| 1275 | if (ret) |
| 1276 | goto out_free_clk; |
| 1277 | |
| 1278 | platform_set_drvdata(pdev, s); |
| 1279 | |
Janusz Uzycki | 7c573d7 | 2014-10-10 18:53:25 +0200 | [diff] [blame] | 1280 | if (!mxs_auart_init_gpios(s, &pdev->dev)) |
| 1281 | dev_err(&pdev->dev, |
| 1282 | "Failed to initialize GPIOs. The serial port may not work as expected\n"); |
| 1283 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1284 | /* |
| 1285 | * Get the GPIO lines IRQ |
| 1286 | */ |
| 1287 | ret = mxs_auart_request_gpio_irq(s); |
| 1288 | if (ret) |
| 1289 | goto out_free_irq; |
| 1290 | |
Fabio Estevam | 1ea6607 | 2012-06-18 10:06:09 -0300 | [diff] [blame] | 1291 | auart_port[s->port.line] = s; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1292 | |
| 1293 | mxs_auart_reset(&s->port); |
| 1294 | |
| 1295 | ret = uart_add_one_port(&auart_driver, &s->port); |
| 1296 | if (ret) |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1297 | goto out_free_gpio_irq; |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1298 | |
| 1299 | version = readl(s->port.membase + AUART_VERSION); |
| 1300 | dev_info(&pdev->dev, "Found APPUART %d.%d.%d\n", |
| 1301 | (version >> 24) & 0xff, |
| 1302 | (version >> 16) & 0xff, version & 0xffff); |
| 1303 | |
| 1304 | return 0; |
| 1305 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1306 | out_free_gpio_irq: |
| 1307 | mxs_auart_free_gpio_irq(s); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1308 | out_free_irq: |
| 1309 | auart_port[pdev->id] = NULL; |
| 1310 | free_irq(s->irq, s); |
| 1311 | out_free_clk: |
| 1312 | clk_put(s->clk); |
| 1313 | out_free: |
| 1314 | kfree(s); |
| 1315 | out: |
| 1316 | return ret; |
| 1317 | } |
| 1318 | |
Bill Pemberton | ae8d8a1 | 2012-11-19 13:26:18 -0500 | [diff] [blame] | 1319 | static int mxs_auart_remove(struct platform_device *pdev) |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1320 | { |
| 1321 | struct mxs_auart_port *s = platform_get_drvdata(pdev); |
| 1322 | |
| 1323 | uart_remove_one_port(&auart_driver, &s->port); |
| 1324 | |
| 1325 | auart_port[pdev->id] = NULL; |
| 1326 | |
Janusz Uzycki | f9e4239 | 2014-10-10 18:53:26 +0200 | [diff] [blame] | 1327 | mxs_auart_free_gpio_irq(s); |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1328 | clk_put(s->clk); |
| 1329 | free_irq(s->irq, s); |
| 1330 | kfree(s); |
| 1331 | |
| 1332 | return 0; |
| 1333 | } |
| 1334 | |
| 1335 | static struct platform_driver mxs_auart_driver = { |
| 1336 | .probe = mxs_auart_probe, |
Bill Pemberton | 2d47b71 | 2012-11-19 13:21:34 -0500 | [diff] [blame] | 1337 | .remove = mxs_auart_remove, |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1338 | .driver = { |
| 1339 | .name = "mxs-auart", |
| 1340 | .owner = THIS_MODULE, |
Fabio Estevam | 1ea6607 | 2012-06-18 10:06:09 -0300 | [diff] [blame] | 1341 | .of_match_table = mxs_auart_dt_ids, |
Sascha Hauer | 47d37d6 | 2011-01-11 15:54:54 +0100 | [diff] [blame] | 1342 | }, |
| 1343 | }; |
| 1344 | |
| 1345 | static int __init mxs_auart_init(void) |
| 1346 | { |
| 1347 | int r; |
| 1348 | |
| 1349 | r = uart_register_driver(&auart_driver); |
| 1350 | if (r) |
| 1351 | goto out; |
| 1352 | |
| 1353 | r = platform_driver_register(&mxs_auart_driver); |
| 1354 | if (r) |
| 1355 | goto out_err; |
| 1356 | |
| 1357 | return 0; |
| 1358 | out_err: |
| 1359 | uart_unregister_driver(&auart_driver); |
| 1360 | out: |
| 1361 | return r; |
| 1362 | } |
| 1363 | |
| 1364 | static void __exit mxs_auart_exit(void) |
| 1365 | { |
| 1366 | platform_driver_unregister(&mxs_auart_driver); |
| 1367 | uart_unregister_driver(&auart_driver); |
| 1368 | } |
| 1369 | |
| 1370 | module_init(mxs_auart_init); |
| 1371 | module_exit(mxs_auart_exit); |
| 1372 | MODULE_LICENSE("GPL"); |
| 1373 | MODULE_DESCRIPTION("Freescale MXS application uart driver"); |
Fabio Estevam | 1ea6607 | 2012-06-18 10:06:09 -0300 | [diff] [blame] | 1374 | MODULE_ALIAS("platform:mxs-auart"); |