blob: 567a2426e314cbf37946f4992b165aa881cc5b3e [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070059struct spi_imx_config {
60 unsigned int speed_hz;
61 unsigned int bpw;
62 unsigned int mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +020063 u8 cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070064};
65
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020066enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080067 IMX1_CSPI,
68 IMX21_CSPI,
69 IMX27_CSPI,
70 IMX31_CSPI,
71 IMX35_CSPI, /* CSPI on all i.mx except above */
72 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020073};
74
75struct spi_imx_data;
76
77struct spi_imx_devtype_data {
78 void (*intctrl)(struct spi_imx_data *, int);
79 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
80 void (*trigger)(struct spi_imx_data *);
81 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020082 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080083 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020084};
85
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070086struct spi_imx_data {
87 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010088 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070089
90 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020091 void __iomem *base;
Sascha Haueraa29d8402012-03-07 09:30:22 +010092 struct clk *clk_per;
93 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010095 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070096
97 unsigned int count;
98 void (*tx)(struct spi_imx_data *);
99 void (*rx)(struct spi_imx_data *);
100 void *rx_buf;
101 const void *tx_buf;
102 unsigned int txfifo; /* number of words pushed in tx FIFO */
103
Robin Gongf62cacc2014-09-11 09:18:44 +0800104 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800105 unsigned int dma_finished;
106 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100107 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800108 struct completion dma_rx_completion;
109 struct completion dma_tx_completion;
110
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200111 const struct spi_imx_devtype_data *devtype_data;
Shawn Guoc2387cb2011-07-10 01:16:40 +0800112 int chipselect[0];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
Shawn Guo04ee5852011-07-10 01:16:39 +0800130static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
131{
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100132 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800133}
134
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700135#define MXC_SPI_BUF_RX(type) \
136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
137{ \
138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
139 \
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
143 } \
144}
145
146#define MXC_SPI_BUF_TX(type) \
147static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
148{ \
149 type val = 0; \
150 \
151 if (spi_imx->tx_buf) { \
152 val = *(type *)spi_imx->tx_buf; \
153 spi_imx->tx_buf += sizeof(type); \
154 } \
155 \
156 spi_imx->count -= sizeof(type); \
157 \
158 writel(val, spi_imx->base + MXC_CSPITXDATA); \
159}
160
161MXC_SPI_BUF_RX(u8)
162MXC_SPI_BUF_TX(u8)
163MXC_SPI_BUF_RX(u16)
164MXC_SPI_BUF_TX(u16)
165MXC_SPI_BUF_RX(u32)
166MXC_SPI_BUF_TX(u32)
167
168/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
169 * (which is currently not the case in this driver)
170 */
171static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
172 256, 384, 512, 768, 1024};
173
174/* MX21, MX27 */
175static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Shawn Guo04ee5852011-07-10 01:16:39 +0800176 unsigned int fspi, unsigned int max)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700177{
Shawn Guo04ee5852011-07-10 01:16:39 +0800178 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700179
180 for (i = 2; i < max; i++)
181 if (fspi * mxc_clkdivs[i] >= fin)
182 return i;
183
184 return max;
185}
186
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200187/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700188static unsigned int spi_imx_clkdiv_2(unsigned int fin,
189 unsigned int fspi)
190{
191 int i, div = 4;
192
193 for (i = 0; i < 7; i++) {
194 if (fspi * div >= fin)
195 return i;
196 div <<= 1;
197 }
198
199 return 7;
200}
201
Robin Gongf62cacc2014-09-11 09:18:44 +0800202static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
203 struct spi_transfer *transfer)
204{
205 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
206
Sascha Hauer882f3292016-02-24 09:20:28 +0100207 if (master->dma_rx && transfer->len >= spi_imx->wml &&
Anton Bondarenko390f0ff2016-02-17 14:28:47 +0100208 (transfer->len % spi_imx->wml) == 0)
Robin Gongf62cacc2014-09-11 09:18:44 +0800209 return true;
210 return false;
211}
212
Shawn Guo66de7572011-07-10 01:16:37 +0800213#define MX51_ECSPI_CTRL 0x08
214#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
215#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800216#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800217#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
218#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
219#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
220#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
221#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200222
Shawn Guo66de7572011-07-10 01:16:37 +0800223#define MX51_ECSPI_CONFIG 0x0c
224#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
225#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
226#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
227#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200228#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200229
Shawn Guo66de7572011-07-10 01:16:37 +0800230#define MX51_ECSPI_INT 0x10
231#define MX51_ECSPI_INT_TEEN (1 << 0)
232#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200233
Robin Gongf62cacc2014-09-11 09:18:44 +0800234#define MX51_ECSPI_DMA 0x14
235#define MX51_ECSPI_DMA_TX_WML_OFFSET 0
236#define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
237#define MX51_ECSPI_DMA_RX_WML_OFFSET 16
238#define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
239#define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
240#define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
241
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100242#define MX51_ECSPI_DMA_TEDEN (1 << 7)
243#define MX51_ECSPI_DMA_RXDEN (1 << 23)
244#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800245
Shawn Guo66de7572011-07-10 01:16:37 +0800246#define MX51_ECSPI_STAT 0x18
247#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200248
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200249#define MX51_ECSPI_TESTREG 0x20
250#define MX51_ECSPI_TESTREG_LBC BIT(31)
251
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200252/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100253static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
254 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200255{
256 /*
257 * there are two 4-bit dividers, the pre-divider divides by
258 * $pre, the post-divider by 2^$post
259 */
260 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100261 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200262
263 if (unlikely(fspi > fin))
264 return 0;
265
266 post = fls(fin) - fls(fspi);
267 if (fin > fspi << post)
268 post++;
269
270 /* now we have: (fin <= fspi << post) with post being minimal */
271
272 post = max(4U, post) - 4;
273 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100274 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
275 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200276 return 0xff;
277 }
278
279 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
280
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100281 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200282 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100283
284 /* Resulting frequency for the SCLK line. */
285 *fres = (fin / (pre + 1)) >> post;
286
Shawn Guo66de7572011-07-10 01:16:37 +0800287 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
288 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200289}
290
Shawn Guo66de7572011-07-10 01:16:37 +0800291static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200292{
293 unsigned val = 0;
294
295 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800296 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200297
298 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800299 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200300
Shawn Guo66de7572011-07-10 01:16:37 +0800301 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200302}
303
Shawn Guo66de7572011-07-10 01:16:37 +0800304static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200305{
Robin Gongf62cacc2014-09-11 09:18:44 +0800306 u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200307
Robin Gongf62cacc2014-09-11 09:18:44 +0800308 if (!spi_imx->usedma)
309 reg |= MX51_ECSPI_CTRL_XCH;
310 else if (!spi_imx->dma_finished)
311 reg |= MX51_ECSPI_CTRL_SMC;
312 else
313 reg &= ~MX51_ECSPI_CTRL_SMC;
Shawn Guo66de7572011-07-10 01:16:37 +0800314 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200315}
316
Shawn Guo66de7572011-07-10 01:16:37 +0800317static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200318 struct spi_imx_config *config)
319{
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100320 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0;
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200321 u32 clk = config->speed_hz, delay, reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200322
Sascha Hauerf020c392011-02-08 21:08:59 +0100323 /*
324 * The hardware seems to have a race condition when changing modes. The
325 * current assumption is that the selection of the channel arrives
326 * earlier in the hardware than the mode bits when they are written at
327 * the same time.
328 * So set master mode for all channels as we do not support slave mode.
329 */
Shawn Guo66de7572011-07-10 01:16:37 +0800330 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200331
332 /* set clock speed */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100333 ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100334 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200335
336 /* set chip select to use */
Shawn Guo66de7572011-07-10 01:16:37 +0800337 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200338
Shawn Guo66de7572011-07-10 01:16:37 +0800339 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200340
Shawn Guo66de7572011-07-10 01:16:37 +0800341 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200342
343 if (config->mode & SPI_CPHA)
Shawn Guo66de7572011-07-10 01:16:37 +0800344 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300345 else
346 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200347
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200348 if (config->mode & SPI_CPOL) {
Shawn Guo66de7572011-07-10 01:16:37 +0800349 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200350 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300351 } else {
352 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
353 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200354 }
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200355 if (config->mode & SPI_CS_HIGH)
Shawn Guo66de7572011-07-10 01:16:37 +0800356 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300357 else
358 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200359
Anton Bondarenkof677f172015-12-08 07:43:43 +0100360 /* CTRL register always go first to bring out controller from reset */
361 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
362
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200363 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
364 if (config->mode & SPI_LOOP)
365 reg |= MX51_ECSPI_TESTREG_LBC;
366 else
367 reg &= ~MX51_ECSPI_TESTREG_LBC;
368 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
369
Shawn Guo66de7572011-07-10 01:16:37 +0800370 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200371
Marek Vasut6fd8b852013-12-18 18:31:47 +0100372 /*
373 * Wait until the changes in the configuration register CONFIGREG
374 * propagate into the hardware. It takes exactly one tick of the
375 * SCLK clock, but we will wait two SCLK clock just to be sure. The
376 * effect of the delay it takes for the hardware to apply changes
377 * is noticable if the SCLK clock run very slow. In such a case, if
378 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
379 * be asserted before the SCLK polarity changes, which would disrupt
380 * the SPI communication as the device on the other end would consider
381 * the change of SCLK polarity as a clock tick already.
382 */
383 delay = (2 * 1000000) / clk;
384 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
385 udelay(delay);
386 else /* SCLK is _very_ slow */
387 usleep_range(delay, delay + 10);
388
Robin Gongf62cacc2014-09-11 09:18:44 +0800389 /*
390 * Configure the DMA register: setup the watermark
391 * and enable DMA request.
392 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800393
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100394 writel(spi_imx->wml << MX51_ECSPI_DMA_RX_WML_OFFSET |
395 spi_imx->wml << MX51_ECSPI_DMA_TX_WML_OFFSET |
396 spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET |
397 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
398 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Robin Gongf62cacc2014-09-11 09:18:44 +0800399
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200400 return 0;
401}
402
Shawn Guo66de7572011-07-10 01:16:37 +0800403static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200404{
Shawn Guo66de7572011-07-10 01:16:37 +0800405 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200406}
407
Shawn Guo66de7572011-07-10 01:16:37 +0800408static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200409{
410 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800411 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200412 readl(spi_imx->base + MXC_CSPIRXDATA);
413}
414
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700415#define MX31_INTREG_TEEN (1 << 0)
416#define MX31_INTREG_RREN (1 << 3)
417
418#define MX31_CSPICTRL_ENABLE (1 << 0)
419#define MX31_CSPICTRL_MASTER (1 << 1)
420#define MX31_CSPICTRL_XCH (1 << 2)
421#define MX31_CSPICTRL_POL (1 << 4)
422#define MX31_CSPICTRL_PHA (1 << 5)
423#define MX31_CSPICTRL_SSCTL (1 << 6)
424#define MX31_CSPICTRL_SSPOL (1 << 7)
425#define MX31_CSPICTRL_BC_SHIFT 8
426#define MX35_CSPICTRL_BL_SHIFT 20
427#define MX31_CSPICTRL_CS_SHIFT 24
428#define MX35_CSPICTRL_CS_SHIFT 12
429#define MX31_CSPICTRL_DR_SHIFT 16
430
431#define MX31_CSPISTATUS 0x14
432#define MX31_STATUS_RR (1 << 3)
433
434/* These functions also work for the i.MX35, but be aware that
435 * the i.MX35 has a slightly different register layout for bits
436 * we do not use here.
437 */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200438static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700439{
440 unsigned int val = 0;
441
442 if (enable & MXC_INT_TE)
443 val |= MX31_INTREG_TEEN;
444 if (enable & MXC_INT_RR)
445 val |= MX31_INTREG_RREN;
446
447 writel(val, spi_imx->base + MXC_CSPIINT);
448}
449
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200450static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700451{
452 unsigned int reg;
453
454 reg = readl(spi_imx->base + MXC_CSPICTRL);
455 reg |= MX31_CSPICTRL_XCH;
456 writel(reg, spi_imx->base + MXC_CSPICTRL);
457}
458
Shawn Guo2a64a902011-07-10 01:16:38 +0800459static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700460 struct spi_imx_config *config)
461{
462 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200463 int cs = spi_imx->chipselect[config->cs];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700464
465 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
466 MX31_CSPICTRL_DR_SHIFT;
467
Shawn Guo04ee5852011-07-10 01:16:39 +0800468 if (is_imx35_cspi(spi_imx)) {
Shawn Guo2a64a902011-07-10 01:16:38 +0800469 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
470 reg |= MX31_CSPICTRL_SSCTL;
471 } else {
472 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
473 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700474
475 if (config->mode & SPI_CPHA)
476 reg |= MX31_CSPICTRL_PHA;
477 if (config->mode & SPI_CPOL)
478 reg |= MX31_CSPICTRL_POL;
479 if (config->mode & SPI_CS_HIGH)
480 reg |= MX31_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200481 if (cs < 0)
Shawn Guo2a64a902011-07-10 01:16:38 +0800482 reg |= (cs + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800483 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
484 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200485
486 writel(reg, spi_imx->base + MXC_CSPICTRL);
487
488 return 0;
489}
490
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200491static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700492{
493 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
494}
495
Shawn Guo2a64a902011-07-10 01:16:38 +0800496static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200497{
498 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800499 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200500 readl(spi_imx->base + MXC_CSPIRXDATA);
501}
502
Shawn Guo3451fb12011-07-10 01:16:36 +0800503#define MX21_INTREG_RR (1 << 4)
504#define MX21_INTREG_TEEN (1 << 9)
505#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700506
Shawn Guo3451fb12011-07-10 01:16:36 +0800507#define MX21_CSPICTRL_POL (1 << 5)
508#define MX21_CSPICTRL_PHA (1 << 6)
509#define MX21_CSPICTRL_SSPOL (1 << 8)
510#define MX21_CSPICTRL_XCH (1 << 9)
511#define MX21_CSPICTRL_ENABLE (1 << 10)
512#define MX21_CSPICTRL_MASTER (1 << 11)
513#define MX21_CSPICTRL_DR_SHIFT 14
514#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700515
Shawn Guo3451fb12011-07-10 01:16:36 +0800516static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700517{
518 unsigned int val = 0;
519
520 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800521 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700522 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800523 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700524
525 writel(val, spi_imx->base + MXC_CSPIINT);
526}
527
Shawn Guo3451fb12011-07-10 01:16:36 +0800528static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700529{
530 unsigned int reg;
531
532 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800533 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700534 writel(reg, spi_imx->base + MXC_CSPICTRL);
535}
536
Shawn Guo3451fb12011-07-10 01:16:36 +0800537static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700538 struct spi_imx_config *config)
539{
Shawn Guo3451fb12011-07-10 01:16:36 +0800540 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200541 int cs = spi_imx->chipselect[config->cs];
Shawn Guo04ee5852011-07-10 01:16:39 +0800542 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700543
Shawn Guo04ee5852011-07-10 01:16:39 +0800544 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
Shawn Guo3451fb12011-07-10 01:16:36 +0800545 MX21_CSPICTRL_DR_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700546 reg |= config->bpw - 1;
547
548 if (config->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800549 reg |= MX21_CSPICTRL_PHA;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700550 if (config->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800551 reg |= MX21_CSPICTRL_POL;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700552 if (config->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800553 reg |= MX21_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200554 if (cs < 0)
Shawn Guo3451fb12011-07-10 01:16:36 +0800555 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700556
557 writel(reg, spi_imx->base + MXC_CSPICTRL);
558
559 return 0;
560}
561
Shawn Guo3451fb12011-07-10 01:16:36 +0800562static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700563{
Shawn Guo3451fb12011-07-10 01:16:36 +0800564 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700565}
566
Shawn Guo3451fb12011-07-10 01:16:36 +0800567static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200568{
569 writel(1, spi_imx->base + MXC_RESET);
570}
571
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700572#define MX1_INTREG_RR (1 << 3)
573#define MX1_INTREG_TEEN (1 << 8)
574#define MX1_INTREG_RREN (1 << 11)
575
576#define MX1_CSPICTRL_POL (1 << 4)
577#define MX1_CSPICTRL_PHA (1 << 5)
578#define MX1_CSPICTRL_XCH (1 << 8)
579#define MX1_CSPICTRL_ENABLE (1 << 9)
580#define MX1_CSPICTRL_MASTER (1 << 10)
581#define MX1_CSPICTRL_DR_SHIFT 13
582
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200583static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700584{
585 unsigned int val = 0;
586
587 if (enable & MXC_INT_TE)
588 val |= MX1_INTREG_TEEN;
589 if (enable & MXC_INT_RR)
590 val |= MX1_INTREG_RREN;
591
592 writel(val, spi_imx->base + MXC_CSPIINT);
593}
594
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200595static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700596{
597 unsigned int reg;
598
599 reg = readl(spi_imx->base + MXC_CSPICTRL);
600 reg |= MX1_CSPICTRL_XCH;
601 writel(reg, spi_imx->base + MXC_CSPICTRL);
602}
603
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200604static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700605 struct spi_imx_config *config)
606{
607 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
608
609 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
610 MX1_CSPICTRL_DR_SHIFT;
611 reg |= config->bpw - 1;
612
613 if (config->mode & SPI_CPHA)
614 reg |= MX1_CSPICTRL_PHA;
615 if (config->mode & SPI_CPOL)
616 reg |= MX1_CSPICTRL_POL;
617
618 writel(reg, spi_imx->base + MXC_CSPICTRL);
619
620 return 0;
621}
622
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200623static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700624{
625 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
626}
627
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200628static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
629{
630 writel(1, spi_imx->base + MXC_RESET);
631}
632
Shawn Guo04ee5852011-07-10 01:16:39 +0800633static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
634 .intctrl = mx1_intctrl,
635 .config = mx1_config,
636 .trigger = mx1_trigger,
637 .rx_available = mx1_rx_available,
638 .reset = mx1_reset,
639 .devtype = IMX1_CSPI,
640};
641
642static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
643 .intctrl = mx21_intctrl,
644 .config = mx21_config,
645 .trigger = mx21_trigger,
646 .rx_available = mx21_rx_available,
647 .reset = mx21_reset,
648 .devtype = IMX21_CSPI,
649};
650
651static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
652 /* i.mx27 cspi shares the functions with i.mx21 one */
653 .intctrl = mx21_intctrl,
654 .config = mx21_config,
655 .trigger = mx21_trigger,
656 .rx_available = mx21_rx_available,
657 .reset = mx21_reset,
658 .devtype = IMX27_CSPI,
659};
660
661static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
662 .intctrl = mx31_intctrl,
663 .config = mx31_config,
664 .trigger = mx31_trigger,
665 .rx_available = mx31_rx_available,
666 .reset = mx31_reset,
667 .devtype = IMX31_CSPI,
668};
669
670static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
671 /* i.mx35 and later cspi shares the functions with i.mx31 one */
672 .intctrl = mx31_intctrl,
673 .config = mx31_config,
674 .trigger = mx31_trigger,
675 .rx_available = mx31_rx_available,
676 .reset = mx31_reset,
677 .devtype = IMX35_CSPI,
678};
679
680static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
681 .intctrl = mx51_ecspi_intctrl,
682 .config = mx51_ecspi_config,
683 .trigger = mx51_ecspi_trigger,
684 .rx_available = mx51_ecspi_rx_available,
685 .reset = mx51_ecspi_reset,
686 .devtype = IMX51_ECSPI,
687};
688
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900689static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800690 {
691 .name = "imx1-cspi",
692 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
693 }, {
694 .name = "imx21-cspi",
695 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
696 }, {
697 .name = "imx27-cspi",
698 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
699 }, {
700 .name = "imx31-cspi",
701 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
702 }, {
703 .name = "imx35-cspi",
704 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
705 }, {
706 .name = "imx51-ecspi",
707 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
708 }, {
709 /* sentinel */
710 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200711};
712
Shawn Guo22a85e42011-07-10 01:16:41 +0800713static const struct of_device_id spi_imx_dt_ids[] = {
714 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
715 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
716 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
717 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
718 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
719 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
720 { /* sentinel */ }
721};
Niels de Vos27743e02013-07-29 09:38:05 +0200722MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800723
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700724static void spi_imx_chipselect(struct spi_device *spi, int is_active)
725{
726 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700727 int gpio = spi_imx->chipselect[spi->chip_select];
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700728 int active = is_active != BITBANG_CS_INACTIVE;
729 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700730
Hui Wang8b17e052012-07-13 10:51:29 +0800731 if (!gpio_is_valid(gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700732 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700733
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700734 gpio_set_value(gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700735}
736
737static void spi_imx_push(struct spi_imx_data *spi_imx)
738{
Shawn Guo04ee5852011-07-10 01:16:39 +0800739 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700740 if (!spi_imx->count)
741 break;
742 spi_imx->tx(spi_imx);
743 spi_imx->txfifo++;
744 }
745
Shawn Guoedd501bb2011-07-10 01:16:35 +0800746 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700747}
748
749static irqreturn_t spi_imx_isr(int irq, void *dev_id)
750{
751 struct spi_imx_data *spi_imx = dev_id;
752
Shawn Guoedd501bb2011-07-10 01:16:35 +0800753 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700754 spi_imx->rx(spi_imx);
755 spi_imx->txfifo--;
756 }
757
758 if (spi_imx->count) {
759 spi_imx_push(spi_imx);
760 return IRQ_HANDLED;
761 }
762
763 if (spi_imx->txfifo) {
764 /* No data left to push, but still waiting for rx data,
765 * enable receive data available interrupt.
766 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800767 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200768 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700769 return IRQ_HANDLED;
770 }
771
Shawn Guoedd501bb2011-07-10 01:16:35 +0800772 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700773 complete(&spi_imx->xfer_done);
774
775 return IRQ_HANDLED;
776}
777
778static int spi_imx_setupxfer(struct spi_device *spi,
779 struct spi_transfer *t)
780{
781 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
782 struct spi_imx_config config;
783
784 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
785 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
786 config.mode = spi->mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200787 config.cs = spi->chip_select;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700788
Sascha Hauer462d26b2009-10-01 15:44:29 -0700789 if (!config.speed_hz)
790 config.speed_hz = spi->max_speed_hz;
791 if (!config.bpw)
792 config.bpw = spi->bits_per_word;
Sascha Hauer462d26b2009-10-01 15:44:29 -0700793
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700794 /* Initialize the functions for transfer */
795 if (config.bpw <= 8) {
796 spi_imx->rx = spi_imx_buf_rx_u8;
797 spi_imx->tx = spi_imx_buf_tx_u8;
798 } else if (config.bpw <= 16) {
799 spi_imx->rx = spi_imx_buf_rx_u16;
800 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530801 } else {
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700802 spi_imx->rx = spi_imx_buf_rx_u32;
803 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600804 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700805
Sascha Hauerc008a802016-02-24 09:20:26 +0100806 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
807 spi_imx->usedma = 1;
808 else
809 spi_imx->usedma = 0;
810
Shawn Guoedd501bb2011-07-10 01:16:35 +0800811 spi_imx->devtype_data->config(spi_imx, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700812
813 return 0;
814}
815
Robin Gongf62cacc2014-09-11 09:18:44 +0800816static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
817{
818 struct spi_master *master = spi_imx->bitbang.master;
819
820 if (master->dma_rx) {
821 dma_release_channel(master->dma_rx);
822 master->dma_rx = NULL;
823 }
824
825 if (master->dma_tx) {
826 dma_release_channel(master->dma_tx);
827 master->dma_tx = NULL;
828 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800829}
830
831static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
832 struct spi_master *master,
833 const struct resource *res)
834{
835 struct dma_slave_config slave_config = {};
836 int ret;
837
Robin Gonga02bb402015-02-03 10:25:53 +0800838 /* use pio mode for i.mx6dl chip TKT238285 */
839 if (of_machine_is_compatible("fsl,imx6dl"))
840 return 0;
841
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100842 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
843
Robin Gongf62cacc2014-09-11 09:18:44 +0800844 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +0100845 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
846 if (IS_ERR(master->dma_tx)) {
847 ret = PTR_ERR(master->dma_tx);
848 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
849 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800850 goto err;
851 }
852
853 slave_config.direction = DMA_MEM_TO_DEV;
854 slave_config.dst_addr = res->start + MXC_CSPITXDATA;
855 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100856 slave_config.dst_maxburst = spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800857 ret = dmaengine_slave_config(master->dma_tx, &slave_config);
858 if (ret) {
859 dev_err(dev, "error in TX dma configuration.\n");
860 goto err;
861 }
862
863 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +0100864 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
865 if (IS_ERR(master->dma_rx)) {
866 ret = PTR_ERR(master->dma_rx);
867 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
868 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800869 goto err;
870 }
871
872 slave_config.direction = DMA_DEV_TO_MEM;
873 slave_config.src_addr = res->start + MXC_CSPIRXDATA;
874 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100875 slave_config.src_maxburst = spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800876 ret = dmaengine_slave_config(master->dma_rx, &slave_config);
877 if (ret) {
878 dev_err(dev, "error in RX dma configuration.\n");
879 goto err;
880 }
881
882 init_completion(&spi_imx->dma_rx_completion);
883 init_completion(&spi_imx->dma_tx_completion);
884 master->can_dma = spi_imx_can_dma;
885 master->max_dma_len = MAX_SDMA_BD_BYTES;
886 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
887 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +0800888
889 return 0;
890err:
891 spi_imx_sdma_exit(spi_imx);
892 return ret;
893}
894
895static void spi_imx_dma_rx_callback(void *cookie)
896{
897 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
898
899 complete(&spi_imx->dma_rx_completion);
900}
901
902static void spi_imx_dma_tx_callback(void *cookie)
903{
904 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
905
906 complete(&spi_imx->dma_tx_completion);
907}
908
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100909static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
910{
911 unsigned long timeout = 0;
912
913 /* Time with actual data transfer and CS change delay related to HW */
914 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
915
916 /* Add extra second for scheduler related activities */
917 timeout += 1;
918
919 /* Double calculated timeout */
920 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
921}
922
Robin Gongf62cacc2014-09-11 09:18:44 +0800923static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
924 struct spi_transfer *transfer)
925{
926 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
927 int ret;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100928 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500929 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +0800930 struct spi_master *master = spi_imx->bitbang.master;
931 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
932
933 if (tx) {
934 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
Stefan Agnere8361f72015-03-03 00:28:31 +0100935 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
Robin Gongf62cacc2014-09-11 09:18:44 +0800936 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
937 if (!desc_tx)
Sascha Hauer99f1cf12016-02-23 10:23:50 +0100938 return -EINVAL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800939
940 desc_tx->callback = spi_imx_dma_tx_callback;
941 desc_tx->callback_param = (void *)spi_imx;
942 dmaengine_submit(desc_tx);
943 }
944
945 if (rx) {
946 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
Stefan Agnere8361f72015-03-03 00:28:31 +0100947 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
Robin Gongf62cacc2014-09-11 09:18:44 +0800948 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Sascha Hauer99f1cf12016-02-23 10:23:50 +0100949 if (!desc_rx) {
950 dmaengine_terminate_all(master->dma_tx);
951 return -EINVAL;
952 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800953
954 desc_rx->callback = spi_imx_dma_rx_callback;
955 desc_rx->callback_param = (void *)spi_imx;
956 dmaengine_submit(desc_rx);
957 }
958
959 reinit_completion(&spi_imx->dma_rx_completion);
960 reinit_completion(&spi_imx->dma_tx_completion);
961
962 /* Trigger the cspi module. */
963 spi_imx->dma_finished = 0;
964
Anton Bondarenkofab44ef2015-12-05 17:57:00 +0100965 /*
966 * Set these order to avoid potential RX overflow. The overflow may
967 * happen if we enable SPI HW before starting RX DMA due to rescheduling
968 * for another task and/or interrupt.
969 * So RX DMA enabled first to make sure data would be read out from FIFO
970 * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
971 * And finaly SPI HW enabled to start actual data transfer.
972 */
973 dma_async_issue_pending(master->dma_rx);
974 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +0800975 spi_imx->devtype_data->trigger(spi_imx);
976
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100977 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
978
Robin Gongf62cacc2014-09-11 09:18:44 +0800979 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500980 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100981 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500982 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100983 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +0800984 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +0100985 dmaengine_terminate_all(master->dma_rx);
Robin Gongf62cacc2014-09-11 09:18:44 +0800986 } else {
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500987 timeout = wait_for_completion_timeout(
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100988 &spi_imx->dma_rx_completion, transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500989 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100990 dev_err(spi_imx->dev, "I/O Error in DMA RX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +0800991 spi_imx->devtype_data->reset(spi_imx);
992 dmaengine_terminate_all(master->dma_rx);
993 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800994 }
995
996 spi_imx->dma_finished = 1;
997 spi_imx->devtype_data->trigger(spi_imx);
998
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500999 if (!timeout)
Robin Gongf62cacc2014-09-11 09:18:44 +08001000 ret = -ETIMEDOUT;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001001 else
Robin Gongf62cacc2014-09-11 09:18:44 +08001002 ret = transfer->len;
1003
1004 return ret;
Robin Gongf62cacc2014-09-11 09:18:44 +08001005}
1006
1007static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001008 struct spi_transfer *transfer)
1009{
1010 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1011
1012 spi_imx->tx_buf = transfer->tx_buf;
1013 spi_imx->rx_buf = transfer->rx_buf;
1014 spi_imx->count = transfer->len;
1015 spi_imx->txfifo = 0;
1016
Axel Linaa0fe822014-02-09 11:06:04 +08001017 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001018
1019 spi_imx_push(spi_imx);
1020
Shawn Guoedd501bb2011-07-10 01:16:35 +08001021 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001022
1023 wait_for_completion(&spi_imx->xfer_done);
1024
1025 return transfer->len;
1026}
1027
Robin Gongf62cacc2014-09-11 09:18:44 +08001028static int spi_imx_transfer(struct spi_device *spi,
1029 struct spi_transfer *transfer)
1030{
Robin Gongf62cacc2014-09-11 09:18:44 +08001031 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1032
Sascha Hauerc008a802016-02-24 09:20:26 +01001033 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001034 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001035 else
1036 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001037}
1038
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001039static int spi_imx_setup(struct spi_device *spi)
1040{
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001041 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1042 int gpio = spi_imx->chipselect[spi->chip_select];
1043
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001044 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001045 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1046
Hui Wang8b17e052012-07-13 10:51:29 +08001047 if (gpio_is_valid(gpio))
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001048 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
1049
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001050 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1051
1052 return 0;
1053}
1054
1055static void spi_imx_cleanup(struct spi_device *spi)
1056{
1057}
1058
Huang Shijie9e556dc2013-10-23 16:31:50 +08001059static int
1060spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1061{
1062 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1063 int ret;
1064
1065 ret = clk_enable(spi_imx->clk_per);
1066 if (ret)
1067 return ret;
1068
1069 ret = clk_enable(spi_imx->clk_ipg);
1070 if (ret) {
1071 clk_disable(spi_imx->clk_per);
1072 return ret;
1073 }
1074
1075 return 0;
1076}
1077
1078static int
1079spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1080{
1081 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1082
1083 clk_disable(spi_imx->clk_ipg);
1084 clk_disable(spi_imx->clk_per);
1085 return 0;
1086}
1087
Grant Likelyfd4a3192012-12-07 16:57:14 +00001088static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001089{
Shawn Guo22a85e42011-07-10 01:16:41 +08001090 struct device_node *np = pdev->dev.of_node;
1091 const struct of_device_id *of_id =
1092 of_match_device(spi_imx_dt_ids, &pdev->dev);
1093 struct spi_imx_master *mxc_platform_info =
1094 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001095 struct spi_master *master;
1096 struct spi_imx_data *spi_imx;
1097 struct resource *res;
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001098 int i, ret, num_cs, irq;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001099
Shawn Guo22a85e42011-07-10 01:16:41 +08001100 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001101 dev_err(&pdev->dev, "can't get the platform data\n");
1102 return -EINVAL;
1103 }
1104
Shawn Guo22a85e42011-07-10 01:16:41 +08001105 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
Lothar Waßmann39ec0d32012-04-03 15:03:44 +02001106 if (ret < 0) {
1107 if (mxc_platform_info)
1108 num_cs = mxc_platform_info->num_chipselect;
1109 else
1110 return ret;
1111 }
Shawn Guo22a85e42011-07-10 01:16:41 +08001112
Shawn Guoc2387cb2011-07-10 01:16:40 +08001113 master = spi_alloc_master(&pdev->dev,
1114 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001115 if (!master)
1116 return -ENOMEM;
1117
1118 platform_set_drvdata(pdev, master);
1119
Stephen Warren24778be2013-05-21 20:36:35 -06001120 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001121 master->bus_num = pdev->id;
Shawn Guoc2387cb2011-07-10 01:16:40 +08001122 master->num_chipselect = num_cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001123
1124 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001125 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001126 spi_imx->dev = &pdev->dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001127
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001128 spi_imx->devtype_data = of_id ? of_id->data :
1129 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1130
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001131 for (i = 0; i < master->num_chipselect; i++) {
Shawn Guo22a85e42011-07-10 01:16:41 +08001132 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
Hui Wang8b17e052012-07-13 10:51:29 +08001133 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
Shawn Guo22a85e42011-07-10 01:16:41 +08001134 cs_gpio = mxc_platform_info->chipselect[i];
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001135
1136 spi_imx->chipselect[i] = cs_gpio;
Hui Wang8b17e052012-07-13 10:51:29 +08001137 if (!gpio_is_valid(cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001138 continue;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001139
Fabio Estevam130b82c2013-07-11 01:26:48 -03001140 ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
1141 DRIVER_NAME);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001142 if (ret) {
John Ognessbbd050a2009-11-24 16:53:07 +00001143 dev_err(&pdev->dev, "can't get cs gpios\n");
Fabio Estevam130b82c2013-07-11 01:26:48 -03001144 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001145 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001146 }
1147
1148 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1149 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1150 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1151 spi_imx->bitbang.master->setup = spi_imx_setup;
1152 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001153 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1154 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001155 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1156 if (is_imx51_ecspi(spi_imx))
1157 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001158
1159 init_completion(&spi_imx->xfer_done);
1160
1161 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001162 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1163 if (IS_ERR(spi_imx->base)) {
1164 ret = PTR_ERR(spi_imx->base);
1165 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001166 }
1167
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001168 irq = platform_get_irq(pdev, 0);
1169 if (irq < 0) {
1170 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001171 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001172 }
1173
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001174 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001175 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001176 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001177 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001178 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001179 }
1180
Sascha Haueraa29d8402012-03-07 09:30:22 +01001181 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1182 if (IS_ERR(spi_imx->clk_ipg)) {
1183 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001184 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001185 }
1186
Sascha Haueraa29d8402012-03-07 09:30:22 +01001187 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1188 if (IS_ERR(spi_imx->clk_per)) {
1189 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001190 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001191 }
1192
Fabio Estevam83174622013-07-11 01:26:49 -03001193 ret = clk_prepare_enable(spi_imx->clk_per);
1194 if (ret)
1195 goto out_master_put;
1196
1197 ret = clk_prepare_enable(spi_imx->clk_ipg);
1198 if (ret)
1199 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001200
1201 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001202 /*
1203 * Only validated on i.mx6 now, can remove the constrain if validated on
1204 * other chips.
1205 */
Anton Bondarenko37600472015-12-08 07:43:45 +01001206 if (is_imx51_ecspi(spi_imx)) {
1207 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master, res);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001208 if (ret == -EPROBE_DEFER)
1209 goto out_clk_put;
1210
Anton Bondarenko37600472015-12-08 07:43:45 +01001211 if (ret < 0)
1212 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1213 ret);
1214 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001215
Shawn Guoedd501bb2011-07-10 01:16:35 +08001216 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001217
Shawn Guoedd501bb2011-07-10 01:16:35 +08001218 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001219
Shawn Guo22a85e42011-07-10 01:16:41 +08001220 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001221 ret = spi_bitbang_start(&spi_imx->bitbang);
1222 if (ret) {
1223 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1224 goto out_clk_put;
1225 }
1226
1227 dev_info(&pdev->dev, "probed\n");
1228
Huang Shijie9e556dc2013-10-23 16:31:50 +08001229 clk_disable(spi_imx->clk_ipg);
1230 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001231 return ret;
1232
1233out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001234 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001235out_put_per:
1236 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001237out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001238 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001239
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001240 return ret;
1241}
1242
Grant Likelyfd4a3192012-12-07 16:57:14 +00001243static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001244{
1245 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001246 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001247
1248 spi_bitbang_stop(&spi_imx->bitbang);
1249
1250 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001251 clk_unprepare(spi_imx->clk_ipg);
1252 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001253 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001254 spi_master_put(master);
1255
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001256 return 0;
1257}
1258
1259static struct platform_driver spi_imx_driver = {
1260 .driver = {
1261 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001262 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001263 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001264 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001265 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001266 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001267};
Grant Likely940ab882011-10-05 11:29:49 -06001268module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001269
1270MODULE_DESCRIPTION("SPI Master Controller driver");
1271MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1272MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001273MODULE_ALIAS("platform:" DRIVER_NAME);