blob: d5228577cabbb2ad9e212912a1712ee7b6e2ad30 [file] [log] [blame]
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001/*
2 * Copyright (C) 2011 Samsung Electronics Co.Ltd
3 * Authors:
4 * Seung-Woo Kim <sw0312.kim@samsung.com>
5 * Inki Dae <inki.dae@samsung.com>
6 * Joonyoung Shim <jy0922.shim@samsung.com>
7 *
8 * Based on drivers/media/video/s5p-tv/mixer_reg.c
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
15 */
16
David Howells760285e2012-10-02 18:01:07 +010017#include <drm/drmP.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090018
19#include "regs-mixer.h"
20#include "regs-vp.h"
21
22#include <linux/kernel.h>
23#include <linux/spinlock.h>
24#include <linux/wait.h>
25#include <linux/i2c.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090026#include <linux/platform_device.h>
27#include <linux/interrupt.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <linux/pm_runtime.h>
31#include <linux/clk.h>
32#include <linux/regulator/consumer.h>
Sachin Kamat3f1c7812013-08-14 16:38:01 +053033#include <linux/of.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090034
35#include <drm/exynos_drm.h>
36
37#include "exynos_drm_drv.h"
Rahul Sharma663d8762013-01-03 05:44:04 -050038#include "exynos_drm_crtc.h"
Inki Dae1055b392012-10-19 17:37:35 +090039#include "exynos_drm_iommu.h"
Sean Paulf041b252014-01-30 16:19:15 -050040#include "exynos_mixer.h"
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090041
Sean Paulf041b252014-01-30 16:19:15 -050042#define get_mixer_manager(dev) platform_get_drvdata(to_platform_device(dev))
43
44#define MIXER_WIN_NR 3
45#define MIXER_DEFAULT_WIN 0
Seung-Woo Kimd8408322011-12-21 17:39:39 +090046
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090047struct hdmi_win_data {
48 dma_addr_t dma_addr;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090049 dma_addr_t chroma_dma_addr;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090050 uint32_t pixel_format;
51 unsigned int bpp;
52 unsigned int crtc_x;
53 unsigned int crtc_y;
54 unsigned int crtc_width;
55 unsigned int crtc_height;
56 unsigned int fb_x;
57 unsigned int fb_y;
58 unsigned int fb_width;
59 unsigned int fb_height;
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +090060 unsigned int src_width;
61 unsigned int src_height;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090062 unsigned int mode_width;
63 unsigned int mode_height;
64 unsigned int scan_flags;
Prathyush Kdb43fd12012-12-06 20:16:05 +053065 bool enabled;
66 bool resume;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090067};
68
69struct mixer_resources {
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090070 int irq;
71 void __iomem *mixer_regs;
72 void __iomem *vp_regs;
73 spinlock_t reg_slock;
74 struct clk *mixer;
75 struct clk *vp;
76 struct clk *sclk_mixer;
77 struct clk *sclk_hdmi;
78 struct clk *sclk_dac;
79};
80
Rahul Sharma1e123442012-10-04 20:48:51 +053081enum mixer_version_id {
82 MXR_VER_0_0_0_16,
83 MXR_VER_16_0_33_0,
Rahul Sharmadef5e092013-06-19 18:21:08 +053084 MXR_VER_128_0_0_184,
Rahul Sharma1e123442012-10-04 20:48:51 +053085};
86
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090087struct mixer_context {
Sean Paul45517892014-01-30 16:19:05 -050088 struct platform_device *pdev;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +090089 struct device *dev;
Inki Dae1055b392012-10-19 17:37:35 +090090 struct drm_device *drm_dev;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090091 int pipe;
92 bool interlace;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +090093 bool powered;
Rahul Sharma1b8e5742012-10-04 20:48:52 +053094 bool vp_enabled;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +090095 u32 int_en;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090096
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +090097 struct mutex mixer_mutex;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +090098 struct mixer_resources mixer_res;
Joonyoung Shima634dd52012-04-05 20:49:24 +090099 struct hdmi_win_data win_data[MIXER_WIN_NR];
Rahul Sharma1e123442012-10-04 20:48:51 +0530100 enum mixer_version_id mxr_ver;
Prathyush K6e95d5e2012-12-06 20:16:03 +0530101 wait_queue_head_t wait_vsync_queue;
102 atomic_t wait_vsync_event;
Rahul Sharma1e123442012-10-04 20:48:51 +0530103};
104
105struct mixer_drv_data {
106 enum mixer_version_id version;
Rahul Sharma1b8e5742012-10-04 20:48:52 +0530107 bool is_vp_enabled;
Joonyoung Shim22b21ae2012-03-15 17:19:04 +0900108};
109
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900110static const u8 filter_y_horiz_tap8[] = {
111 0, -1, -1, -1, -1, -1, -1, -1,
112 -1, -1, -1, -1, -1, 0, 0, 0,
113 0, 2, 4, 5, 6, 6, 6, 6,
114 6, 5, 5, 4, 3, 2, 1, 1,
115 0, -6, -12, -16, -18, -20, -21, -20,
116 -20, -18, -16, -13, -10, -8, -5, -2,
117 127, 126, 125, 121, 114, 107, 99, 89,
118 79, 68, 57, 46, 35, 25, 16, 8,
119};
120
121static const u8 filter_y_vert_tap4[] = {
122 0, -3, -6, -8, -8, -8, -8, -7,
123 -6, -5, -4, -3, -2, -1, -1, 0,
124 127, 126, 124, 118, 111, 102, 92, 81,
125 70, 59, 48, 37, 27, 19, 11, 5,
126 0, 5, 11, 19, 27, 37, 48, 59,
127 70, 81, 92, 102, 111, 118, 124, 126,
128 0, 0, -1, -1, -2, -3, -4, -5,
129 -6, -7, -8, -8, -8, -8, -6, -3,
130};
131
132static const u8 filter_cr_horiz_tap4[] = {
133 0, -3, -6, -8, -8, -8, -8, -7,
134 -6, -5, -4, -3, -2, -1, -1, 0,
135 127, 126, 124, 118, 111, 102, 92, 81,
136 70, 59, 48, 37, 27, 19, 11, 5,
137};
138
139static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
140{
141 return readl(res->vp_regs + reg_id);
142}
143
144static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
145 u32 val)
146{
147 writel(val, res->vp_regs + reg_id);
148}
149
150static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
151 u32 val, u32 mask)
152{
153 u32 old = vp_reg_read(res, reg_id);
154
155 val = (val & mask) | (old & ~mask);
156 writel(val, res->vp_regs + reg_id);
157}
158
159static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
160{
161 return readl(res->mixer_regs + reg_id);
162}
163
164static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
165 u32 val)
166{
167 writel(val, res->mixer_regs + reg_id);
168}
169
170static inline void mixer_reg_writemask(struct mixer_resources *res,
171 u32 reg_id, u32 val, u32 mask)
172{
173 u32 old = mixer_reg_read(res, reg_id);
174
175 val = (val & mask) | (old & ~mask);
176 writel(val, res->mixer_regs + reg_id);
177}
178
179static void mixer_regs_dump(struct mixer_context *ctx)
180{
181#define DUMPREG(reg_id) \
182do { \
183 DRM_DEBUG_KMS(#reg_id " = %08x\n", \
184 (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
185} while (0)
186
187 DUMPREG(MXR_STATUS);
188 DUMPREG(MXR_CFG);
189 DUMPREG(MXR_INT_EN);
190 DUMPREG(MXR_INT_STATUS);
191
192 DUMPREG(MXR_LAYER_CFG);
193 DUMPREG(MXR_VIDEO_CFG);
194
195 DUMPREG(MXR_GRAPHIC0_CFG);
196 DUMPREG(MXR_GRAPHIC0_BASE);
197 DUMPREG(MXR_GRAPHIC0_SPAN);
198 DUMPREG(MXR_GRAPHIC0_WH);
199 DUMPREG(MXR_GRAPHIC0_SXY);
200 DUMPREG(MXR_GRAPHIC0_DXY);
201
202 DUMPREG(MXR_GRAPHIC1_CFG);
203 DUMPREG(MXR_GRAPHIC1_BASE);
204 DUMPREG(MXR_GRAPHIC1_SPAN);
205 DUMPREG(MXR_GRAPHIC1_WH);
206 DUMPREG(MXR_GRAPHIC1_SXY);
207 DUMPREG(MXR_GRAPHIC1_DXY);
208#undef DUMPREG
209}
210
211static void vp_regs_dump(struct mixer_context *ctx)
212{
213#define DUMPREG(reg_id) \
214do { \
215 DRM_DEBUG_KMS(#reg_id " = %08x\n", \
216 (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
217} while (0)
218
219 DUMPREG(VP_ENABLE);
220 DUMPREG(VP_SRESET);
221 DUMPREG(VP_SHADOW_UPDATE);
222 DUMPREG(VP_FIELD_ID);
223 DUMPREG(VP_MODE);
224 DUMPREG(VP_IMG_SIZE_Y);
225 DUMPREG(VP_IMG_SIZE_C);
226 DUMPREG(VP_PER_RATE_CTRL);
227 DUMPREG(VP_TOP_Y_PTR);
228 DUMPREG(VP_BOT_Y_PTR);
229 DUMPREG(VP_TOP_C_PTR);
230 DUMPREG(VP_BOT_C_PTR);
231 DUMPREG(VP_ENDIAN_MODE);
232 DUMPREG(VP_SRC_H_POSITION);
233 DUMPREG(VP_SRC_V_POSITION);
234 DUMPREG(VP_SRC_WIDTH);
235 DUMPREG(VP_SRC_HEIGHT);
236 DUMPREG(VP_DST_H_POSITION);
237 DUMPREG(VP_DST_V_POSITION);
238 DUMPREG(VP_DST_WIDTH);
239 DUMPREG(VP_DST_HEIGHT);
240 DUMPREG(VP_H_RATIO);
241 DUMPREG(VP_V_RATIO);
242
243#undef DUMPREG
244}
245
246static inline void vp_filter_set(struct mixer_resources *res,
247 int reg_id, const u8 *data, unsigned int size)
248{
249 /* assure 4-byte align */
250 BUG_ON(size & 3);
251 for (; size; size -= 4, reg_id += 4, data += 4) {
252 u32 val = (data[0] << 24) | (data[1] << 16) |
253 (data[2] << 8) | data[3];
254 vp_reg_write(res, reg_id, val);
255 }
256}
257
258static void vp_default_filter(struct mixer_resources *res)
259{
260 vp_filter_set(res, VP_POLY8_Y0_LL,
Sachin Kamate25e1b62012-08-31 15:50:48 +0530261 filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900262 vp_filter_set(res, VP_POLY4_Y0_LL,
Sachin Kamate25e1b62012-08-31 15:50:48 +0530263 filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900264 vp_filter_set(res, VP_POLY4_C0_LL,
Sachin Kamate25e1b62012-08-31 15:50:48 +0530265 filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900266}
267
268static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
269{
270 struct mixer_resources *res = &ctx->mixer_res;
271
272 /* block update on vsync */
273 mixer_reg_writemask(res, MXR_STATUS, enable ?
274 MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
275
Rahul Sharma1b8e5742012-10-04 20:48:52 +0530276 if (ctx->vp_enabled)
277 vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900278 VP_SHADOW_UPDATE_ENABLE : 0);
279}
280
281static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
282{
283 struct mixer_resources *res = &ctx->mixer_res;
284 u32 val;
285
286 /* choosing between interlace and progressive mode */
287 val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE :
288 MXR_CFG_SCAN_PROGRASSIVE);
289
Rahul Sharmadef5e092013-06-19 18:21:08 +0530290 if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
291 /* choosing between proper HD and SD mode */
292 if (height <= 480)
293 val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
294 else if (height <= 576)
295 val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
296 else if (height <= 720)
297 val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
298 else if (height <= 1080)
299 val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
300 else
301 val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
302 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900303
304 mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
305}
306
307static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
308{
309 struct mixer_resources *res = &ctx->mixer_res;
310 u32 val;
311
312 if (height == 480) {
313 val = MXR_CFG_RGB601_0_255;
314 } else if (height == 576) {
315 val = MXR_CFG_RGB601_0_255;
316 } else if (height == 720) {
317 val = MXR_CFG_RGB709_16_235;
318 mixer_reg_write(res, MXR_CM_COEFF_Y,
319 (1 << 30) | (94 << 20) | (314 << 10) |
320 (32 << 0));
321 mixer_reg_write(res, MXR_CM_COEFF_CB,
322 (972 << 20) | (851 << 10) | (225 << 0));
323 mixer_reg_write(res, MXR_CM_COEFF_CR,
324 (225 << 20) | (820 << 10) | (1004 << 0));
325 } else if (height == 1080) {
326 val = MXR_CFG_RGB709_16_235;
327 mixer_reg_write(res, MXR_CM_COEFF_Y,
328 (1 << 30) | (94 << 20) | (314 << 10) |
329 (32 << 0));
330 mixer_reg_write(res, MXR_CM_COEFF_CB,
331 (972 << 20) | (851 << 10) | (225 << 0));
332 mixer_reg_write(res, MXR_CM_COEFF_CR,
333 (225 << 20) | (820 << 10) | (1004 << 0));
334 } else {
335 val = MXR_CFG_RGB709_16_235;
336 mixer_reg_write(res, MXR_CM_COEFF_Y,
337 (1 << 30) | (94 << 20) | (314 << 10) |
338 (32 << 0));
339 mixer_reg_write(res, MXR_CM_COEFF_CB,
340 (972 << 20) | (851 << 10) | (225 << 0));
341 mixer_reg_write(res, MXR_CM_COEFF_CR,
342 (225 << 20) | (820 << 10) | (1004 << 0));
343 }
344
345 mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
346}
347
348static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable)
349{
350 struct mixer_resources *res = &ctx->mixer_res;
351 u32 val = enable ? ~0 : 0;
352
353 switch (win) {
354 case 0:
355 mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
356 break;
357 case 1:
358 mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
359 break;
360 case 2:
Rahul Sharma1b8e5742012-10-04 20:48:52 +0530361 if (ctx->vp_enabled) {
362 vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
363 mixer_reg_writemask(res, MXR_CFG, val,
364 MXR_CFG_VP_ENABLE);
365 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900366 break;
367 }
368}
369
370static void mixer_run(struct mixer_context *ctx)
371{
372 struct mixer_resources *res = &ctx->mixer_res;
373
374 mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
375
376 mixer_regs_dump(ctx);
377}
378
379static void vp_video_buffer(struct mixer_context *ctx, int win)
380{
381 struct mixer_resources *res = &ctx->mixer_res;
382 unsigned long flags;
383 struct hdmi_win_data *win_data;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900384 unsigned int x_ratio, y_ratio;
YoungJun Cho782953e2013-07-01 13:04:12 +0900385 unsigned int buf_num = 1;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900386 dma_addr_t luma_addr[2], chroma_addr[2];
387 bool tiled_mode = false;
388 bool crcb_mode = false;
389 u32 val;
390
391 win_data = &ctx->win_data[win];
392
393 switch (win_data->pixel_format) {
394 case DRM_FORMAT_NV12MT:
395 tiled_mode = true;
Ville Syrjälä363b06a2012-05-14 11:08:51 +0900396 case DRM_FORMAT_NV12:
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900397 crcb_mode = false;
398 buf_num = 2;
399 break;
400 /* TODO: single buffer format NV12, NV21 */
401 default:
402 /* ignore pixel format at disable time */
403 if (!win_data->dma_addr)
404 break;
405
406 DRM_ERROR("pixel format for vp is wrong [%d].\n",
407 win_data->pixel_format);
408 return;
409 }
410
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900411 /* scaling feature: (src << 16) / dst */
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900412 x_ratio = (win_data->src_width << 16) / win_data->crtc_width;
413 y_ratio = (win_data->src_height << 16) / win_data->crtc_height;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900414
415 if (buf_num == 2) {
416 luma_addr[0] = win_data->dma_addr;
417 chroma_addr[0] = win_data->chroma_dma_addr;
418 } else {
419 luma_addr[0] = win_data->dma_addr;
420 chroma_addr[0] = win_data->dma_addr
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900421 + (win_data->fb_width * win_data->fb_height);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900422 }
423
424 if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) {
425 ctx->interlace = true;
426 if (tiled_mode) {
427 luma_addr[1] = luma_addr[0] + 0x40;
428 chroma_addr[1] = chroma_addr[0] + 0x40;
429 } else {
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900430 luma_addr[1] = luma_addr[0] + win_data->fb_width;
431 chroma_addr[1] = chroma_addr[0] + win_data->fb_width;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900432 }
433 } else {
434 ctx->interlace = false;
435 luma_addr[1] = 0;
436 chroma_addr[1] = 0;
437 }
438
439 spin_lock_irqsave(&res->reg_slock, flags);
440 mixer_vsync_set_update(ctx, false);
441
442 /* interlace or progressive scan mode */
443 val = (ctx->interlace ? ~0 : 0);
444 vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
445
446 /* setup format */
447 val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
448 val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
449 vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
450
451 /* setting size of input image */
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900452 vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(win_data->fb_width) |
453 VP_IMG_VSIZE(win_data->fb_height));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900454 /* chroma height has to reduced by 2 to avoid chroma distorions */
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900455 vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(win_data->fb_width) |
456 VP_IMG_VSIZE(win_data->fb_height / 2));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900457
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900458 vp_reg_write(res, VP_SRC_WIDTH, win_data->src_width);
459 vp_reg_write(res, VP_SRC_HEIGHT, win_data->src_height);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900460 vp_reg_write(res, VP_SRC_H_POSITION,
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900461 VP_SRC_H_POSITION_VAL(win_data->fb_x));
462 vp_reg_write(res, VP_SRC_V_POSITION, win_data->fb_y);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900463
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900464 vp_reg_write(res, VP_DST_WIDTH, win_data->crtc_width);
465 vp_reg_write(res, VP_DST_H_POSITION, win_data->crtc_x);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900466 if (ctx->interlace) {
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900467 vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height / 2);
468 vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y / 2);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900469 } else {
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900470 vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height);
471 vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900472 }
473
474 vp_reg_write(res, VP_H_RATIO, x_ratio);
475 vp_reg_write(res, VP_V_RATIO, y_ratio);
476
477 vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
478
479 /* set buffer address to vp */
480 vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
481 vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
482 vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
483 vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
484
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900485 mixer_cfg_scan(ctx, win_data->mode_height);
486 mixer_cfg_rgb_fmt(ctx, win_data->mode_height);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900487 mixer_cfg_layer(ctx, win, true);
488 mixer_run(ctx);
489
490 mixer_vsync_set_update(ctx, true);
491 spin_unlock_irqrestore(&res->reg_slock, flags);
492
493 vp_regs_dump(ctx);
494}
495
Rahul Sharmaaaf8b492012-10-04 20:48:53 +0530496static void mixer_layer_update(struct mixer_context *ctx)
497{
498 struct mixer_resources *res = &ctx->mixer_res;
499 u32 val;
500
501 val = mixer_reg_read(res, MXR_CFG);
502
503 /* allow one update per vsync only */
504 if (!(val & MXR_CFG_LAYER_UPDATE_COUNT_MASK))
505 mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
506}
507
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900508static void mixer_graph_buffer(struct mixer_context *ctx, int win)
509{
510 struct mixer_resources *res = &ctx->mixer_res;
511 unsigned long flags;
512 struct hdmi_win_data *win_data;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900513 unsigned int x_ratio, y_ratio;
514 unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900515 dma_addr_t dma_addr;
516 unsigned int fmt;
517 u32 val;
518
519 win_data = &ctx->win_data[win];
520
521 #define RGB565 4
522 #define ARGB1555 5
523 #define ARGB4444 6
524 #define ARGB8888 7
525
526 switch (win_data->bpp) {
527 case 16:
528 fmt = ARGB4444;
529 break;
530 case 32:
531 fmt = ARGB8888;
532 break;
533 default:
534 fmt = ARGB8888;
535 }
536
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900537 /* 2x scaling feature */
538 x_ratio = 0;
539 y_ratio = 0;
540
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900541 dst_x_offset = win_data->crtc_x;
542 dst_y_offset = win_data->crtc_y;
543
544 /* converting dma address base and source offset */
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900545 dma_addr = win_data->dma_addr
546 + (win_data->fb_x * win_data->bpp >> 3)
547 + (win_data->fb_y * win_data->fb_width * win_data->bpp >> 3);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900548 src_x_offset = 0;
549 src_y_offset = 0;
550
551 if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE)
552 ctx->interlace = true;
553 else
554 ctx->interlace = false;
555
556 spin_lock_irqsave(&res->reg_slock, flags);
557 mixer_vsync_set_update(ctx, false);
558
559 /* setup format */
560 mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
561 MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
562
563 /* setup geometry */
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900564 mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), win_data->fb_width);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900565
Rahul Sharmadef5e092013-06-19 18:21:08 +0530566 /* setup display size */
567 if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
568 win == MIXER_DEFAULT_WIN) {
569 val = MXR_MXR_RES_HEIGHT(win_data->fb_height);
570 val |= MXR_MXR_RES_WIDTH(win_data->fb_width);
571 mixer_reg_write(res, MXR_RESOLUTION, val);
572 }
573
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900574 val = MXR_GRP_WH_WIDTH(win_data->crtc_width);
575 val |= MXR_GRP_WH_HEIGHT(win_data->crtc_height);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900576 val |= MXR_GRP_WH_H_SCALE(x_ratio);
577 val |= MXR_GRP_WH_V_SCALE(y_ratio);
578 mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
579
580 /* setup offsets in source image */
581 val = MXR_GRP_SXY_SX(src_x_offset);
582 val |= MXR_GRP_SXY_SY(src_y_offset);
583 mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);
584
585 /* setup offsets in display image */
586 val = MXR_GRP_DXY_DX(dst_x_offset);
587 val |= MXR_GRP_DXY_DY(dst_y_offset);
588 mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
589
590 /* set buffer address to mixer */
591 mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
592
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900593 mixer_cfg_scan(ctx, win_data->mode_height);
594 mixer_cfg_rgb_fmt(ctx, win_data->mode_height);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900595 mixer_cfg_layer(ctx, win, true);
Rahul Sharmaaaf8b492012-10-04 20:48:53 +0530596
597 /* layer update mandatory for mixer 16.0.33.0 */
Rahul Sharmadef5e092013-06-19 18:21:08 +0530598 if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
599 ctx->mxr_ver == MXR_VER_128_0_0_184)
Rahul Sharmaaaf8b492012-10-04 20:48:53 +0530600 mixer_layer_update(ctx);
601
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900602 mixer_run(ctx);
603
604 mixer_vsync_set_update(ctx, true);
605 spin_unlock_irqrestore(&res->reg_slock, flags);
606}
607
608static void vp_win_reset(struct mixer_context *ctx)
609{
610 struct mixer_resources *res = &ctx->mixer_res;
611 int tries = 100;
612
613 vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
614 for (tries = 100; tries; --tries) {
615 /* waiting until VP_SRESET_PROCESSING is 0 */
616 if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
617 break;
Sean Paul09760ea2013-01-14 17:03:20 -0500618 usleep_range(10000, 12000);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900619 }
620 WARN(tries == 0, "failed to reset Video Processor\n");
621}
622
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900623static void mixer_win_reset(struct mixer_context *ctx)
624{
625 struct mixer_resources *res = &ctx->mixer_res;
626 unsigned long flags;
627 u32 val; /* value stored to register */
628
629 spin_lock_irqsave(&res->reg_slock, flags);
630 mixer_vsync_set_update(ctx, false);
631
632 mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
633
634 /* set output in RGB888 mode */
635 mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
636
637 /* 16 beat burst in DMA */
638 mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
639 MXR_STATUS_BURST_MASK);
640
641 /* setting default layer priority: layer1 > layer0 > video
642 * because typical usage scenario would be
643 * layer1 - OSD
644 * layer0 - framebuffer
645 * video - video overlay
646 */
647 val = MXR_LAYER_CFG_GRP1_VAL(3);
648 val |= MXR_LAYER_CFG_GRP0_VAL(2);
Rahul Sharma1b8e5742012-10-04 20:48:52 +0530649 if (ctx->vp_enabled)
650 val |= MXR_LAYER_CFG_VP_VAL(1);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900651 mixer_reg_write(res, MXR_LAYER_CFG, val);
652
653 /* setting background color */
654 mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
655 mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
656 mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);
657
658 /* setting graphical layers */
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900659 val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
660 val |= MXR_GRP_CFG_WIN_BLEND_EN;
661 val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */
662
Sean Paul0377f4e2013-04-25 15:13:26 -0400663 /* Don't blend layer 0 onto the mixer background */
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900664 mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val);
Sean Paul0377f4e2013-04-25 15:13:26 -0400665
666 /* Blend layer 1 into layer 0 */
667 val |= MXR_GRP_CFG_BLEND_PRE_MUL;
668 val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900669 mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val);
670
Seung-Woo Kim57366032012-05-15 17:22:08 +0900671 /* setting video layers */
672 val = MXR_GRP_CFG_ALPHA_VAL(0);
673 mixer_reg_write(res, MXR_VIDEO_CFG, val);
674
Rahul Sharma1b8e5742012-10-04 20:48:52 +0530675 if (ctx->vp_enabled) {
676 /* configuration of Video Processor Registers */
677 vp_win_reset(ctx);
678 vp_default_filter(res);
679 }
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900680
681 /* disable all layers */
682 mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
683 mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
Rahul Sharma1b8e5742012-10-04 20:48:52 +0530684 if (ctx->vp_enabled)
685 mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900686
687 mixer_vsync_set_update(ctx, true);
688 spin_unlock_irqrestore(&res->reg_slock, flags);
689}
690
Sean Paul45517892014-01-30 16:19:05 -0500691static irqreturn_t mixer_irq_handler(int irq, void *arg)
692{
693 struct mixer_context *ctx = arg;
694 struct mixer_resources *res = &ctx->mixer_res;
695 u32 val, base, shadow;
696
697 spin_lock(&res->reg_slock);
698
699 /* read interrupt status for handling and clearing flags for VSYNC */
700 val = mixer_reg_read(res, MXR_INT_STATUS);
701
702 /* handling VSYNC */
703 if (val & MXR_INT_STATUS_VSYNC) {
704 /* interlace scan need to check shadow register */
705 if (ctx->interlace) {
706 base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
707 shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
708 if (base != shadow)
709 goto out;
710
711 base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
712 shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
713 if (base != shadow)
714 goto out;
715 }
716
717 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
718 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
719
720 /* set wait vsync event to zero and wake up queue. */
721 if (atomic_read(&ctx->wait_vsync_event)) {
722 atomic_set(&ctx->wait_vsync_event, 0);
723 wake_up(&ctx->wait_vsync_queue);
724 }
725 }
726
727out:
728 /* clear interrupts */
729 if (~val & MXR_INT_EN_VSYNC) {
730 /* vsync interrupt use different bit for read and clear */
731 val &= ~MXR_INT_EN_VSYNC;
732 val |= MXR_INT_CLEAR_VSYNC;
733 }
734 mixer_reg_write(res, MXR_INT_STATUS, val);
735
736 spin_unlock(&res->reg_slock);
737
738 return IRQ_HANDLED;
739}
740
741static int mixer_resources_init(struct mixer_context *mixer_ctx)
742{
743 struct device *dev = &mixer_ctx->pdev->dev;
744 struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
745 struct resource *res;
746 int ret;
747
748 spin_lock_init(&mixer_res->reg_slock);
749
750 mixer_res->mixer = devm_clk_get(dev, "mixer");
751 if (IS_ERR(mixer_res->mixer)) {
752 dev_err(dev, "failed to get clock 'mixer'\n");
753 return -ENODEV;
754 }
755
756 mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
757 if (IS_ERR(mixer_res->sclk_hdmi)) {
758 dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
759 return -ENODEV;
760 }
761 res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
762 if (res == NULL) {
763 dev_err(dev, "get memory resource failed.\n");
764 return -ENXIO;
765 }
766
767 mixer_res->mixer_regs = devm_ioremap(dev, res->start,
768 resource_size(res));
769 if (mixer_res->mixer_regs == NULL) {
770 dev_err(dev, "register mapping failed.\n");
771 return -ENXIO;
772 }
773
774 res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
775 if (res == NULL) {
776 dev_err(dev, "get interrupt resource failed.\n");
777 return -ENXIO;
778 }
779
780 ret = devm_request_irq(dev, res->start, mixer_irq_handler,
781 0, "drm_mixer", mixer_ctx);
782 if (ret) {
783 dev_err(dev, "request interrupt failed.\n");
784 return ret;
785 }
786 mixer_res->irq = res->start;
787
788 return 0;
789}
790
791static int vp_resources_init(struct mixer_context *mixer_ctx)
792{
793 struct device *dev = &mixer_ctx->pdev->dev;
794 struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
795 struct resource *res;
796
797 mixer_res->vp = devm_clk_get(dev, "vp");
798 if (IS_ERR(mixer_res->vp)) {
799 dev_err(dev, "failed to get clock 'vp'\n");
800 return -ENODEV;
801 }
802 mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
803 if (IS_ERR(mixer_res->sclk_mixer)) {
804 dev_err(dev, "failed to get clock 'sclk_mixer'\n");
805 return -ENODEV;
806 }
807 mixer_res->sclk_dac = devm_clk_get(dev, "sclk_dac");
808 if (IS_ERR(mixer_res->sclk_dac)) {
809 dev_err(dev, "failed to get clock 'sclk_dac'\n");
810 return -ENODEV;
811 }
812
813 if (mixer_res->sclk_hdmi)
814 clk_set_parent(mixer_res->sclk_mixer, mixer_res->sclk_hdmi);
815
816 res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
817 if (res == NULL) {
818 dev_err(dev, "get memory resource failed.\n");
819 return -ENXIO;
820 }
821
822 mixer_res->vp_regs = devm_ioremap(dev, res->start,
823 resource_size(res));
824 if (mixer_res->vp_regs == NULL) {
825 dev_err(dev, "register mapping failed.\n");
826 return -ENXIO;
827 }
828
829 return 0;
830}
831
Sean Paulf041b252014-01-30 16:19:15 -0500832static int mixer_initialize(struct exynos_drm_manager *mgr,
833 struct drm_device *drm_dev, int pipe)
Sean Paul45517892014-01-30 16:19:05 -0500834{
835 int ret;
Sean Paulf041b252014-01-30 16:19:15 -0500836 struct mixer_context *mixer_ctx = mgr->ctx;
Sean Paul45517892014-01-30 16:19:05 -0500837
838 mixer_ctx->drm_dev = drm_dev;
Sean Paulf041b252014-01-30 16:19:15 -0500839 mixer_ctx->pipe = pipe;
Sean Paul45517892014-01-30 16:19:05 -0500840
841 /* acquire resources: regs, irqs, clocks */
842 ret = mixer_resources_init(mixer_ctx);
843 if (ret) {
844 DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
845 return ret;
846 }
847
848 if (mixer_ctx->vp_enabled) {
849 /* acquire vp resources: regs, irqs, clocks */
850 ret = vp_resources_init(mixer_ctx);
851 if (ret) {
852 DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
853 return ret;
854 }
855 }
856
Sean Paulf041b252014-01-30 16:19:15 -0500857 if (!is_drm_iommu_supported(mixer_ctx->drm_dev))
858 return 0;
859
860 return drm_iommu_attach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
Sean Paul45517892014-01-30 16:19:05 -0500861}
862
Sean Paulf041b252014-01-30 16:19:15 -0500863static void mixer_mgr_remove(struct exynos_drm_manager *mgr)
Inki Dae1055b392012-10-19 17:37:35 +0900864{
Sean Paulf041b252014-01-30 16:19:15 -0500865 struct mixer_context *mixer_ctx = mgr->ctx;
Inki Dae1055b392012-10-19 17:37:35 +0900866
Sean Paulf041b252014-01-30 16:19:15 -0500867 if (is_drm_iommu_supported(mixer_ctx->drm_dev))
868 drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
Inki Dae1055b392012-10-19 17:37:35 +0900869}
870
Sean Paulf041b252014-01-30 16:19:15 -0500871static int mixer_enable_vblank(struct exynos_drm_manager *mgr)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900872{
Sean Paulf041b252014-01-30 16:19:15 -0500873 struct mixer_context *mixer_ctx = mgr->ctx;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900874 struct mixer_resources *res = &mixer_ctx->mixer_res;
875
Sean Paulf041b252014-01-30 16:19:15 -0500876 if (!mixer_ctx->powered) {
877 mixer_ctx->int_en |= MXR_INT_EN_VSYNC;
878 return 0;
879 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900880
881 /* enable vsync interrupt */
882 mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC,
883 MXR_INT_EN_VSYNC);
884
885 return 0;
886}
887
Sean Paulf041b252014-01-30 16:19:15 -0500888static void mixer_disable_vblank(struct exynos_drm_manager *mgr)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900889{
Sean Paulf041b252014-01-30 16:19:15 -0500890 struct mixer_context *mixer_ctx = mgr->ctx;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900891 struct mixer_resources *res = &mixer_ctx->mixer_res;
892
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900893 /* disable vsync interrupt */
894 mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
895}
896
Sean Paulf041b252014-01-30 16:19:15 -0500897static void mixer_win_mode_set(struct exynos_drm_manager *mgr,
898 struct exynos_drm_overlay *overlay)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900899{
Sean Paulf041b252014-01-30 16:19:15 -0500900 struct mixer_context *mixer_ctx = mgr->ctx;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900901 struct hdmi_win_data *win_data;
902 int win;
903
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900904 if (!overlay) {
905 DRM_ERROR("overlay is NULL\n");
906 return;
907 }
908
909 DRM_DEBUG_KMS("set [%d]x[%d] at (%d,%d) to [%d]x[%d] at (%d,%d)\n",
910 overlay->fb_width, overlay->fb_height,
911 overlay->fb_x, overlay->fb_y,
912 overlay->crtc_width, overlay->crtc_height,
913 overlay->crtc_x, overlay->crtc_y);
914
915 win = overlay->zpos;
916 if (win == DEFAULT_ZPOS)
Joonyoung Shima2ee1512012-04-05 20:49:25 +0900917 win = MIXER_DEFAULT_WIN;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900918
Krzysztof Kozlowski1586d802013-05-27 15:00:43 +0900919 if (win < 0 || win >= MIXER_WIN_NR) {
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900920 DRM_ERROR("mixer window[%d] is wrong\n", win);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900921 return;
922 }
923
924 win_data = &mixer_ctx->win_data[win];
925
926 win_data->dma_addr = overlay->dma_addr[0];
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900927 win_data->chroma_dma_addr = overlay->dma_addr[1];
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900928 win_data->pixel_format = overlay->pixel_format;
929 win_data->bpp = overlay->bpp;
930
931 win_data->crtc_x = overlay->crtc_x;
932 win_data->crtc_y = overlay->crtc_y;
933 win_data->crtc_width = overlay->crtc_width;
934 win_data->crtc_height = overlay->crtc_height;
935
936 win_data->fb_x = overlay->fb_x;
937 win_data->fb_y = overlay->fb_y;
938 win_data->fb_width = overlay->fb_width;
939 win_data->fb_height = overlay->fb_height;
Seung-Woo Kim8dcb96b2012-04-24 18:52:22 +0900940 win_data->src_width = overlay->src_width;
941 win_data->src_height = overlay->src_height;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900942
943 win_data->mode_width = overlay->mode_width;
944 win_data->mode_height = overlay->mode_height;
945
946 win_data->scan_flags = overlay->scan_flag;
947}
948
Sean Paulf041b252014-01-30 16:19:15 -0500949static void mixer_win_commit(struct exynos_drm_manager *mgr, int zpos)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900950{
Sean Paulf041b252014-01-30 16:19:15 -0500951 struct mixer_context *mixer_ctx = mgr->ctx;
952 int win = zpos == DEFAULT_ZPOS ? MIXER_DEFAULT_WIN : zpos;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900953
YoungJun Chocbc4c332013-06-12 10:44:40 +0900954 DRM_DEBUG_KMS("win: %d\n", win);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900955
Shirish Sdda90122013-01-23 22:03:18 -0500956 mutex_lock(&mixer_ctx->mixer_mutex);
957 if (!mixer_ctx->powered) {
958 mutex_unlock(&mixer_ctx->mixer_mutex);
959 return;
960 }
961 mutex_unlock(&mixer_ctx->mixer_mutex);
962
Rahul Sharma1b8e5742012-10-04 20:48:52 +0530963 if (win > 1 && mixer_ctx->vp_enabled)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900964 vp_video_buffer(mixer_ctx, win);
965 else
966 mixer_graph_buffer(mixer_ctx, win);
Prathyush Kdb43fd12012-12-06 20:16:05 +0530967
968 mixer_ctx->win_data[win].enabled = true;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900969}
970
Sean Paulf041b252014-01-30 16:19:15 -0500971static void mixer_win_disable(struct exynos_drm_manager *mgr, int zpos)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900972{
Sean Paulf041b252014-01-30 16:19:15 -0500973 struct mixer_context *mixer_ctx = mgr->ctx;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900974 struct mixer_resources *res = &mixer_ctx->mixer_res;
Sean Paulf041b252014-01-30 16:19:15 -0500975 int win = zpos == DEFAULT_ZPOS ? MIXER_DEFAULT_WIN : zpos;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900976 unsigned long flags;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900977
YoungJun Chocbc4c332013-06-12 10:44:40 +0900978 DRM_DEBUG_KMS("win: %d\n", win);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900979
Prathyush Kdb43fd12012-12-06 20:16:05 +0530980 mutex_lock(&mixer_ctx->mixer_mutex);
981 if (!mixer_ctx->powered) {
982 mutex_unlock(&mixer_ctx->mixer_mutex);
983 mixer_ctx->win_data[win].resume = false;
984 return;
985 }
986 mutex_unlock(&mixer_ctx->mixer_mutex);
987
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900988 spin_lock_irqsave(&res->reg_slock, flags);
989 mixer_vsync_set_update(mixer_ctx, false);
990
991 mixer_cfg_layer(mixer_ctx, win, false);
992
993 mixer_vsync_set_update(mixer_ctx, true);
994 spin_unlock_irqrestore(&res->reg_slock, flags);
Prathyush Kdb43fd12012-12-06 20:16:05 +0530995
996 mixer_ctx->win_data[win].enabled = false;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900997}
998
Sean Paulf041b252014-01-30 16:19:15 -0500999static void mixer_wait_for_vblank(struct exynos_drm_manager *mgr)
Rahul Sharma0ea68222013-01-15 08:11:06 -05001000{
Sean Paulf041b252014-01-30 16:19:15 -05001001 struct mixer_context *mixer_ctx = mgr->ctx;
Prathyush K8137a2e2012-12-06 20:16:01 +05301002
Prathyush K6e95d5e2012-12-06 20:16:03 +05301003 mutex_lock(&mixer_ctx->mixer_mutex);
1004 if (!mixer_ctx->powered) {
1005 mutex_unlock(&mixer_ctx->mixer_mutex);
1006 return;
1007 }
1008 mutex_unlock(&mixer_ctx->mixer_mutex);
1009
1010 atomic_set(&mixer_ctx->wait_vsync_event, 1);
1011
1012 /*
1013 * wait for MIXER to signal VSYNC interrupt or return after
1014 * timeout which is set to 50ms (refresh rate of 20).
1015 */
1016 if (!wait_event_timeout(mixer_ctx->wait_vsync_queue,
1017 !atomic_read(&mixer_ctx->wait_vsync_event),
Daniel Vetterbfd83032013-12-11 11:34:41 +01001018 HZ/20))
Prathyush K8137a2e2012-12-06 20:16:01 +05301019 DRM_DEBUG_KMS("vblank wait timed out.\n");
1020}
1021
Sean Paulf041b252014-01-30 16:19:15 -05001022static void mixer_window_suspend(struct exynos_drm_manager *mgr)
Prathyush Kdb43fd12012-12-06 20:16:05 +05301023{
Sean Paulf041b252014-01-30 16:19:15 -05001024 struct mixer_context *ctx = mgr->ctx;
Prathyush Kdb43fd12012-12-06 20:16:05 +05301025 struct hdmi_win_data *win_data;
1026 int i;
1027
1028 for (i = 0; i < MIXER_WIN_NR; i++) {
1029 win_data = &ctx->win_data[i];
1030 win_data->resume = win_data->enabled;
Sean Paulf041b252014-01-30 16:19:15 -05001031 mixer_win_disable(mgr, i);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301032 }
Sean Paulf041b252014-01-30 16:19:15 -05001033 mixer_wait_for_vblank(mgr);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301034}
1035
Sean Paulf041b252014-01-30 16:19:15 -05001036static void mixer_window_resume(struct exynos_drm_manager *mgr)
Prathyush Kdb43fd12012-12-06 20:16:05 +05301037{
Sean Paulf041b252014-01-30 16:19:15 -05001038 struct mixer_context *ctx = mgr->ctx;
Prathyush Kdb43fd12012-12-06 20:16:05 +05301039 struct hdmi_win_data *win_data;
1040 int i;
1041
1042 for (i = 0; i < MIXER_WIN_NR; i++) {
1043 win_data = &ctx->win_data[i];
1044 win_data->enabled = win_data->resume;
1045 win_data->resume = false;
Sean Paul87244fa2014-01-30 16:19:07 -05001046 if (win_data->enabled)
Sean Paulf041b252014-01-30 16:19:15 -05001047 mixer_win_commit(mgr, i);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301048 }
1049}
1050
Sean Paulf041b252014-01-30 16:19:15 -05001051static void mixer_poweron(struct exynos_drm_manager *mgr)
Prathyush Kdb43fd12012-12-06 20:16:05 +05301052{
Sean Paulf041b252014-01-30 16:19:15 -05001053 struct mixer_context *ctx = mgr->ctx;
Prathyush Kdb43fd12012-12-06 20:16:05 +05301054 struct mixer_resources *res = &ctx->mixer_res;
1055
Prathyush Kdb43fd12012-12-06 20:16:05 +05301056 mutex_lock(&ctx->mixer_mutex);
1057 if (ctx->powered) {
1058 mutex_unlock(&ctx->mixer_mutex);
1059 return;
1060 }
1061 ctx->powered = true;
1062 mutex_unlock(&ctx->mixer_mutex);
1063
Sean Paul0bfb1f82013-06-11 12:24:02 +05301064 clk_prepare_enable(res->mixer);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301065 if (ctx->vp_enabled) {
Sean Paul0bfb1f82013-06-11 12:24:02 +05301066 clk_prepare_enable(res->vp);
1067 clk_prepare_enable(res->sclk_mixer);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301068 }
1069
1070 mixer_reg_write(res, MXR_INT_EN, ctx->int_en);
1071 mixer_win_reset(ctx);
1072
Sean Paulf041b252014-01-30 16:19:15 -05001073 mixer_window_resume(mgr);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301074}
1075
Sean Paulf041b252014-01-30 16:19:15 -05001076static void mixer_poweroff(struct exynos_drm_manager *mgr)
Prathyush Kdb43fd12012-12-06 20:16:05 +05301077{
Sean Paulf041b252014-01-30 16:19:15 -05001078 struct mixer_context *ctx = mgr->ctx;
Prathyush Kdb43fd12012-12-06 20:16:05 +05301079 struct mixer_resources *res = &ctx->mixer_res;
1080
Prathyush Kdb43fd12012-12-06 20:16:05 +05301081 mutex_lock(&ctx->mixer_mutex);
1082 if (!ctx->powered)
1083 goto out;
1084 mutex_unlock(&ctx->mixer_mutex);
1085
Sean Paulf041b252014-01-30 16:19:15 -05001086 mixer_window_suspend(mgr);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301087
1088 ctx->int_en = mixer_reg_read(res, MXR_INT_EN);
1089
Sean Paul0bfb1f82013-06-11 12:24:02 +05301090 clk_disable_unprepare(res->mixer);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301091 if (ctx->vp_enabled) {
Sean Paul0bfb1f82013-06-11 12:24:02 +05301092 clk_disable_unprepare(res->vp);
1093 clk_disable_unprepare(res->sclk_mixer);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301094 }
1095
Prathyush Kdb43fd12012-12-06 20:16:05 +05301096 mutex_lock(&ctx->mixer_mutex);
1097 ctx->powered = false;
1098
1099out:
1100 mutex_unlock(&ctx->mixer_mutex);
1101}
1102
Sean Paulf041b252014-01-30 16:19:15 -05001103static void mixer_dpms(struct exynos_drm_manager *mgr, int mode)
Prathyush Kdb43fd12012-12-06 20:16:05 +05301104{
Sean Paulf041b252014-01-30 16:19:15 -05001105 struct mixer_context *mixer_ctx = mgr->ctx;
Prathyush Kdb43fd12012-12-06 20:16:05 +05301106
Prathyush Kdb43fd12012-12-06 20:16:05 +05301107 switch (mode) {
1108 case DRM_MODE_DPMS_ON:
Rahul Sharma000f1302012-11-28 11:30:24 +05301109 if (pm_runtime_suspended(mixer_ctx->dev))
1110 pm_runtime_get_sync(mixer_ctx->dev);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301111 break;
1112 case DRM_MODE_DPMS_STANDBY:
1113 case DRM_MODE_DPMS_SUSPEND:
1114 case DRM_MODE_DPMS_OFF:
Rahul Sharma000f1302012-11-28 11:30:24 +05301115 if (!pm_runtime_suspended(mixer_ctx->dev))
1116 pm_runtime_put_sync(mixer_ctx->dev);
Prathyush Kdb43fd12012-12-06 20:16:05 +05301117 break;
1118 default:
1119 DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode);
1120 break;
1121 }
1122}
1123
Sean Paulf041b252014-01-30 16:19:15 -05001124/* Only valid for Mixer version 16.0.33.0 */
1125int mixer_check_mode(struct drm_display_mode *mode)
1126{
1127 u32 w, h;
1128
1129 w = mode->hdisplay;
1130 h = mode->vdisplay;
1131
1132 DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
1133 mode->hdisplay, mode->vdisplay, mode->vrefresh,
1134 (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1135
1136 if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
1137 (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
1138 (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
1139 return 0;
1140
1141 return -EINVAL;
1142}
1143
1144static struct exynos_drm_manager_ops mixer_manager_ops = {
Sean Paul45517892014-01-30 16:19:05 -05001145 .initialize = mixer_initialize,
Sean Paulf041b252014-01-30 16:19:15 -05001146 .remove = mixer_mgr_remove,
1147 .dpms = mixer_dpms,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001148 .enable_vblank = mixer_enable_vblank,
1149 .disable_vblank = mixer_disable_vblank,
Prathyush K8137a2e2012-12-06 20:16:01 +05301150 .wait_for_vblank = mixer_wait_for_vblank,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001151 .win_mode_set = mixer_win_mode_set,
1152 .win_commit = mixer_win_commit,
1153 .win_disable = mixer_win_disable,
Sean Paulf041b252014-01-30 16:19:15 -05001154};
Rahul Sharma0ea68222013-01-15 08:11:06 -05001155
Sean Paulf041b252014-01-30 16:19:15 -05001156static struct exynos_drm_manager mixer_manager = {
1157 .type = EXYNOS_DISPLAY_TYPE_HDMI,
1158 .ops = &mixer_manager_ops,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001159};
1160
Rahul Sharmadef5e092013-06-19 18:21:08 +05301161static struct mixer_drv_data exynos5420_mxr_drv_data = {
1162 .version = MXR_VER_128_0_0_184,
1163 .is_vp_enabled = 0,
1164};
1165
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301166static struct mixer_drv_data exynos5250_mxr_drv_data = {
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301167 .version = MXR_VER_16_0_33_0,
1168 .is_vp_enabled = 0,
1169};
1170
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301171static struct mixer_drv_data exynos4210_mxr_drv_data = {
Rahul Sharma1e123442012-10-04 20:48:51 +05301172 .version = MXR_VER_0_0_0_16,
Rahul Sharma1b8e5742012-10-04 20:48:52 +05301173 .is_vp_enabled = 1,
Rahul Sharma1e123442012-10-04 20:48:51 +05301174};
1175
1176static struct platform_device_id mixer_driver_types[] = {
1177 {
1178 .name = "s5p-mixer",
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301179 .driver_data = (unsigned long)&exynos4210_mxr_drv_data,
Rahul Sharma1e123442012-10-04 20:48:51 +05301180 }, {
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301181 .name = "exynos5-mixer",
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301182 .driver_data = (unsigned long)&exynos5250_mxr_drv_data,
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301183 }, {
1184 /* end node */
1185 }
1186};
1187
1188static struct of_device_id mixer_match_types[] = {
1189 {
1190 .compatible = "samsung,exynos5-mixer",
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301191 .data = &exynos5250_mxr_drv_data,
1192 }, {
1193 .compatible = "samsung,exynos5250-mixer",
1194 .data = &exynos5250_mxr_drv_data,
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301195 }, {
Rahul Sharmadef5e092013-06-19 18:21:08 +05301196 .compatible = "samsung,exynos5420-mixer",
1197 .data = &exynos5420_mxr_drv_data,
1198 }, {
Rahul Sharma1e123442012-10-04 20:48:51 +05301199 /* end node */
1200 }
1201};
1202
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001203static int mixer_probe(struct platform_device *pdev)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001204{
1205 struct device *dev = &pdev->dev;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001206 struct mixer_context *ctx;
Rahul Sharma1e123442012-10-04 20:48:51 +05301207 struct mixer_drv_data *drv;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001208
1209 dev_info(dev, "probe start\n");
1210
Sean Paulf041b252014-01-30 16:19:15 -05001211 ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
1212 if (!ctx) {
1213 DRM_ERROR("failed to alloc mixer context.\n");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001214 return -ENOMEM;
Sean Paulf041b252014-01-30 16:19:15 -05001215 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001216
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001217 mutex_init(&ctx->mixer_mutex);
1218
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301219 if (dev->of_node) {
1220 const struct of_device_id *match;
Sachin Kamate436b092013-06-05 16:00:23 +09001221 match = of_match_node(mixer_match_types, dev->of_node);
Rahul Sharma2cdc53b2012-10-31 09:36:26 +05301222 drv = (struct mixer_drv_data *)match->data;
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301223 } else {
1224 drv = (struct mixer_drv_data *)
1225 platform_get_device_id(pdev)->driver_data;
1226 }
1227
Sean Paul45517892014-01-30 16:19:05 -05001228 ctx->pdev = pdev;
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001229 ctx->dev = dev;
Rahul Sharma1b8e5742012-10-04 20:48:52 +05301230 ctx->vp_enabled = drv->is_vp_enabled;
Rahul Sharma1e123442012-10-04 20:48:51 +05301231 ctx->mxr_ver = drv->version;
Daniel Vetter57ed0f72013-12-11 11:34:43 +01001232 init_waitqueue_head(&ctx->wait_vsync_queue);
Prathyush K6e95d5e2012-12-06 20:16:03 +05301233 atomic_set(&ctx->wait_vsync_event, 0);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001234
Sean Paulf041b252014-01-30 16:19:15 -05001235 mixer_manager.ctx = ctx;
1236 platform_set_drvdata(pdev, &mixer_manager);
1237 exynos_drm_manager_register(&mixer_manager);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001238
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001239 pm_runtime_enable(dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001240
1241 return 0;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001242}
1243
1244static int mixer_remove(struct platform_device *pdev)
1245{
Sachin Kamat9416dfa2012-06-19 11:47:41 +05301246 dev_info(&pdev->dev, "remove successful\n");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001247
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001248 pm_runtime_disable(&pdev->dev);
1249
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001250 return 0;
1251}
1252
Joonyoung Shimab27af82012-04-23 19:35:51 +09001253#ifdef CONFIG_PM_SLEEP
1254static int mixer_suspend(struct device *dev)
1255{
Sean Paulf041b252014-01-30 16:19:15 -05001256 struct exynos_drm_manager *mgr = get_mixer_manager(dev);
Joonyoung Shimab27af82012-04-23 19:35:51 +09001257
Rahul Sharma000f1302012-11-28 11:30:24 +05301258 if (pm_runtime_suspended(dev)) {
YoungJun Chocbc4c332013-06-12 10:44:40 +09001259 DRM_DEBUG_KMS("Already suspended\n");
Rahul Sharma000f1302012-11-28 11:30:24 +05301260 return 0;
1261 }
1262
Sean Paulf041b252014-01-30 16:19:15 -05001263 mixer_poweroff(mgr);
Joonyoung Shimab27af82012-04-23 19:35:51 +09001264
1265 return 0;
1266}
Rahul Sharma000f1302012-11-28 11:30:24 +05301267
1268static int mixer_resume(struct device *dev)
1269{
Sean Paulf041b252014-01-30 16:19:15 -05001270 struct exynos_drm_manager *mgr = get_mixer_manager(dev);
Rahul Sharma000f1302012-11-28 11:30:24 +05301271
Rahul Sharma000f1302012-11-28 11:30:24 +05301272 if (!pm_runtime_suspended(dev)) {
YoungJun Chocbc4c332013-06-12 10:44:40 +09001273 DRM_DEBUG_KMS("Already resumed\n");
Rahul Sharma000f1302012-11-28 11:30:24 +05301274 return 0;
1275 }
1276
Sean Paulf041b252014-01-30 16:19:15 -05001277 mixer_poweron(mgr);
Rahul Sharma000f1302012-11-28 11:30:24 +05301278
1279 return 0;
1280}
Joonyoung Shimab27af82012-04-23 19:35:51 +09001281#endif
1282
Rahul Sharma000f1302012-11-28 11:30:24 +05301283#ifdef CONFIG_PM_RUNTIME
1284static int mixer_runtime_suspend(struct device *dev)
1285{
Sean Paulf041b252014-01-30 16:19:15 -05001286 struct exynos_drm_manager *mgr = get_mixer_manager(dev);
Rahul Sharma000f1302012-11-28 11:30:24 +05301287
Sean Paulf041b252014-01-30 16:19:15 -05001288 mixer_poweroff(mgr);
Rahul Sharma000f1302012-11-28 11:30:24 +05301289
1290 return 0;
1291}
1292
1293static int mixer_runtime_resume(struct device *dev)
1294{
Sean Paulf041b252014-01-30 16:19:15 -05001295 struct exynos_drm_manager *mgr = get_mixer_manager(dev);
Rahul Sharma000f1302012-11-28 11:30:24 +05301296
Sean Paulf041b252014-01-30 16:19:15 -05001297 mixer_poweron(mgr);
Rahul Sharma000f1302012-11-28 11:30:24 +05301298
1299 return 0;
1300}
1301#endif
1302
1303static const struct dev_pm_ops mixer_pm_ops = {
1304 SET_SYSTEM_SLEEP_PM_OPS(mixer_suspend, mixer_resume)
1305 SET_RUNTIME_PM_OPS(mixer_runtime_suspend, mixer_runtime_resume, NULL)
1306};
Joonyoung Shimab27af82012-04-23 19:35:51 +09001307
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001308struct platform_driver mixer_driver = {
1309 .driver = {
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301310 .name = "exynos-mixer",
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001311 .owner = THIS_MODULE,
Joonyoung Shimab27af82012-04-23 19:35:51 +09001312 .pm = &mixer_pm_ops,
Rahul Sharmaaaf8b492012-10-04 20:48:53 +05301313 .of_match_table = mixer_match_types,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001314 },
1315 .probe = mixer_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001316 .remove = mixer_remove,
Rahul Sharma1e123442012-10-04 20:48:51 +05301317 .id_table = mixer_driver_types,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001318};