blob: ec48c59e84aebfd3272902760849276392221c27 [file] [log] [blame]
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301/*
2 * Copyright (C) 2016 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9#include <linux/bitops.h>
10#include <linux/init.h>
11#include <linux/io.h>
12#include <linux/kernel.h>
Andrew Jeffery7d29ed882016-12-20 18:05:48 +103013#include <linux/mfd/syscon.h>
Andrew Jeffery56e57cb2016-08-30 17:24:26 +093014#include <linux/mutex.h>
15#include <linux/of.h>
16#include <linux/platform_device.h>
17#include <linux/pinctrl/pinctrl.h>
18#include <linux/pinctrl/pinmux.h>
19#include <linux/pinctrl/pinconf.h>
20#include <linux/pinctrl/pinconf-generic.h>
21#include <linux/string.h>
22#include <linux/types.h>
23
24#include "../core.h"
25#include "../pinctrl-utils.h"
26#include "pinctrl-aspeed.h"
27
Andrew Jefferyefa56232019-06-28 12:08:37 +093028/*
29 * The "Multi-function Pins Mapping and Control" table in the SoC datasheet
30 * references registers by the device/offset mnemonic. The register macros
31 * below are named the same way to ease transcription and verification (as
32 * opposed to naming them e.g. PINMUX_CTRL_[0-9]). Further, signal expressions
33 * reference registers beyond those dedicated to pinmux, such as the system
34 * reset control and MAC clock configuration registers. The AST2500 goes a step
35 * further and references registers in the graphics IP block.
36 */
37#define SCU2C 0x2C /* Misc. Control Register */
38#define SCU3C 0x3C /* System Reset Control/Status Register */
39#define SCU48 0x48 /* MAC Interface Clock Delay Setting */
40#define HW_STRAP1 0x70 /* AST2400 strapping is 33 bits, is split */
41#define HW_REVISION_ID 0x7C /* Silicon revision ID register */
42#define SCU80 0x80 /* Multi-function Pin Control #1 */
43#define SCU84 0x84 /* Multi-function Pin Control #2 */
44#define SCU88 0x88 /* Multi-function Pin Control #3 */
45#define SCU8C 0x8C /* Multi-function Pin Control #4 */
46#define SCU90 0x90 /* Multi-function Pin Control #5 */
47#define SCU94 0x94 /* Multi-function Pin Control #6 */
48#define SCUA0 0xA0 /* Multi-function Pin Control #7 */
49#define SCUA4 0xA4 /* Multi-function Pin Control #8 */
50#define SCUA8 0xA8 /* Multi-function Pin Control #9 */
51#define SCUAC 0xAC /* Multi-function Pin Control #10 */
52#define HW_STRAP2 0xD0 /* Strapping */
53
Andrew Jeffery9ffac442017-07-18 14:54:53 +093054#define ASPEED_G5_NR_PINS 236
Andrew Jeffery56e57cb2016-08-30 17:24:26 +093055
Andrew Jeffery7d29ed882016-12-20 18:05:48 +103056#define COND1 { ASPEED_IP_SCU, SCU90, BIT(6), 0, 0 }
57#define COND2 { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 0, 0 }
Andrew Jeffery56e57cb2016-08-30 17:24:26 +093058
Andrew Jefferyf1337852016-12-20 18:05:50 +103059/* LHCR0 is offset from the end of the H8S/2168-compatible registers */
60#define LHCR0 0x20
61#define GFX064 0x64
62
Andrew Jeffery56e57cb2016-08-30 17:24:26 +093063#define B14 0
64SSSF_PIN_DECL(B14, GPIOA0, MAC1LINK, SIG_DESC_SET(SCU80, 0));
65
Andrew Jefferyf1337852016-12-20 18:05:50 +103066#define D14 1
67SSSF_PIN_DECL(D14, GPIOA1, MAC2LINK, SIG_DESC_SET(SCU80, 1));
68
69#define D13 2
70SIG_EXPR_LIST_DECL_SINGLE(SPI1CS1, SPI1CS1, SIG_DESC_SET(SCU80, 15));
71SIG_EXPR_LIST_DECL_SINGLE(TIMER3, TIMER3, SIG_DESC_SET(SCU80, 2));
72MS_PIN_DECL(D13, GPIOA2, SPI1CS1, TIMER3);
73FUNC_GROUP_DECL(SPI1CS1, D13);
74FUNC_GROUP_DECL(TIMER3, D13);
75
Andrew Jeffery56e57cb2016-08-30 17:24:26 +093076#define E13 3
77SSSF_PIN_DECL(E13, GPIOA3, TIMER4, SIG_DESC_SET(SCU80, 3));
78
79#define I2C9_DESC SIG_DESC_SET(SCU90, 22)
80
81#define C14 4
82SIG_EXPR_LIST_DECL_SINGLE(SCL9, I2C9, I2C9_DESC, COND1);
83SIG_EXPR_LIST_DECL_SINGLE(TIMER5, TIMER5, SIG_DESC_SET(SCU80, 4), COND1);
84MS_PIN_DECL(C14, GPIOA4, SCL9, TIMER5);
85
86FUNC_GROUP_DECL(TIMER5, C14);
87
88#define A13 5
89SIG_EXPR_LIST_DECL_SINGLE(SDA9, I2C9, I2C9_DESC, COND1);
90SIG_EXPR_LIST_DECL_SINGLE(TIMER6, TIMER6, SIG_DESC_SET(SCU80, 5), COND1);
91MS_PIN_DECL(A13, GPIOA5, SDA9, TIMER6);
92
93FUNC_GROUP_DECL(TIMER6, A13);
94
95FUNC_GROUP_DECL(I2C9, C14, A13);
96
97#define MDIO2_DESC SIG_DESC_SET(SCU90, 2)
98
99#define C13 6
100SIG_EXPR_LIST_DECL_SINGLE(MDC2, MDIO2, MDIO2_DESC, COND1);
101SIG_EXPR_LIST_DECL_SINGLE(TIMER7, TIMER7, SIG_DESC_SET(SCU80, 6), COND1);
102MS_PIN_DECL(C13, GPIOA6, MDC2, TIMER7);
103
104FUNC_GROUP_DECL(TIMER7, C13);
105
106#define B13 7
107SIG_EXPR_LIST_DECL_SINGLE(MDIO2, MDIO2, MDIO2_DESC, COND1);
108SIG_EXPR_LIST_DECL_SINGLE(TIMER8, TIMER8, SIG_DESC_SET(SCU80, 7), COND1);
109MS_PIN_DECL(B13, GPIOA7, MDIO2, TIMER8);
110
111FUNC_GROUP_DECL(TIMER8, B13);
112
113FUNC_GROUP_DECL(MDIO2, C13, B13);
114
Andrew Jefferyf1337852016-12-20 18:05:50 +1030115#define K19 8
116GPIO_PIN_DECL(K19, GPIOB0);
117
118#define L19 9
119GPIO_PIN_DECL(L19, GPIOB1);
120
121#define L18 10
122GPIO_PIN_DECL(L18, GPIOB2);
123
124#define K18 11
125GPIO_PIN_DECL(K18, GPIOB3);
126
127#define J20 12
128SSSF_PIN_DECL(J20, GPIOB4, USBCKI, SIG_DESC_SET(HW_STRAP1, 23));
129
130#define H21 13
131#define H21_DESC SIG_DESC_SET(SCU80, 13)
132SIG_EXPR_LIST_DECL_SINGLE(LPCPD, LPCPD, H21_DESC);
133SIG_EXPR_LIST_DECL_SINGLE(LPCSMI, LPCSMI, H21_DESC);
134MS_PIN_DECL(H21, GPIOB5, LPCPD, LPCSMI);
135FUNC_GROUP_DECL(LPCPD, H21);
136FUNC_GROUP_DECL(LPCSMI, H21);
137
138#define H22 14
139SSSF_PIN_DECL(H22, GPIOB6, LPCPME, SIG_DESC_SET(SCU80, 14));
140
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930141#define H20 15
142GPIO_PIN_DECL(H20, GPIOB7);
143
144#define SD1_DESC SIG_DESC_SET(SCU90, 0)
145
146#define C12 16
147#define I2C10_DESC SIG_DESC_SET(SCU90, 23)
148SIG_EXPR_LIST_DECL_SINGLE(SD1CLK, SD1, SD1_DESC);
149SIG_EXPR_LIST_DECL_SINGLE(SCL10, I2C10, I2C10_DESC);
150MS_PIN_DECL(C12, GPIOC0, SD1CLK, SCL10);
151
152#define A12 17
153SIG_EXPR_LIST_DECL_SINGLE(SD1CMD, SD1, SD1_DESC);
154SIG_EXPR_LIST_DECL_SINGLE(SDA10, I2C10, I2C10_DESC);
155MS_PIN_DECL(A12, GPIOC1, SD1CMD, SDA10);
156
157FUNC_GROUP_DECL(I2C10, C12, A12);
158
159#define B12 18
160#define I2C11_DESC SIG_DESC_SET(SCU90, 24)
161SIG_EXPR_LIST_DECL_SINGLE(SD1DAT0, SD1, SD1_DESC);
162SIG_EXPR_LIST_DECL_SINGLE(SCL11, I2C11, I2C11_DESC);
163MS_PIN_DECL(B12, GPIOC2, SD1DAT0, SCL11);
164
165#define D9 19
166SIG_EXPR_LIST_DECL_SINGLE(SD1DAT1, SD1, SD1_DESC);
167SIG_EXPR_LIST_DECL_SINGLE(SDA11, I2C11, I2C11_DESC);
168MS_PIN_DECL(D9, GPIOC3, SD1DAT1, SDA11);
169
170FUNC_GROUP_DECL(I2C11, B12, D9);
171
172#define D10 20
173#define I2C12_DESC SIG_DESC_SET(SCU90, 25)
174SIG_EXPR_LIST_DECL_SINGLE(SD1DAT2, SD1, SD1_DESC);
175SIG_EXPR_LIST_DECL_SINGLE(SCL12, I2C12, I2C12_DESC);
176MS_PIN_DECL(D10, GPIOC4, SD1DAT2, SCL12);
177
178#define E12 21
179SIG_EXPR_LIST_DECL_SINGLE(SD1DAT3, SD1, SD1_DESC);
180SIG_EXPR_LIST_DECL_SINGLE(SDA12, I2C12, I2C12_DESC);
181MS_PIN_DECL(E12, GPIOC5, SD1DAT3, SDA12);
182
183FUNC_GROUP_DECL(I2C12, D10, E12);
184
185#define C11 22
186#define I2C13_DESC SIG_DESC_SET(SCU90, 26)
187SIG_EXPR_LIST_DECL_SINGLE(SD1CD, SD1, SD1_DESC);
188SIG_EXPR_LIST_DECL_SINGLE(SCL13, I2C13, I2C13_DESC);
189MS_PIN_DECL(C11, GPIOC6, SD1CD, SCL13);
190
191#define B11 23
192SIG_EXPR_LIST_DECL_SINGLE(SD1WP, SD1, SD1_DESC);
193SIG_EXPR_LIST_DECL_SINGLE(SDA13, I2C13, I2C13_DESC);
194MS_PIN_DECL(B11, GPIOC7, SD1WP, SDA13);
195
196FUNC_GROUP_DECL(I2C13, C11, B11);
197FUNC_GROUP_DECL(SD1, C12, A12, B12, D9, D10, E12, C11, B11);
198
199#define SD2_DESC SIG_DESC_SET(SCU90, 1)
200#define GPID0_DESC SIG_DESC_SET(SCU8C, 8)
201#define GPID_DESC SIG_DESC_SET(HW_STRAP1, 21)
202
203#define F19 24
204SIG_EXPR_LIST_DECL_SINGLE(SD2CLK, SD2, SD2_DESC);
205SIG_EXPR_DECL(GPID0IN, GPID0, GPID0_DESC);
206SIG_EXPR_DECL(GPID0IN, GPID, GPID_DESC);
207SIG_EXPR_LIST_DECL_DUAL(GPID0IN, GPID0, GPID);
208MS_PIN_DECL(F19, GPIOD0, SD2CLK, GPID0IN);
209
210#define E21 25
211SIG_EXPR_LIST_DECL_SINGLE(SD2CMD, SD2, SD2_DESC);
212SIG_EXPR_DECL(GPID0OUT, GPID0, GPID0_DESC);
213SIG_EXPR_DECL(GPID0OUT, GPID, GPID_DESC);
214SIG_EXPR_LIST_DECL_DUAL(GPID0OUT, GPID0, GPID);
215MS_PIN_DECL(E21, GPIOD1, SD2CMD, GPID0OUT);
216
217FUNC_GROUP_DECL(GPID0, F19, E21);
218
219#define GPID2_DESC SIG_DESC_SET(SCU8C, 9)
220
Andrew Jeffery97e8c3f2016-09-28 00:20:14 +0930221#define F20 26
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930222SIG_EXPR_LIST_DECL_SINGLE(SD2DAT0, SD2, SD2_DESC);
223SIG_EXPR_DECL(GPID2IN, GPID2, GPID2_DESC);
224SIG_EXPR_DECL(GPID2IN, GPID, GPID_DESC);
225SIG_EXPR_LIST_DECL_DUAL(GPID2IN, GPID2, GPID);
Andrew Jeffery97e8c3f2016-09-28 00:20:14 +0930226MS_PIN_DECL(F20, GPIOD2, SD2DAT0, GPID2IN);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930227
Andrew Jeffery97e8c3f2016-09-28 00:20:14 +0930228#define D20 27
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930229SIG_EXPR_LIST_DECL_SINGLE(SD2DAT1, SD2, SD2_DESC);
230SIG_EXPR_DECL(GPID2OUT, GPID2, GPID2_DESC);
231SIG_EXPR_DECL(GPID2OUT, GPID, GPID_DESC);
232SIG_EXPR_LIST_DECL_DUAL(GPID2OUT, GPID2, GPID);
Andrew Jeffery97e8c3f2016-09-28 00:20:14 +0930233MS_PIN_DECL(D20, GPIOD3, SD2DAT1, GPID2OUT);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930234
Andrew Jeffery97e8c3f2016-09-28 00:20:14 +0930235FUNC_GROUP_DECL(GPID2, F20, D20);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930236
Andrew Jefferyf1337852016-12-20 18:05:50 +1030237#define GPID4_DESC SIG_DESC_SET(SCU8C, 10)
238
239#define D21 28
240SIG_EXPR_LIST_DECL_SINGLE(SD2DAT2, SD2, SD2_DESC);
241SIG_EXPR_DECL(GPID4IN, GPID4, GPID4_DESC);
242SIG_EXPR_DECL(GPID4IN, GPID, GPID_DESC);
243SIG_EXPR_LIST_DECL_DUAL(GPID4IN, GPID4, GPID);
244MS_PIN_DECL(D21, GPIOD4, SD2DAT2, GPID4IN);
245
246#define E20 29
247SIG_EXPR_LIST_DECL_SINGLE(SD2DAT3, SD2, SD2_DESC);
248SIG_EXPR_DECL(GPID4OUT, GPID4, GPID4_DESC);
249SIG_EXPR_DECL(GPID4OUT, GPID, GPID_DESC);
250SIG_EXPR_LIST_DECL_DUAL(GPID4OUT, GPID4, GPID);
251MS_PIN_DECL(E20, GPIOD5, SD2DAT3, GPID4OUT);
252
253FUNC_GROUP_DECL(GPID4, D21, E20);
254
255#define GPID6_DESC SIG_DESC_SET(SCU8C, 11)
256
257#define G18 30
258SIG_EXPR_LIST_DECL_SINGLE(SD2CD, SD2, SD2_DESC);
259SIG_EXPR_DECL(GPID6IN, GPID6, GPID6_DESC);
260SIG_EXPR_DECL(GPID6IN, GPID, GPID_DESC);
261SIG_EXPR_LIST_DECL_DUAL(GPID6IN, GPID6, GPID);
262MS_PIN_DECL(G18, GPIOD6, SD2CD, GPID6IN);
263
264#define C21 31
265SIG_EXPR_LIST_DECL_SINGLE(SD2WP, SD2, SD2_DESC);
266SIG_EXPR_DECL(GPID6OUT, GPID6, GPID6_DESC);
267SIG_EXPR_DECL(GPID6OUT, GPID, GPID_DESC);
268SIG_EXPR_LIST_DECL_DUAL(GPID6OUT, GPID6, GPID);
269MS_PIN_DECL(C21, GPIOD7, SD2WP, GPID6OUT);
270
271FUNC_GROUP_DECL(GPID6, G18, C21);
272FUNC_GROUP_DECL(SD2, F19, E21, F20, D20, D21, E20, G18, C21);
273
274#define GPIE_DESC SIG_DESC_SET(HW_STRAP1, 22)
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930275#define GPIE0_DESC SIG_DESC_SET(SCU8C, 12)
276
277#define B20 32
278SIG_EXPR_LIST_DECL_SINGLE(NCTS3, NCTS3, SIG_DESC_SET(SCU80, 16));
279SIG_EXPR_DECL(GPIE0IN, GPIE0, GPIE0_DESC);
280SIG_EXPR_DECL(GPIE0IN, GPIE, GPIE_DESC);
281SIG_EXPR_LIST_DECL_DUAL(GPIE0IN, GPIE0, GPIE);
282MS_PIN_DECL(B20, GPIOE0, NCTS3, GPIE0IN);
Andrew Jefferyf1337852016-12-20 18:05:50 +1030283FUNC_GROUP_DECL(NCTS3, B20);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930284
285#define C20 33
286SIG_EXPR_LIST_DECL_SINGLE(NDCD3, NDCD3, SIG_DESC_SET(SCU80, 17));
287SIG_EXPR_DECL(GPIE0OUT, GPIE0, GPIE0_DESC);
288SIG_EXPR_DECL(GPIE0OUT, GPIE, GPIE_DESC);
289SIG_EXPR_LIST_DECL_DUAL(GPIE0OUT, GPIE0, GPIE);
Andrew Jefferyd3dbabe2016-09-28 00:20:15 +0930290MS_PIN_DECL(C20, GPIOE1, NDCD3, GPIE0OUT);
Andrew Jefferyf1337852016-12-20 18:05:50 +1030291FUNC_GROUP_DECL(NDCD3, C20);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930292
293FUNC_GROUP_DECL(GPIE0, B20, C20);
294
Andrew Jefferyf1337852016-12-20 18:05:50 +1030295#define GPIE2_DESC SIG_DESC_SET(SCU8C, 13)
296
297#define F18 34
298SIG_EXPR_LIST_DECL_SINGLE(NDSR3, NDSR3, SIG_DESC_SET(SCU80, 18));
299SIG_EXPR_DECL(GPIE2IN, GPIE2, GPIE2_DESC);
300SIG_EXPR_DECL(GPIE2IN, GPIE, GPIE_DESC);
301SIG_EXPR_LIST_DECL_DUAL(GPIE2IN, GPIE2, GPIE);
302MS_PIN_DECL(F18, GPIOE2, NDSR3, GPIE2IN);
303FUNC_GROUP_DECL(NDSR3, F18);
304
305
306#define F17 35
307SIG_EXPR_LIST_DECL_SINGLE(NRI3, NRI3, SIG_DESC_SET(SCU80, 19));
308SIG_EXPR_DECL(GPIE2OUT, GPIE2, GPIE2_DESC);
309SIG_EXPR_DECL(GPIE2OUT, GPIE, GPIE_DESC);
310SIG_EXPR_LIST_DECL_DUAL(GPIE2OUT, GPIE2, GPIE);
311MS_PIN_DECL(F17, GPIOE3, NRI3, GPIE2OUT);
312FUNC_GROUP_DECL(NRI3, F17);
313
314FUNC_GROUP_DECL(GPIE2, F18, F17);
315
316#define GPIE4_DESC SIG_DESC_SET(SCU8C, 14)
317
318#define E18 36
319SIG_EXPR_LIST_DECL_SINGLE(NDTR3, NDTR3, SIG_DESC_SET(SCU80, 20));
320SIG_EXPR_DECL(GPIE4IN, GPIE4, GPIE4_DESC);
321SIG_EXPR_DECL(GPIE4IN, GPIE, GPIE_DESC);
322SIG_EXPR_LIST_DECL_DUAL(GPIE4IN, GPIE4, GPIE);
323MS_PIN_DECL(E18, GPIOE4, NDTR3, GPIE4IN);
324FUNC_GROUP_DECL(NDTR3, E18);
325
326#define D19 37
327SIG_EXPR_LIST_DECL_SINGLE(NRTS3, NRTS3, SIG_DESC_SET(SCU80, 21));
328SIG_EXPR_DECL(GPIE4OUT, GPIE4, GPIE4_DESC);
329SIG_EXPR_DECL(GPIE4OUT, GPIE, GPIE_DESC);
330SIG_EXPR_LIST_DECL_DUAL(GPIE4OUT, GPIE4, GPIE);
331MS_PIN_DECL(D19, GPIOE5, NRTS3, GPIE4OUT);
332FUNC_GROUP_DECL(NRTS3, D19);
333
334FUNC_GROUP_DECL(GPIE4, E18, D19);
335
336#define GPIE6_DESC SIG_DESC_SET(SCU8C, 15)
337
338#define A20 38
339SIG_EXPR_LIST_DECL_SINGLE(TXD3, TXD3, SIG_DESC_SET(SCU80, 22));
340SIG_EXPR_DECL(GPIE6IN, GPIE6, GPIE6_DESC);
341SIG_EXPR_DECL(GPIE6IN, GPIE, GPIE_DESC);
342SIG_EXPR_LIST_DECL_DUAL(GPIE6IN, GPIE6, GPIE);
343MS_PIN_DECL(A20, GPIOE6, TXD3, GPIE6IN);
344FUNC_GROUP_DECL(TXD3, A20);
345
346#define B19 39
347SIG_EXPR_LIST_DECL_SINGLE(RXD3, RXD3, SIG_DESC_SET(SCU80, 23));
348SIG_EXPR_DECL(GPIE6OUT, GPIE6, GPIE6_DESC);
349SIG_EXPR_DECL(GPIE6OUT, GPIE, GPIE_DESC);
350SIG_EXPR_LIST_DECL_DUAL(GPIE6OUT, GPIE6, GPIE);
351MS_PIN_DECL(B19, GPIOE7, RXD3, GPIE6OUT);
352FUNC_GROUP_DECL(RXD3, B19);
353
354FUNC_GROUP_DECL(GPIE6, A20, B19);
355
356#define LPCHC_DESC SIG_DESC_IP_SET(ASPEED_IP_LPC, LHCR0, 0)
357#define LPCPLUS_DESC SIG_DESC_SET(SCU90, 30)
358
359#define J19 40
360SIG_EXPR_DECL(LHAD0, LPCHC, LPCHC_DESC);
361SIG_EXPR_DECL(LHAD0, LPCPLUS, LPCPLUS_DESC);
362SIG_EXPR_LIST_DECL_DUAL(LHAD0, LPCHC, LPCPLUS);
363SIG_EXPR_LIST_DECL_SINGLE(NCTS4, NCTS4, SIG_DESC_SET(SCU80, 24));
364MS_PIN_DECL(J19, GPIOF0, LHAD0, NCTS4);
365FUNC_GROUP_DECL(NCTS4, J19);
366
367#define J18 41
368SIG_EXPR_DECL(LHAD1, LPCHC, LPCHC_DESC);
369SIG_EXPR_DECL(LHAD1, LPCPLUS, LPCPLUS_DESC);
370SIG_EXPR_LIST_DECL_DUAL(LHAD1, LPCHC, LPCPLUS);
371SIG_EXPR_LIST_DECL_SINGLE(NDCD4, NDCD4, SIG_DESC_SET(SCU80, 25));
372MS_PIN_DECL(J18, GPIOF1, LHAD1, NDCD4);
373FUNC_GROUP_DECL(NDCD4, J18);
374
375#define B22 42
376SIG_EXPR_DECL(LHAD2, LPCHC, LPCHC_DESC);
377SIG_EXPR_DECL(LHAD2, LPCPLUS, LPCPLUS_DESC);
378SIG_EXPR_LIST_DECL_DUAL(LHAD2, LPCHC, LPCPLUS);
379SIG_EXPR_LIST_DECL_SINGLE(NDSR4, NDSR4, SIG_DESC_SET(SCU80, 26));
380MS_PIN_DECL(B22, GPIOF2, LHAD2, NDSR4);
381FUNC_GROUP_DECL(NDSR4, B22);
382
383#define B21 43
384SIG_EXPR_DECL(LHAD3, LPCHC, LPCHC_DESC);
385SIG_EXPR_DECL(LHAD3, LPCPLUS, LPCPLUS_DESC);
386SIG_EXPR_LIST_DECL_DUAL(LHAD3, LPCHC, LPCPLUS);
387SIG_EXPR_LIST_DECL_SINGLE(NRI4, NRI4, SIG_DESC_SET(SCU80, 27));
388MS_PIN_DECL(B21, GPIOF3, LHAD3, NRI4);
389FUNC_GROUP_DECL(NRI4, B21);
390
391#define A21 44
392SIG_EXPR_DECL(LHCLK, LPCHC, LPCHC_DESC);
393SIG_EXPR_DECL(LHCLK, LPCPLUS, LPCPLUS_DESC);
394SIG_EXPR_LIST_DECL_DUAL(LHCLK, LPCHC, LPCPLUS);
395SIG_EXPR_LIST_DECL_SINGLE(NDTR4, NDTR4, SIG_DESC_SET(SCU80, 28));
396MS_PIN_DECL(A21, GPIOF4, LHCLK, NDTR4);
397FUNC_GROUP_DECL(NDTR4, A21);
398
399#define H19 45
400SIG_EXPR_DECL(LHFRAME, LPCHC, LPCHC_DESC);
401SIG_EXPR_DECL(LHFRAME, LPCPLUS, LPCPLUS_DESC);
402SIG_EXPR_LIST_DECL_DUAL(LHFRAME, LPCHC, LPCPLUS);
403SIG_EXPR_LIST_DECL_SINGLE(NRTS4, NRTS4, SIG_DESC_SET(SCU80, 29));
404MS_PIN_DECL(H19, GPIOF5, LHFRAME, NRTS4);
405FUNC_GROUP_DECL(NRTS4, H19);
406
407#define G17 46
408SIG_EXPR_LIST_DECL_SINGLE(LHSIRQ, LPCHC, LPCHC_DESC);
409SIG_EXPR_LIST_DECL_SINGLE(TXD4, TXD4, SIG_DESC_SET(SCU80, 30));
410MS_PIN_DECL(G17, GPIOF6, LHSIRQ, TXD4);
411FUNC_GROUP_DECL(TXD4, G17);
412
413#define H18 47
414SIG_EXPR_DECL(LHRST, LPCHC, LPCHC_DESC);
415SIG_EXPR_DECL(LHRST, LPCPLUS, LPCPLUS_DESC);
416SIG_EXPR_LIST_DECL_DUAL(LHRST, LPCHC, LPCPLUS);
417SIG_EXPR_LIST_DECL_SINGLE(RXD4, RXD4, SIG_DESC_SET(SCU80, 31));
418MS_PIN_DECL(H18, GPIOF7, LHRST, RXD4);
419FUNC_GROUP_DECL(RXD4, H18);
420
421FUNC_GROUP_DECL(LPCHC, J19, J18, B22, B21, A21, H19, G17, H18);
422FUNC_GROUP_DECL(LPCPLUS, J19, J18, B22, B21, A21, H19, H18);
423
424#define A19 48
425SIG_EXPR_LIST_DECL_SINGLE(SGPS1CK, SGPS1, COND1, SIG_DESC_SET(SCU84, 0));
426SS_PIN_DECL(A19, GPIOG0, SGPS1CK);
427
428#define E19 49
429SIG_EXPR_LIST_DECL_SINGLE(SGPS1LD, SGPS1, COND1, SIG_DESC_SET(SCU84, 1));
430SS_PIN_DECL(E19, GPIOG1, SGPS1LD);
431
432#define C19 50
433SIG_EXPR_LIST_DECL_SINGLE(SGPS1I0, SGPS1, COND1, SIG_DESC_SET(SCU84, 2));
434SS_PIN_DECL(C19, GPIOG2, SGPS1I0);
435
436#define E16 51
437SIG_EXPR_LIST_DECL_SINGLE(SGPS1I1, SGPS1, COND1, SIG_DESC_SET(SCU84, 3));
438SS_PIN_DECL(E16, GPIOG3, SGPS1I1);
439
440FUNC_GROUP_DECL(SGPS1, A19, E19, C19, E16);
441
442#define SGPS2_DESC SIG_DESC_SET(SCU94, 12)
443
444#define E17 52
445SIG_EXPR_LIST_DECL_SINGLE(SGPS2CK, SGPS2, COND1, SGPS2_DESC);
446SIG_EXPR_LIST_DECL_SINGLE(SALT1, SALT1, COND1, SIG_DESC_SET(SCU84, 4));
447MS_PIN_DECL(E17, GPIOG4, SGPS2CK, SALT1);
448FUNC_GROUP_DECL(SALT1, E17);
449
450#define D16 53
451SIG_EXPR_LIST_DECL_SINGLE(SGPS2LD, SGPS2, COND1, SGPS2_DESC);
452SIG_EXPR_LIST_DECL_SINGLE(SALT2, SALT2, COND1, SIG_DESC_SET(SCU84, 5));
453MS_PIN_DECL(D16, GPIOG5, SGPS2LD, SALT2);
454FUNC_GROUP_DECL(SALT2, D16);
455
456#define D15 54
457SIG_EXPR_LIST_DECL_SINGLE(SGPS2I0, SGPS2, COND1, SGPS2_DESC);
458SIG_EXPR_LIST_DECL_SINGLE(SALT3, SALT3, COND1, SIG_DESC_SET(SCU84, 6));
459MS_PIN_DECL(D15, GPIOG6, SGPS2I0, SALT3);
460FUNC_GROUP_DECL(SALT3, D15);
461
462#define E14 55
463SIG_EXPR_LIST_DECL_SINGLE(SGPS2I1, SGPS2, COND1, SGPS2_DESC);
464SIG_EXPR_LIST_DECL_SINGLE(SALT4, SALT4, COND1, SIG_DESC_SET(SCU84, 7));
465MS_PIN_DECL(E14, GPIOG7, SGPS2I1, SALT4);
466FUNC_GROUP_DECL(SALT4, E14);
467
468FUNC_GROUP_DECL(SGPS2, E17, D16, D15, E14);
469
470#define UART6_DESC SIG_DESC_SET(SCU90, 7)
471
472#define A18 56
473SIG_EXPR_LIST_DECL_SINGLE(DASHA18, DASHA18, COND1, SIG_DESC_SET(SCU94, 5));
474SIG_EXPR_LIST_DECL_SINGLE(NCTS6, UART6, COND1, UART6_DESC);
475MS_PIN_DECL(A18, GPIOH0, DASHA18, NCTS6);
476
477#define B18 57
478SIG_EXPR_LIST_DECL_SINGLE(DASHB18, DASHB18, COND1, SIG_DESC_SET(SCU94, 5));
479SIG_EXPR_LIST_DECL_SINGLE(NDCD6, UART6, COND1, UART6_DESC);
480MS_PIN_DECL(B18, GPIOH1, DASHB18, NDCD6);
481
482#define D17 58
483SIG_EXPR_LIST_DECL_SINGLE(DASHD17, DASHD17, COND1, SIG_DESC_SET(SCU94, 6));
484SIG_EXPR_LIST_DECL_SINGLE(NDSR6, UART6, COND1, UART6_DESC);
485MS_PIN_DECL(D17, GPIOH2, DASHD17, NDSR6);
486
487#define C17 59
488SIG_EXPR_LIST_DECL_SINGLE(DASHC17, DASHC17, COND1, SIG_DESC_SET(SCU94, 6));
489SIG_EXPR_LIST_DECL_SINGLE(NRI6, UART6, COND1, UART6_DESC);
490MS_PIN_DECL(C17, GPIOH3, DASHC17, NRI6);
491
492#define A17 60
493SIG_EXPR_LIST_DECL_SINGLE(DASHA17, DASHA17, COND1, SIG_DESC_SET(SCU94, 7));
494SIG_EXPR_LIST_DECL_SINGLE(NDTR6, UART6, COND1, UART6_DESC);
495MS_PIN_DECL(A17, GPIOH4, DASHA17, NDTR6);
496
497#define B17 61
498SIG_EXPR_LIST_DECL_SINGLE(DASHB17, DASHB17, COND1, SIG_DESC_SET(SCU94, 7));
499SIG_EXPR_LIST_DECL_SINGLE(NRTS6, UART6, COND1, UART6_DESC);
500MS_PIN_DECL(B17, GPIOH5, DASHB17, NRTS6);
501
502#define A16 62
503SIG_EXPR_LIST_DECL_SINGLE(TXD6, UART6, COND1, UART6_DESC);
504SS_PIN_DECL(A16, GPIOH6, TXD6);
505
506#define D18 63
507SIG_EXPR_LIST_DECL_SINGLE(RXD6, UART6, COND1, UART6_DESC);
508SS_PIN_DECL(D18, GPIOH7, RXD6);
509
510FUNC_GROUP_DECL(UART6, A18, B18, D17, C17, A17, B17, A16, D18);
511
Andrew Jeffery7d29ed882016-12-20 18:05:48 +1030512#define SPI1_DESC \
513 { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 1, 0 }
514#define SPI1DEBUG_DESC \
515 { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 2, 0 }
516#define SPI1PASSTHRU_DESC \
517 { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 3, 0 }
Andrew Jeffery8eb37af2016-09-28 00:20:16 +0930518
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930519#define C18 64
Andrew Jeffery8eb37af2016-09-28 00:20:16 +0930520SIG_EXPR_DECL(SYSCS, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
521SIG_EXPR_DECL(SYSCS, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
522SIG_EXPR_LIST_DECL_DUAL(SYSCS, SPI1DEBUG, SPI1PASSTHRU);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930523SS_PIN_DECL(C18, GPIOI0, SYSCS);
524
525#define E15 65
Andrew Jeffery8eb37af2016-09-28 00:20:16 +0930526SIG_EXPR_DECL(SYSCK, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
527SIG_EXPR_DECL(SYSCK, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
528SIG_EXPR_LIST_DECL_DUAL(SYSCK, SPI1DEBUG, SPI1PASSTHRU);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930529SS_PIN_DECL(E15, GPIOI1, SYSCK);
530
Andrew Jeffery8eb37af2016-09-28 00:20:16 +0930531#define B16 66
532SIG_EXPR_DECL(SYSMOSI, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
533SIG_EXPR_DECL(SYSMOSI, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
534SIG_EXPR_LIST_DECL_DUAL(SYSMOSI, SPI1DEBUG, SPI1PASSTHRU);
535SS_PIN_DECL(B16, GPIOI2, SYSMOSI);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930536
537#define C16 67
Andrew Jeffery8eb37af2016-09-28 00:20:16 +0930538SIG_EXPR_DECL(SYSMISO, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
539SIG_EXPR_DECL(SYSMISO, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
540SIG_EXPR_LIST_DECL_DUAL(SYSMISO, SPI1DEBUG, SPI1PASSTHRU);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930541SS_PIN_DECL(C16, GPIOI3, SYSMISO);
542
Andrew Jeffery8eb37af2016-09-28 00:20:16 +0930543#define VB_DESC SIG_DESC_SET(HW_STRAP1, 5)
544
545#define B15 68
546SIG_EXPR_DECL(SPI1CS0, SPI1, COND1, SPI1_DESC);
547SIG_EXPR_DECL(SPI1CS0, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
548SIG_EXPR_DECL(SPI1CS0, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
549SIG_EXPR_LIST_DECL(SPI1CS0, SIG_EXPR_PTR(SPI1CS0, SPI1),
550 SIG_EXPR_PTR(SPI1CS0, SPI1DEBUG),
551 SIG_EXPR_PTR(SPI1CS0, SPI1PASSTHRU));
552SIG_EXPR_LIST_DECL_SINGLE(VBCS, VGABIOSROM, COND1, VB_DESC);
553MS_PIN_DECL(B15, GPIOI4, SPI1CS0, VBCS);
554
555#define C15 69
556SIG_EXPR_DECL(SPI1CK, SPI1, COND1, SPI1_DESC);
557SIG_EXPR_DECL(SPI1CK, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
558SIG_EXPR_DECL(SPI1CK, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
559SIG_EXPR_LIST_DECL(SPI1CK, SIG_EXPR_PTR(SPI1CK, SPI1),
560 SIG_EXPR_PTR(SPI1CK, SPI1DEBUG),
561 SIG_EXPR_PTR(SPI1CK, SPI1PASSTHRU));
562SIG_EXPR_LIST_DECL_SINGLE(VBCK, VGABIOSROM, COND1, VB_DESC);
563MS_PIN_DECL(C15, GPIOI5, SPI1CK, VBCK);
564
565#define A14 70
566SIG_EXPR_DECL(SPI1MOSI, SPI1, COND1, SPI1_DESC);
567SIG_EXPR_DECL(SPI1MOSI, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
568SIG_EXPR_DECL(SPI1MOSI, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
569SIG_EXPR_LIST_DECL(SPI1MOSI, SIG_EXPR_PTR(SPI1MOSI, SPI1),
570 SIG_EXPR_PTR(SPI1MOSI, SPI1DEBUG),
571 SIG_EXPR_PTR(SPI1MOSI, SPI1PASSTHRU));
572SIG_EXPR_LIST_DECL_SINGLE(VBMOSI, VGABIOSROM, COND1, VB_DESC);
573MS_PIN_DECL(A14, GPIOI6, SPI1MOSI, VBMOSI);
574
575#define A15 71
576SIG_EXPR_DECL(SPI1MISO, SPI1, COND1, SPI1_DESC);
577SIG_EXPR_DECL(SPI1MISO, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
578SIG_EXPR_DECL(SPI1MISO, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
579SIG_EXPR_LIST_DECL(SPI1MISO, SIG_EXPR_PTR(SPI1MISO, SPI1),
580 SIG_EXPR_PTR(SPI1MISO, SPI1DEBUG),
581 SIG_EXPR_PTR(SPI1MISO, SPI1PASSTHRU));
582SIG_EXPR_LIST_DECL_SINGLE(VBMISO, VGABIOSROM, COND1, VB_DESC);
583MS_PIN_DECL(A15, GPIOI7, SPI1MISO, VBMISO);
584
585FUNC_GROUP_DECL(SPI1, B15, C15, A14, A15);
586FUNC_GROUP_DECL(SPI1DEBUG, C18, E15, B16, C16, B15, C15, A14, A15);
587FUNC_GROUP_DECL(SPI1PASSTHRU, C18, E15, B16, C16, B15, C15, A14, A15);
588FUNC_GROUP_DECL(VGABIOSROM, B15, C15, A14, A15);
589
590#define R2 72
591SIG_EXPR_LIST_DECL_SINGLE(SGPMCK, SGPM, SIG_DESC_SET(SCU84, 8));
592SS_PIN_DECL(R2, GPIOJ0, SGPMCK);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930593
594#define L2 73
595SIG_EXPR_LIST_DECL_SINGLE(SGPMLD, SGPM, SIG_DESC_SET(SCU84, 9));
596SS_PIN_DECL(L2, GPIOJ1, SGPMLD);
597
598#define N3 74
599SIG_EXPR_LIST_DECL_SINGLE(SGPMO, SGPM, SIG_DESC_SET(SCU84, 10));
600SS_PIN_DECL(N3, GPIOJ2, SGPMO);
601
602#define N4 75
603SIG_EXPR_LIST_DECL_SINGLE(SGPMI, SGPM, SIG_DESC_SET(SCU84, 11));
604SS_PIN_DECL(N4, GPIOJ3, SGPMI);
605
Hongwei Zhang76c4c592019-06-04 17:53:32 -0400606FUNC_GROUP_DECL(SGPM, R2, L2, N3, N4);
607
Andrew Jefferyf1337852016-12-20 18:05:50 +1030608#define N5 76
609SIG_EXPR_LIST_DECL_SINGLE(VGAHS, VGAHS, SIG_DESC_SET(SCU84, 12));
610SIG_EXPR_LIST_DECL_SINGLE(DASHN5, DASHN5, SIG_DESC_SET(SCU94, 8));
611MS_PIN_DECL(N5, GPIOJ4, VGAHS, DASHN5);
612FUNC_GROUP_DECL(VGAHS, N5);
613
614#define R4 77
615SIG_EXPR_LIST_DECL_SINGLE(VGAVS, VGAVS, SIG_DESC_SET(SCU84, 13));
616SIG_EXPR_LIST_DECL_SINGLE(DASHR4, DASHR4, SIG_DESC_SET(SCU94, 8));
617MS_PIN_DECL(R4, GPIOJ5, VGAVS, DASHR4);
618FUNC_GROUP_DECL(VGAVS, R4);
619
620#define R3 78
621SIG_EXPR_LIST_DECL_SINGLE(DDCCLK, DDCCLK, SIG_DESC_SET(SCU84, 14));
622SIG_EXPR_LIST_DECL_SINGLE(DASHR3, DASHR3, SIG_DESC_SET(SCU94, 9));
623MS_PIN_DECL(R3, GPIOJ6, DDCCLK, DASHR3);
624FUNC_GROUP_DECL(DDCCLK, R3);
625
626#define T3 79
627SIG_EXPR_LIST_DECL_SINGLE(DDCDAT, DDCDAT, SIG_DESC_SET(SCU84, 15));
628SIG_EXPR_LIST_DECL_SINGLE(DASHT3, DASHT3, SIG_DESC_SET(SCU94, 9));
629MS_PIN_DECL(T3, GPIOJ7, DDCDAT, DASHT3);
630FUNC_GROUP_DECL(DDCDAT, T3);
631
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930632#define I2C5_DESC SIG_DESC_SET(SCU90, 18)
633
634#define L3 80
635SIG_EXPR_LIST_DECL_SINGLE(SCL5, I2C5, I2C5_DESC);
636SS_PIN_DECL(L3, GPIOK0, SCL5);
637
638#define L4 81
639SIG_EXPR_LIST_DECL_SINGLE(SDA5, I2C5, I2C5_DESC);
640SS_PIN_DECL(L4, GPIOK1, SDA5);
641
642FUNC_GROUP_DECL(I2C5, L3, L4);
643
644#define I2C6_DESC SIG_DESC_SET(SCU90, 19)
645
646#define L1 82
647SIG_EXPR_LIST_DECL_SINGLE(SCL6, I2C6, I2C6_DESC);
648SS_PIN_DECL(L1, GPIOK2, SCL6);
649
650#define N2 83
651SIG_EXPR_LIST_DECL_SINGLE(SDA6, I2C6, I2C6_DESC);
652SS_PIN_DECL(N2, GPIOK3, SDA6);
653
654FUNC_GROUP_DECL(I2C6, L1, N2);
655
656#define I2C7_DESC SIG_DESC_SET(SCU90, 20)
657
658#define N1 84
659SIG_EXPR_LIST_DECL_SINGLE(SCL7, I2C7, I2C7_DESC);
660SS_PIN_DECL(N1, GPIOK4, SCL7);
661
662#define P1 85
663SIG_EXPR_LIST_DECL_SINGLE(SDA7, I2C7, I2C7_DESC);
664SS_PIN_DECL(P1, GPIOK5, SDA7);
665
666FUNC_GROUP_DECL(I2C7, N1, P1);
667
668#define I2C8_DESC SIG_DESC_SET(SCU90, 21)
669
670#define P2 86
671SIG_EXPR_LIST_DECL_SINGLE(SCL8, I2C8, I2C8_DESC);
672SS_PIN_DECL(P2, GPIOK6, SCL8);
673
674#define R1 87
675SIG_EXPR_LIST_DECL_SINGLE(SDA8, I2C8, I2C8_DESC);
676SS_PIN_DECL(R1, GPIOK7, SDA8);
677
678FUNC_GROUP_DECL(I2C8, P2, R1);
679
Andrew Jefferyf1337852016-12-20 18:05:50 +1030680#define T2 88
681SSSF_PIN_DECL(T2, GPIOL0, NCTS1, SIG_DESC_SET(SCU84, 16));
682
Andrew Jeffery7d29ed882016-12-20 18:05:48 +1030683#define VPIOFF0_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 0, 0 }
684#define VPIOFF1_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 1, 0 }
685#define VPI24_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 2, 0 }
686#define VPIRSVD_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 3, 0 }
Andrew Jefferyf1337852016-12-20 18:05:50 +1030687#define VPI_24_RSVD_DESC SIG_DESC_SET(SCU90, 5)
Andrew Jeffery7d29ed882016-12-20 18:05:48 +1030688
Andrew Jefferyf1337852016-12-20 18:05:50 +1030689#define T1 89
690#define T1_DESC SIG_DESC_SET(SCU84, 17)
691SIG_EXPR_LIST_DECL_SINGLE(VPIDE, VPI24, VPI_24_RSVD_DESC, T1_DESC, COND2);
692SIG_EXPR_LIST_DECL_SINGLE(NDCD1, NDCD1, T1_DESC, COND2);
693MS_PIN_DECL(T1, GPIOL1, VPIDE, NDCD1);
694FUNC_GROUP_DECL(NDCD1, T1);
695
696#define U1 90
697#define U1_DESC SIG_DESC_SET(SCU84, 18)
698SIG_EXPR_LIST_DECL_SINGLE(DASHU1, VPI24, VPI_24_RSVD_DESC, U1_DESC);
699SIG_EXPR_LIST_DECL_SINGLE(NDSR1, NDSR1, U1_DESC);
700MS_PIN_DECL(U1, GPIOL2, DASHU1, NDSR1);
701FUNC_GROUP_DECL(NDSR1, U1);
702
703#define U2 91
704#define U2_DESC SIG_DESC_SET(SCU84, 19)
705SIG_EXPR_LIST_DECL_SINGLE(VPIHS, VPI24, VPI_24_RSVD_DESC, U2_DESC, COND2);
706SIG_EXPR_LIST_DECL_SINGLE(NRI1, NRI1, U2_DESC, COND2);
707MS_PIN_DECL(U2, GPIOL3, VPIHS, NRI1);
708FUNC_GROUP_DECL(NRI1, U2);
709
710#define P4 92
711#define P4_DESC SIG_DESC_SET(SCU84, 20)
712SIG_EXPR_LIST_DECL_SINGLE(VPIVS, VPI24, VPI_24_RSVD_DESC, P4_DESC, COND2);
713SIG_EXPR_LIST_DECL_SINGLE(NDTR1, NDTR1, P4_DESC, COND2);
714MS_PIN_DECL(P4, GPIOL4, VPIVS, NDTR1);
715FUNC_GROUP_DECL(NDTR1, P4);
716
717#define P3 93
718#define P3_DESC SIG_DESC_SET(SCU84, 21)
719SIG_EXPR_LIST_DECL_SINGLE(VPICLK, VPI24, VPI_24_RSVD_DESC, P3_DESC, COND2);
720SIG_EXPR_LIST_DECL_SINGLE(NRTS1, NRTS1, P3_DESC, COND2);
721MS_PIN_DECL(P3, GPIOL5, VPICLK, NRTS1);
722FUNC_GROUP_DECL(NRTS1, P3);
723
724#define V1 94
725#define V1_DESC SIG_DESC_SET(SCU84, 22)
726SIG_EXPR_LIST_DECL_SINGLE(DASHV1, DASHV1, VPIRSVD_DESC, V1_DESC);
727SIG_EXPR_LIST_DECL_SINGLE(TXD1, TXD1, V1_DESC, COND2);
728MS_PIN_DECL(V1, GPIOL6, DASHV1, TXD1);
729FUNC_GROUP_DECL(TXD1, V1);
730
731#define W1 95
732#define W1_DESC SIG_DESC_SET(SCU84, 23)
733SIG_EXPR_LIST_DECL_SINGLE(DASHW1, DASHW1, VPIRSVD_DESC, W1_DESC);
734SIG_EXPR_LIST_DECL_SINGLE(RXD1, RXD1, W1_DESC, COND2);
735MS_PIN_DECL(W1, GPIOL7, DASHW1, RXD1);
736FUNC_GROUP_DECL(RXD1, W1);
737
738#define Y1 96
739#define Y1_DESC SIG_DESC_SET(SCU84, 24)
740SIG_EXPR_LIST_DECL_SINGLE(VPIB2, VPI24, VPI_24_RSVD_DESC, Y1_DESC, COND2);
741SIG_EXPR_LIST_DECL_SINGLE(NCTS2, NCTS2, Y1_DESC, COND2);
742MS_PIN_DECL(Y1, GPIOM0, VPIB2, NCTS2);
743FUNC_GROUP_DECL(NCTS2, Y1);
744
745#define AB2 97
746#define AB2_DESC SIG_DESC_SET(SCU84, 25)
747SIG_EXPR_LIST_DECL_SINGLE(VPIB3, VPI24, VPI_24_RSVD_DESC, AB2_DESC, COND2);
748SIG_EXPR_LIST_DECL_SINGLE(NDCD2, NDCD2, AB2_DESC, COND2);
749MS_PIN_DECL(AB2, GPIOM1, VPIB3, NDCD2);
750FUNC_GROUP_DECL(NDCD2, AB2);
751
752#define AA1 98
753#define AA1_DESC SIG_DESC_SET(SCU84, 26)
754SIG_EXPR_LIST_DECL_SINGLE(VPIB4, VPI24, VPI_24_RSVD_DESC, AA1_DESC, COND2);
755SIG_EXPR_LIST_DECL_SINGLE(NDSR2, NDSR2, AA1_DESC, COND2);
756MS_PIN_DECL(AA1, GPIOM2, VPIB4, NDSR2);
757FUNC_GROUP_DECL(NDSR2, AA1);
758
759#define Y2 99
760#define Y2_DESC SIG_DESC_SET(SCU84, 27)
761SIG_EXPR_LIST_DECL_SINGLE(VPIB5, VPI24, VPI_24_RSVD_DESC, Y2_DESC, COND2);
762SIG_EXPR_LIST_DECL_SINGLE(NRI2, NRI2, Y2_DESC, COND2);
763MS_PIN_DECL(Y2, GPIOM3, VPIB5, NRI2);
764FUNC_GROUP_DECL(NRI2, Y2);
765
766#define AA2 100
767#define AA2_DESC SIG_DESC_SET(SCU84, 28)
768SIG_EXPR_LIST_DECL_SINGLE(VPIB6, VPI24, VPI_24_RSVD_DESC, AA2_DESC, COND2);
769SIG_EXPR_LIST_DECL_SINGLE(NDTR2, NDTR2, AA2_DESC, COND2);
770MS_PIN_DECL(AA2, GPIOM4, VPIB6, NDTR2);
771FUNC_GROUP_DECL(NDTR2, AA2);
772
773#define P5 101
774#define P5_DESC SIG_DESC_SET(SCU84, 29)
775SIG_EXPR_LIST_DECL_SINGLE(VPIB7, VPI24, VPI_24_RSVD_DESC, P5_DESC, COND2);
776SIG_EXPR_LIST_DECL_SINGLE(NRTS2, NRTS2, P5_DESC, COND2);
777MS_PIN_DECL(P5, GPIOM5, VPIB7, NRTS2);
778FUNC_GROUP_DECL(NRTS2, P5);
779
780#define R5 102
781#define R5_DESC SIG_DESC_SET(SCU84, 30)
782SIG_EXPR_LIST_DECL_SINGLE(VPIB8, VPI24, VPI_24_RSVD_DESC, R5_DESC, COND2);
783SIG_EXPR_LIST_DECL_SINGLE(TXD2, TXD2, R5_DESC, COND2);
784MS_PIN_DECL(R5, GPIOM6, VPIB8, TXD2);
785FUNC_GROUP_DECL(TXD2, R5);
786
787#define T5 103
788#define T5_DESC SIG_DESC_SET(SCU84, 31)
789SIG_EXPR_LIST_DECL_SINGLE(VPIB9, VPI24, VPI_24_RSVD_DESC, T5_DESC, COND2);
790SIG_EXPR_LIST_DECL_SINGLE(RXD2, RXD2, T5_DESC, COND2);
791MS_PIN_DECL(T5, GPIOM7, VPIB9, RXD2);
792FUNC_GROUP_DECL(RXD2, T5);
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930793
794#define V2 104
795#define V2_DESC SIG_DESC_SET(SCU88, 0)
796SIG_EXPR_LIST_DECL_SINGLE(DASHN0, DASHN0, VPIRSVD_DESC, V2_DESC);
797SIG_EXPR_LIST_DECL_SINGLE(PWM0, PWM0, V2_DESC, COND2);
798MS_PIN_DECL(V2, GPION0, DASHN0, PWM0);
799FUNC_GROUP_DECL(PWM0, V2);
800
801#define W2 105
802#define W2_DESC SIG_DESC_SET(SCU88, 1)
803SIG_EXPR_LIST_DECL_SINGLE(DASHN1, DASHN1, VPIRSVD_DESC, W2_DESC);
804SIG_EXPR_LIST_DECL_SINGLE(PWM1, PWM1, W2_DESC, COND2);
805MS_PIN_DECL(W2, GPION1, DASHN1, PWM1);
806FUNC_GROUP_DECL(PWM1, W2);
807
808#define V3 106
809#define V3_DESC SIG_DESC_SET(SCU88, 2)
810SIG_EXPR_DECL(VPIG2, VPI24, VPI24_DESC, V3_DESC, COND2);
811SIG_EXPR_DECL(VPIG2, VPIRSVD, VPIRSVD_DESC, V3_DESC, COND2);
812SIG_EXPR_LIST_DECL_DUAL(VPIG2, VPI24, VPIRSVD);
813SIG_EXPR_LIST_DECL_SINGLE(PWM2, PWM2, V3_DESC, COND2);
814MS_PIN_DECL(V3, GPION2, VPIG2, PWM2);
815FUNC_GROUP_DECL(PWM2, V3);
816
817#define U3 107
818#define U3_DESC SIG_DESC_SET(SCU88, 3)
819SIG_EXPR_DECL(VPIG3, VPI24, VPI24_DESC, U3_DESC, COND2);
820SIG_EXPR_DECL(VPIG3, VPIRSVD, VPIRSVD_DESC, U3_DESC, COND2);
821SIG_EXPR_LIST_DECL_DUAL(VPIG3, VPI24, VPIRSVD);
822SIG_EXPR_LIST_DECL_SINGLE(PWM3, PWM3, U3_DESC, COND2);
823MS_PIN_DECL(U3, GPION3, VPIG3, PWM3);
824FUNC_GROUP_DECL(PWM3, U3);
825
826#define W3 108
827#define W3_DESC SIG_DESC_SET(SCU88, 4)
828SIG_EXPR_DECL(VPIG4, VPI24, VPI24_DESC, W3_DESC, COND2);
829SIG_EXPR_DECL(VPIG4, VPIRSVD, VPIRSVD_DESC, W3_DESC, COND2);
830SIG_EXPR_LIST_DECL_DUAL(VPIG4, VPI24, VPIRSVD);
831SIG_EXPR_LIST_DECL_SINGLE(PWM4, PWM4, W3_DESC, COND2);
832MS_PIN_DECL(W3, GPION4, VPIG4, PWM4);
833FUNC_GROUP_DECL(PWM4, W3);
834
835#define AA3 109
836#define AA3_DESC SIG_DESC_SET(SCU88, 5)
837SIG_EXPR_DECL(VPIG5, VPI24, VPI24_DESC, AA3_DESC, COND2);
838SIG_EXPR_DECL(VPIG5, VPIRSVD, VPIRSVD_DESC, AA3_DESC, COND2);
839SIG_EXPR_LIST_DECL_DUAL(VPIG5, VPI24, VPIRSVD);
840SIG_EXPR_LIST_DECL_SINGLE(PWM5, PWM5, AA3_DESC, COND2);
841MS_PIN_DECL(AA3, GPION5, VPIG5, PWM5);
842FUNC_GROUP_DECL(PWM5, AA3);
843
844#define Y3 110
845#define Y3_DESC SIG_DESC_SET(SCU88, 6)
846SIG_EXPR_LIST_DECL_SINGLE(VPIG6, VPI24, VPI24_DESC, Y3_DESC);
847SIG_EXPR_LIST_DECL_SINGLE(PWM6, PWM6, Y3_DESC, COND2);
848MS_PIN_DECL(Y3, GPION6, VPIG6, PWM6);
849FUNC_GROUP_DECL(PWM6, Y3);
850
851#define T4 111
852#define T4_DESC SIG_DESC_SET(SCU88, 7)
853SIG_EXPR_LIST_DECL_SINGLE(VPIG7, VPI24, VPI24_DESC, T4_DESC);
854SIG_EXPR_LIST_DECL_SINGLE(PWM7, PWM7, T4_DESC, COND2);
855MS_PIN_DECL(T4, GPION7, VPIG7, PWM7);
856FUNC_GROUP_DECL(PWM7, T4);
857
Andrew Jefferyf1337852016-12-20 18:05:50 +1030858#define U5 112
859SIG_EXPR_LIST_DECL_SINGLE(VPIG8, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 8),
860 COND2);
861SS_PIN_DECL(U5, GPIOO0, VPIG8);
862
863#define U4 113
864SIG_EXPR_LIST_DECL_SINGLE(VPIG9, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 9),
865 COND2);
866SS_PIN_DECL(U4, GPIOO1, VPIG9);
867
868#define V5 114
869SIG_EXPR_LIST_DECL_SINGLE(DASHV5, DASHV5, VPI_24_RSVD_DESC,
870 SIG_DESC_SET(SCU88, 10));
871SS_PIN_DECL(V5, GPIOO2, DASHV5);
872
873#define AB4 115
874SIG_EXPR_LIST_DECL_SINGLE(DASHAB4, DASHAB4, VPI_24_RSVD_DESC,
875 SIG_DESC_SET(SCU88, 11));
876SS_PIN_DECL(AB4, GPIOO3, DASHAB4);
877
878#define AB3 116
879SIG_EXPR_LIST_DECL_SINGLE(VPIR2, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 12),
880 COND2);
881SS_PIN_DECL(AB3, GPIOO4, VPIR2);
882
883#define Y4 117
884SIG_EXPR_LIST_DECL_SINGLE(VPIR3, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 13),
885 COND2);
886SS_PIN_DECL(Y4, GPIOO5, VPIR3);
887
888#define AA4 118
889SIG_EXPR_LIST_DECL_SINGLE(VPIR4, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 14),
890 COND2);
891SS_PIN_DECL(AA4, GPIOO6, VPIR4);
892
893#define W4 119
894SIG_EXPR_LIST_DECL_SINGLE(VPIR5, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 15),
895 COND2);
896SS_PIN_DECL(W4, GPIOO7, VPIR5);
897
898#define V4 120
899SIG_EXPR_LIST_DECL_SINGLE(VPIR6, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 16),
900 COND2);
901SS_PIN_DECL(V4, GPIOP0, VPIR6);
902
903#define W5 121
904SIG_EXPR_LIST_DECL_SINGLE(VPIR7, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 17),
905 COND2);
906SS_PIN_DECL(W5, GPIOP1, VPIR7);
907
908#define AA5 122
909SIG_EXPR_LIST_DECL_SINGLE(VPIR8, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 18),
910 COND2);
911SS_PIN_DECL(AA5, GPIOP2, VPIR8);
912
913#define AB5 123
914SIG_EXPR_LIST_DECL_SINGLE(VPIR9, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 19),
915 COND2);
916SS_PIN_DECL(AB5, GPIOP3, VPIR9);
917
918FUNC_GROUP_DECL(VPI24, T1, U2, P4, P3, Y1, AB2, AA1, Y2, AA2, P5, R5, T5, V3,
919 U3, W3, AA3, Y3, T4, U5, U4, AB3, Y4, AA4, W4, V4, W5, AA5,
920 AB5);
921
922#define Y6 124
923SIG_EXPR_LIST_DECL_SINGLE(DASHY6, DASHY6, SIG_DESC_SET(SCU90, 28),
924 SIG_DESC_SET(SCU88, 20));
925SS_PIN_DECL(Y6, GPIOP4, DASHY6);
926
927#define Y5 125
928SIG_EXPR_LIST_DECL_SINGLE(DASHY5, DASHY5, SIG_DESC_SET(SCU90, 28),
929 SIG_DESC_SET(SCU88, 21));
930SS_PIN_DECL(Y5, GPIOP5, DASHY5);
931
932#define W6 126
933SIG_EXPR_LIST_DECL_SINGLE(DASHW6, DASHW6, SIG_DESC_SET(SCU90, 28),
934 SIG_DESC_SET(SCU88, 22));
935SS_PIN_DECL(W6, GPIOP6, DASHW6);
936
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930937#define V6 127
938SIG_EXPR_LIST_DECL_SINGLE(DASHV6, DASHV6, SIG_DESC_SET(SCU90, 28),
Andrew Jefferyf1337852016-12-20 18:05:50 +1030939 SIG_DESC_SET(SCU88, 23));
Andrew Jeffery56e57cb2016-08-30 17:24:26 +0930940SS_PIN_DECL(V6, GPIOP7, DASHV6);
941
942#define I2C3_DESC SIG_DESC_SET(SCU90, 16)
943
944#define A11 128
945SIG_EXPR_LIST_DECL_SINGLE(SCL3, I2C3, I2C3_DESC);
946SS_PIN_DECL(A11, GPIOQ0, SCL3);
947
948#define A10 129
949SIG_EXPR_LIST_DECL_SINGLE(SDA3, I2C3, I2C3_DESC);
950SS_PIN_DECL(A10, GPIOQ1, SDA3);
951
952FUNC_GROUP_DECL(I2C3, A11, A10);
953
954#define I2C4_DESC SIG_DESC_SET(SCU90, 17)
955
956#define A9 130
957SIG_EXPR_LIST_DECL_SINGLE(SCL4, I2C4, I2C4_DESC);
958SS_PIN_DECL(A9, GPIOQ2, SCL4);
959
960#define B9 131
961SIG_EXPR_LIST_DECL_SINGLE(SDA4, I2C4, I2C4_DESC);
962SS_PIN_DECL(B9, GPIOQ3, SDA4);
963
964FUNC_GROUP_DECL(I2C4, A9, B9);
965
966#define I2C14_DESC SIG_DESC_SET(SCU90, 27)
967
968#define N21 132
969SIG_EXPR_LIST_DECL_SINGLE(SCL14, I2C14, I2C14_DESC);
970SS_PIN_DECL(N21, GPIOQ4, SCL14);
971
972#define N22 133
973SIG_EXPR_LIST_DECL_SINGLE(SDA14, I2C14, I2C14_DESC);
974SS_PIN_DECL(N22, GPIOQ5, SDA14);
975
976FUNC_GROUP_DECL(I2C14, N21, N22);
977
978#define B10 134
979SSSF_PIN_DECL(B10, GPIOQ6, OSCCLK, SIG_DESC_SET(SCU2C, 1));
980
981#define N20 135
982SSSF_PIN_DECL(N20, GPIOQ7, PEWAKE, SIG_DESC_SET(SCU2C, 29));
983
Andrew Jefferyf1337852016-12-20 18:05:50 +1030984#define AA19 136
985SSSF_PIN_DECL(AA19, GPIOR0, FWSPICS1, SIG_DESC_SET(SCU88, 24), COND2);
986
987#define T19 137
988SSSF_PIN_DECL(T19, GPIOR1, FWSPICS2, SIG_DESC_SET(SCU88, 25), COND2);
989
990#define T17 138
991SSSF_PIN_DECL(T17, GPIOR2, SPI2CS0, SIG_DESC_SET(SCU88, 26), COND2);
992
993#define Y19 139
994SSSF_PIN_DECL(Y19, GPIOR3, SPI2CK, SIG_DESC_SET(SCU88, 27), COND2);
995
996#define W19 140
997SSSF_PIN_DECL(W19, GPIOR4, SPI2MOSI, SIG_DESC_SET(SCU88, 28), COND2);
998
999#define V19 141
1000SSSF_PIN_DECL(V19, GPIOR5, SPI2MISO, SIG_DESC_SET(SCU88, 29), COND2);
1001
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301002#define D8 142
1003SIG_EXPR_LIST_DECL_SINGLE(MDC1, MDIO1, SIG_DESC_SET(SCU88, 30));
1004SS_PIN_DECL(D8, GPIOR6, MDC1);
1005
1006#define E10 143
1007SIG_EXPR_LIST_DECL_SINGLE(MDIO1, MDIO1, SIG_DESC_SET(SCU88, 31));
1008SS_PIN_DECL(E10, GPIOR7, MDIO1);
1009
1010FUNC_GROUP_DECL(MDIO1, D8, E10);
1011
Andrew Jefferyf1337852016-12-20 18:05:50 +10301012#define VPOOFF0_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 0, 0 }
1013#define VPO_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 1, 0 }
1014#define VPOOFF1_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 2, 0 }
1015#define VPOOFF2_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 3, 0 }
1016
1017#define CRT_DVO_EN_DESC SIG_DESC_IP_SET(ASPEED_IP_GFX, GFX064, 7)
1018
1019#define V20 144
1020#define V20_DESC SIG_DESC_SET(SCU8C, 0)
1021SIG_EXPR_DECL(VPOB2, VPO, V20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1022SIG_EXPR_DECL(VPOB2, VPOOFF1, V20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1023SIG_EXPR_DECL(VPOB2, VPOOFF2, V20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1024SIG_EXPR_LIST_DECL(VPOB2, SIG_EXPR_PTR(VPOB2, VPO),
1025 SIG_EXPR_PTR(VPOB2, VPOOFF1), SIG_EXPR_PTR(VPOB2, VPOOFF2));
1026SIG_EXPR_LIST_DECL_SINGLE(SPI2CS1, SPI2CS1, V20_DESC);
1027MS_PIN_DECL(V20, GPIOS0, VPOB2, SPI2CS1);
1028FUNC_GROUP_DECL(SPI2CS1, V20);
1029
1030#define U19 145
1031#define U19_DESC SIG_DESC_SET(SCU8C, 1)
1032SIG_EXPR_DECL(VPOB3, VPO, U19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1033SIG_EXPR_DECL(VPOB3, VPOOFF1, U19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1034SIG_EXPR_DECL(VPOB3, VPOOFF2, U19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1035SIG_EXPR_LIST_DECL(VPOB3, SIG_EXPR_PTR(VPOB3, VPO),
1036 SIG_EXPR_PTR(VPOB3, VPOOFF1), SIG_EXPR_PTR(VPOB3, VPOOFF2));
1037SIG_EXPR_LIST_DECL_SINGLE(BMCINT, BMCINT, U19_DESC);
1038MS_PIN_DECL(U19, GPIOS1, VPOB3, BMCINT);
1039FUNC_GROUP_DECL(BMCINT, U19);
1040
1041#define R18 146
1042#define R18_DESC SIG_DESC_SET(SCU8C, 2)
1043SIG_EXPR_DECL(VPOB4, VPO, R18_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1044SIG_EXPR_DECL(VPOB4, VPOOFF1, R18_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1045SIG_EXPR_DECL(VPOB4, VPOOFF2, R18_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1046SIG_EXPR_LIST_DECL(VPOB4, SIG_EXPR_PTR(VPOB4, VPO),
1047 SIG_EXPR_PTR(VPOB4, VPOOFF1), SIG_EXPR_PTR(VPOB4, VPOOFF2));
1048SIG_EXPR_LIST_DECL_SINGLE(SALT5, SALT5, R18_DESC);
1049MS_PIN_DECL(R18, GPIOS2, VPOB4, SALT5);
1050FUNC_GROUP_DECL(SALT5, R18);
1051
1052#define P18 147
1053#define P18_DESC SIG_DESC_SET(SCU8C, 3)
1054SIG_EXPR_DECL(VPOB5, VPO, P18_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1055SIG_EXPR_DECL(VPOB5, VPOOFF1, P18_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1056SIG_EXPR_DECL(VPOB5, VPOOFF2, P18_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1057SIG_EXPR_LIST_DECL(VPOB5, SIG_EXPR_PTR(VPOB5, VPO),
1058 SIG_EXPR_PTR(VPOB5, VPOOFF1), SIG_EXPR_PTR(VPOB5, VPOOFF2));
1059SIG_EXPR_LIST_DECL_SINGLE(SALT6, SALT6, P18_DESC);
1060MS_PIN_DECL(P18, GPIOS3, VPOB5, SALT6);
1061FUNC_GROUP_DECL(SALT6, P18);
1062
1063#define R19 148
1064#define R19_DESC SIG_DESC_SET(SCU8C, 4)
1065SIG_EXPR_DECL(VPOB6, VPO, R19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1066SIG_EXPR_DECL(VPOB6, VPOOFF1, R19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1067SIG_EXPR_DECL(VPOB6, VPOOFF2, R19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1068SIG_EXPR_LIST_DECL(VPOB6, SIG_EXPR_PTR(VPOB6, VPO),
1069 SIG_EXPR_PTR(VPOB6, VPOOFF1), SIG_EXPR_PTR(VPOB6, VPOOFF2));
1070SS_PIN_DECL(R19, GPIOS4, VPOB6);
1071
1072#define W20 149
1073#define W20_DESC SIG_DESC_SET(SCU8C, 5)
1074SIG_EXPR_DECL(VPOB7, VPO, W20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1075SIG_EXPR_DECL(VPOB7, VPOOFF1, W20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1076SIG_EXPR_DECL(VPOB7, VPOOFF2, W20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1077SIG_EXPR_LIST_DECL(VPOB7, SIG_EXPR_PTR(VPOB7, VPO),
1078 SIG_EXPR_PTR(VPOB7, VPOOFF1), SIG_EXPR_PTR(VPOB7, VPOOFF2));
1079SS_PIN_DECL(W20, GPIOS5, VPOB7);
1080
1081#define U20 150
1082#define U20_DESC SIG_DESC_SET(SCU8C, 6)
1083SIG_EXPR_DECL(VPOB8, VPO, U20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1084SIG_EXPR_DECL(VPOB8, VPOOFF1, U20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1085SIG_EXPR_DECL(VPOB8, VPOOFF2, U20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1086SIG_EXPR_LIST_DECL(VPOB8, SIG_EXPR_PTR(VPOB8, VPO),
1087 SIG_EXPR_PTR(VPOB8, VPOOFF1), SIG_EXPR_PTR(VPOB8, VPOOFF2));
1088SS_PIN_DECL(U20, GPIOS6, VPOB8);
1089
1090#define AA20 151
1091#define AA20_DESC SIG_DESC_SET(SCU8C, 7)
1092SIG_EXPR_DECL(VPOB9, VPO, AA20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1093SIG_EXPR_DECL(VPOB9, VPOOFF1, AA20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1094SIG_EXPR_DECL(VPOB9, VPOOFF2, AA20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1095SIG_EXPR_LIST_DECL(VPOB9, SIG_EXPR_PTR(VPOB9, VPO),
1096 SIG_EXPR_PTR(VPOB9, VPOOFF1), SIG_EXPR_PTR(VPOB9, VPOOFF2));
1097SS_PIN_DECL(AA20, GPIOS7, VPOB9);
1098
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301099/* RGMII1/RMII1 */
1100
1101#define RMII1_DESC SIG_DESC_BIT(HW_STRAP1, 6, 0)
1102#define RMII2_DESC SIG_DESC_BIT(HW_STRAP1, 7, 0)
1103
1104#define B5 152
1105SIG_EXPR_LIST_DECL_SINGLE(GPIOT0, GPIOT0, SIG_DESC_SET(SCUA0, 0));
1106SIG_EXPR_LIST_DECL_SINGLE(RMII1RCLKO, RMII1, RMII1_DESC,
1107 SIG_DESC_SET(SCU48, 29));
1108SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXCK, RGMII1);
1109MS_PIN_DECL_(B5, SIG_EXPR_LIST_PTR(GPIOT0), SIG_EXPR_LIST_PTR(RMII1RCLKO),
1110 SIG_EXPR_LIST_PTR(RGMII1TXCK));
1111
1112#define E9 153
1113SIG_EXPR_LIST_DECL_SINGLE(GPIOT1, GPIOT1, SIG_DESC_SET(SCUA0, 1));
1114SIG_EXPR_LIST_DECL_SINGLE(RMII1TXEN, RMII1, RMII1_DESC);
1115SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXCTL, RGMII1);
1116MS_PIN_DECL_(E9, SIG_EXPR_LIST_PTR(GPIOT1), SIG_EXPR_LIST_PTR(RMII1TXEN),
1117 SIG_EXPR_LIST_PTR(RGMII1TXCTL));
1118
1119#define F9 154
1120SIG_EXPR_LIST_DECL_SINGLE(GPIOT2, GPIOT2, SIG_DESC_SET(SCUA0, 2));
1121SIG_EXPR_LIST_DECL_SINGLE(RMII1TXD0, RMII1, RMII1_DESC);
1122SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD0, RGMII1);
1123MS_PIN_DECL_(F9, SIG_EXPR_LIST_PTR(GPIOT2), SIG_EXPR_LIST_PTR(RMII1TXD0),
1124 SIG_EXPR_LIST_PTR(RGMII1TXD0));
1125
1126#define A5 155
1127SIG_EXPR_LIST_DECL_SINGLE(GPIOT3, GPIOT3, SIG_DESC_SET(SCUA0, 3));
1128SIG_EXPR_LIST_DECL_SINGLE(RMII1TXD1, RMII1, RMII1_DESC);
1129SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD1, RGMII1);
1130MS_PIN_DECL_(A5, SIG_EXPR_LIST_PTR(GPIOT3), SIG_EXPR_LIST_PTR(RMII1TXD1),
1131 SIG_EXPR_LIST_PTR(RGMII1TXD1));
1132
1133#define E7 156
1134SIG_EXPR_LIST_DECL_SINGLE(GPIOT4, GPIOT4, SIG_DESC_SET(SCUA0, 4));
1135SIG_EXPR_LIST_DECL_SINGLE(RMII1DASH0, RMII1, RMII1_DESC);
1136SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD2, RGMII1);
1137MS_PIN_DECL_(E7, SIG_EXPR_LIST_PTR(GPIOT4), SIG_EXPR_LIST_PTR(RMII1DASH0),
1138 SIG_EXPR_LIST_PTR(RGMII1TXD2));
1139
1140#define D7 157
1141SIG_EXPR_LIST_DECL_SINGLE(GPIOT5, GPIOT5, SIG_DESC_SET(SCUA0, 5));
1142SIG_EXPR_LIST_DECL_SINGLE(RMII1DASH1, RMII1, RMII1_DESC);
1143SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD3, RGMII1);
1144MS_PIN_DECL_(D7, SIG_EXPR_LIST_PTR(GPIOT5), SIG_EXPR_LIST_PTR(RMII1DASH1),
1145 SIG_EXPR_LIST_PTR(RGMII1TXD3));
1146
1147#define B2 158
1148SIG_EXPR_LIST_DECL_SINGLE(GPIOT6, GPIOT6, SIG_DESC_SET(SCUA0, 6));
1149SIG_EXPR_LIST_DECL_SINGLE(RMII2RCLKO, RMII2, RMII2_DESC,
1150 SIG_DESC_SET(SCU48, 30));
1151SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXCK, RGMII2);
1152MS_PIN_DECL_(B2, SIG_EXPR_LIST_PTR(GPIOT6), SIG_EXPR_LIST_PTR(RMII2RCLKO),
1153 SIG_EXPR_LIST_PTR(RGMII2TXCK));
1154
1155#define B1 159
1156SIG_EXPR_LIST_DECL_SINGLE(GPIOT7, GPIOT7, SIG_DESC_SET(SCUA0, 7));
1157SIG_EXPR_LIST_DECL_SINGLE(RMII2TXEN, RMII2, RMII2_DESC);
1158SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXCTL, RGMII2);
1159MS_PIN_DECL_(B1, SIG_EXPR_LIST_PTR(GPIOT7), SIG_EXPR_LIST_PTR(RMII2TXEN),
1160 SIG_EXPR_LIST_PTR(RGMII2TXCTL));
1161
1162#define A2 160
1163SIG_EXPR_LIST_DECL_SINGLE(GPIOU0, GPIOU0, SIG_DESC_SET(SCUA0, 8));
1164SIG_EXPR_LIST_DECL_SINGLE(RMII2TXD0, RMII2, RMII2_DESC);
1165SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD0, RGMII2);
1166MS_PIN_DECL_(A2, SIG_EXPR_LIST_PTR(GPIOU0), SIG_EXPR_LIST_PTR(RMII2TXD0),
1167 SIG_EXPR_LIST_PTR(RGMII2TXD0));
1168
1169#define B3 161
1170SIG_EXPR_LIST_DECL_SINGLE(GPIOU1, GPIOU1, SIG_DESC_SET(SCUA0, 9));
1171SIG_EXPR_LIST_DECL_SINGLE(RMII2TXD1, RMII2, RMII2_DESC);
1172SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD1, RGMII2);
1173MS_PIN_DECL_(B3, SIG_EXPR_LIST_PTR(GPIOU1), SIG_EXPR_LIST_PTR(RMII2TXD1),
1174 SIG_EXPR_LIST_PTR(RGMII2TXD1));
1175
1176#define D5 162
1177SIG_EXPR_LIST_DECL_SINGLE(GPIOU2, GPIOU2, SIG_DESC_SET(SCUA0, 10));
1178SIG_EXPR_LIST_DECL_SINGLE(RMII2DASH0, RMII2, RMII2_DESC);
1179SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD2, RGMII2);
1180MS_PIN_DECL_(D5, SIG_EXPR_LIST_PTR(GPIOU2), SIG_EXPR_LIST_PTR(RMII2DASH0),
1181 SIG_EXPR_LIST_PTR(RGMII2TXD2));
1182
1183#define D4 163
1184SIG_EXPR_LIST_DECL_SINGLE(GPIOU3, GPIOU3, SIG_DESC_SET(SCUA0, 11));
1185SIG_EXPR_LIST_DECL_SINGLE(RMII2DASH1, RMII2, RMII2_DESC);
1186SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD3, RGMII2);
1187MS_PIN_DECL_(D4, SIG_EXPR_LIST_PTR(GPIOU3), SIG_EXPR_LIST_PTR(RMII2DASH1),
1188 SIG_EXPR_LIST_PTR(RGMII2TXD3));
1189
1190#define B4 164
1191SIG_EXPR_LIST_DECL_SINGLE(GPIOU4, GPIOU4, SIG_DESC_SET(SCUA0, 12));
1192SIG_EXPR_LIST_DECL_SINGLE(RMII1RCLKI, RMII1, RMII1_DESC);
1193SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXCK, RGMII1);
1194MS_PIN_DECL_(B4, SIG_EXPR_LIST_PTR(GPIOU4), SIG_EXPR_LIST_PTR(RMII1RCLKI),
1195 SIG_EXPR_LIST_PTR(RGMII1RXCK));
1196
1197#define A4 165
1198SIG_EXPR_LIST_DECL_SINGLE(GPIOU5, GPIOU5, SIG_DESC_SET(SCUA0, 13));
1199SIG_EXPR_LIST_DECL_SINGLE(RMII1DASH2, RMII1, RMII1_DESC);
1200SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXCTL, RGMII1);
1201MS_PIN_DECL_(A4, SIG_EXPR_LIST_PTR(GPIOU5), SIG_EXPR_LIST_PTR(RMII1DASH2),
1202 SIG_EXPR_LIST_PTR(RGMII1RXCTL));
1203
1204#define A3 166
1205SIG_EXPR_LIST_DECL_SINGLE(GPIOU6, GPIOU6, SIG_DESC_SET(SCUA0, 14));
1206SIG_EXPR_LIST_DECL_SINGLE(RMII1RXD0, RMII1, RMII1_DESC);
1207SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD0, RGMII1);
1208MS_PIN_DECL_(A3, SIG_EXPR_LIST_PTR(GPIOU6), SIG_EXPR_LIST_PTR(RMII1RXD0),
1209 SIG_EXPR_LIST_PTR(RGMII1RXD0));
1210
1211#define D6 167
1212SIG_EXPR_LIST_DECL_SINGLE(GPIOU7, GPIOU7, SIG_DESC_SET(SCUA0, 15));
1213SIG_EXPR_LIST_DECL_SINGLE(RMII1RXD1, RMII1, RMII1_DESC);
1214SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD1, RGMII1);
1215MS_PIN_DECL_(D6, SIG_EXPR_LIST_PTR(GPIOU7), SIG_EXPR_LIST_PTR(RMII1RXD1),
1216 SIG_EXPR_LIST_PTR(RGMII1RXD1));
1217
1218#define C5 168
1219SIG_EXPR_LIST_DECL_SINGLE(GPIOV0, GPIOV0, SIG_DESC_SET(SCUA0, 16));
1220SIG_EXPR_LIST_DECL_SINGLE(RMII1CRSDV, RMII1, RMII1_DESC);
1221SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD2, RGMII1);
1222MS_PIN_DECL_(C5, SIG_EXPR_LIST_PTR(GPIOV0), SIG_EXPR_LIST_PTR(RMII1CRSDV),
1223 SIG_EXPR_LIST_PTR(RGMII1RXD2));
1224
1225#define C4 169
1226SIG_EXPR_LIST_DECL_SINGLE(GPIOV1, GPIOV1, SIG_DESC_SET(SCUA0, 17));
1227SIG_EXPR_LIST_DECL_SINGLE(RMII1RXER, RMII1, RMII1_DESC);
1228SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD3, RGMII1);
1229MS_PIN_DECL_(C4, SIG_EXPR_LIST_PTR(GPIOV1), SIG_EXPR_LIST_PTR(RMII1RXER),
1230 SIG_EXPR_LIST_PTR(RGMII1RXD3));
1231
1232FUNC_GROUP_DECL(RGMII1, B4, A4, A3, D6, C5, C4, B5, E9, F9, A5, E7, D7);
1233FUNC_GROUP_DECL(RMII1, B4, A3, D6, C5, C4, B5, E9, F9, A5);
1234
1235#define C2 170
1236SIG_EXPR_LIST_DECL_SINGLE(GPIOV2, GPIOV2, SIG_DESC_SET(SCUA0, 18));
1237SIG_EXPR_LIST_DECL_SINGLE(RMII2RCLKI, RMII2, RMII2_DESC);
1238SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXCK, RGMII2);
1239MS_PIN_DECL_(C2, SIG_EXPR_LIST_PTR(GPIOV2), SIG_EXPR_LIST_PTR(RMII2RCLKI),
1240 SIG_EXPR_LIST_PTR(RGMII2RXCK));
1241
1242#define C1 171
1243SIG_EXPR_LIST_DECL_SINGLE(GPIOV3, GPIOV3, SIG_DESC_SET(SCUA0, 19));
1244SIG_EXPR_LIST_DECL_SINGLE(RMII2DASH2, RMII2, RMII2_DESC);
1245SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXCTL, RGMII2);
1246MS_PIN_DECL_(C1, SIG_EXPR_LIST_PTR(GPIOV3), SIG_EXPR_LIST_PTR(RMII2DASH2),
1247 SIG_EXPR_LIST_PTR(RGMII2RXCTL));
1248
1249#define C3 172
1250SIG_EXPR_LIST_DECL_SINGLE(GPIOV4, GPIOV4, SIG_DESC_SET(SCUA0, 20));
1251SIG_EXPR_LIST_DECL_SINGLE(RMII2RXD0, RMII2, RMII2_DESC);
1252SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD0, RGMII2);
1253MS_PIN_DECL_(C3, SIG_EXPR_LIST_PTR(GPIOV4), SIG_EXPR_LIST_PTR(RMII2RXD0),
1254 SIG_EXPR_LIST_PTR(RGMII2RXD0));
1255
1256#define D1 173
1257SIG_EXPR_LIST_DECL_SINGLE(GPIOV5, GPIOV5, SIG_DESC_SET(SCUA0, 21));
1258SIG_EXPR_LIST_DECL_SINGLE(RMII2RXD1, RMII2, RMII2_DESC);
1259SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD1, RGMII2);
1260MS_PIN_DECL_(D1, SIG_EXPR_LIST_PTR(GPIOV5), SIG_EXPR_LIST_PTR(RMII2RXD1),
1261 SIG_EXPR_LIST_PTR(RGMII2RXD1));
1262
1263#define D2 174
1264SIG_EXPR_LIST_DECL_SINGLE(GPIOV6, GPIOV6, SIG_DESC_SET(SCUA0, 22));
1265SIG_EXPR_LIST_DECL_SINGLE(RMII2CRSDV, RMII2, RMII2_DESC);
1266SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD2, RGMII2);
1267MS_PIN_DECL_(D2, SIG_EXPR_LIST_PTR(GPIOV6), SIG_EXPR_LIST_PTR(RMII2CRSDV),
1268 SIG_EXPR_LIST_PTR(RGMII2RXD2));
1269
1270#define E6 175
1271SIG_EXPR_LIST_DECL_SINGLE(GPIOV7, GPIOV7, SIG_DESC_SET(SCUA0, 23));
1272SIG_EXPR_LIST_DECL_SINGLE(RMII2RXER, RMII2, RMII2_DESC);
1273SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD3, RGMII2);
1274MS_PIN_DECL_(E6, SIG_EXPR_LIST_PTR(GPIOV7), SIG_EXPR_LIST_PTR(RMII2RXER),
1275 SIG_EXPR_LIST_PTR(RGMII2RXD3));
1276
1277FUNC_GROUP_DECL(RGMII2, B2, B1, A2, B3, D5, D4, C2, C1, C3, D1, D2, E6);
1278FUNC_GROUP_DECL(RMII2, B2, B1, A2, B3, C2, C3, D1, D2, E6);
1279
Andrew Jefferyf1337852016-12-20 18:05:50 +10301280#define F4 176
1281SIG_EXPR_LIST_DECL_SINGLE(GPIOW0, GPIOW0, SIG_DESC_SET(SCUA0, 24));
1282SIG_EXPR_LIST_DECL_SINGLE(ADC0, ADC0);
1283MS_PIN_DECL_(F4, SIG_EXPR_LIST_PTR(GPIOW0), SIG_EXPR_LIST_PTR(ADC0));
1284FUNC_GROUP_DECL(ADC0, F4);
1285
1286#define F5 177
1287SIG_EXPR_LIST_DECL_SINGLE(GPIOW1, GPIOW1, SIG_DESC_SET(SCUA0, 25));
1288SIG_EXPR_LIST_DECL_SINGLE(ADC1, ADC1);
1289MS_PIN_DECL_(F5, SIG_EXPR_LIST_PTR(GPIOW1), SIG_EXPR_LIST_PTR(ADC1));
1290FUNC_GROUP_DECL(ADC1, F5);
1291
1292#define E2 178
1293SIG_EXPR_LIST_DECL_SINGLE(GPIOW2, GPIOW2, SIG_DESC_SET(SCUA0, 26));
1294SIG_EXPR_LIST_DECL_SINGLE(ADC2, ADC2);
1295MS_PIN_DECL_(E2, SIG_EXPR_LIST_PTR(GPIOW2), SIG_EXPR_LIST_PTR(ADC2));
1296FUNC_GROUP_DECL(ADC2, E2);
1297
1298#define E1 179
1299SIG_EXPR_LIST_DECL_SINGLE(GPIOW3, GPIOW3, SIG_DESC_SET(SCUA0, 27));
1300SIG_EXPR_LIST_DECL_SINGLE(ADC3, ADC3);
1301MS_PIN_DECL_(E1, SIG_EXPR_LIST_PTR(GPIOW3), SIG_EXPR_LIST_PTR(ADC3));
1302FUNC_GROUP_DECL(ADC3, E1);
1303
1304#define F3 180
1305SIG_EXPR_LIST_DECL_SINGLE(GPIOW4, GPIOW4, SIG_DESC_SET(SCUA0, 28));
1306SIG_EXPR_LIST_DECL_SINGLE(ADC4, ADC4);
1307MS_PIN_DECL_(F3, SIG_EXPR_LIST_PTR(GPIOW4), SIG_EXPR_LIST_PTR(ADC4));
1308FUNC_GROUP_DECL(ADC4, F3);
1309
1310#define E3 181
1311SIG_EXPR_LIST_DECL_SINGLE(GPIOW5, GPIOW5, SIG_DESC_SET(SCUA0, 29));
1312SIG_EXPR_LIST_DECL_SINGLE(ADC5, ADC5);
1313MS_PIN_DECL_(E3, SIG_EXPR_LIST_PTR(GPIOW5), SIG_EXPR_LIST_PTR(ADC5));
1314FUNC_GROUP_DECL(ADC5, E3);
1315
1316#define G5 182
1317SIG_EXPR_LIST_DECL_SINGLE(GPIOW6, GPIOW6, SIG_DESC_SET(SCUA0, 30));
1318SIG_EXPR_LIST_DECL_SINGLE(ADC6, ADC6);
1319MS_PIN_DECL_(G5, SIG_EXPR_LIST_PTR(GPIOW6), SIG_EXPR_LIST_PTR(ADC6));
1320FUNC_GROUP_DECL(ADC6, G5);
1321
1322#define G4 183
1323SIG_EXPR_LIST_DECL_SINGLE(GPIOW7, GPIOW7, SIG_DESC_SET(SCUA0, 31));
1324SIG_EXPR_LIST_DECL_SINGLE(ADC7, ADC7);
1325MS_PIN_DECL_(G4, SIG_EXPR_LIST_PTR(GPIOW7), SIG_EXPR_LIST_PTR(ADC7));
1326FUNC_GROUP_DECL(ADC7, G4);
1327
1328#define F2 184
1329SIG_EXPR_LIST_DECL_SINGLE(GPIOX0, GPIOX0, SIG_DESC_SET(SCUA4, 0));
1330SIG_EXPR_LIST_DECL_SINGLE(ADC8, ADC8);
1331MS_PIN_DECL_(F2, SIG_EXPR_LIST_PTR(GPIOX0), SIG_EXPR_LIST_PTR(ADC8));
1332FUNC_GROUP_DECL(ADC8, F2);
1333
1334#define G3 185
1335SIG_EXPR_LIST_DECL_SINGLE(GPIOX1, GPIOX1, SIG_DESC_SET(SCUA4, 1));
1336SIG_EXPR_LIST_DECL_SINGLE(ADC9, ADC9);
1337MS_PIN_DECL_(G3, SIG_EXPR_LIST_PTR(GPIOX1), SIG_EXPR_LIST_PTR(ADC9));
1338FUNC_GROUP_DECL(ADC9, G3);
1339
1340#define G2 186
1341SIG_EXPR_LIST_DECL_SINGLE(GPIOX2, GPIOX2, SIG_DESC_SET(SCUA4, 2));
1342SIG_EXPR_LIST_DECL_SINGLE(ADC10, ADC10);
1343MS_PIN_DECL_(G2, SIG_EXPR_LIST_PTR(GPIOX2), SIG_EXPR_LIST_PTR(ADC10));
1344FUNC_GROUP_DECL(ADC10, G2);
1345
1346#define F1 187
1347SIG_EXPR_LIST_DECL_SINGLE(GPIOX3, GPIOX3, SIG_DESC_SET(SCUA4, 3));
1348SIG_EXPR_LIST_DECL_SINGLE(ADC11, ADC11);
1349MS_PIN_DECL_(F1, SIG_EXPR_LIST_PTR(GPIOX3), SIG_EXPR_LIST_PTR(ADC11));
1350FUNC_GROUP_DECL(ADC11, F1);
1351
1352#define H5 188
1353SIG_EXPR_LIST_DECL_SINGLE(GPIOX4, GPIOX4, SIG_DESC_SET(SCUA4, 4));
1354SIG_EXPR_LIST_DECL_SINGLE(ADC12, ADC12);
1355MS_PIN_DECL_(H5, SIG_EXPR_LIST_PTR(GPIOX4), SIG_EXPR_LIST_PTR(ADC12));
1356FUNC_GROUP_DECL(ADC12, H5);
1357
1358#define G1 189
1359SIG_EXPR_LIST_DECL_SINGLE(GPIOX5, GPIOX5, SIG_DESC_SET(SCUA4, 5));
1360SIG_EXPR_LIST_DECL_SINGLE(ADC13, ADC13);
1361MS_PIN_DECL_(G1, SIG_EXPR_LIST_PTR(GPIOX5), SIG_EXPR_LIST_PTR(ADC13));
1362FUNC_GROUP_DECL(ADC13, G1);
1363
1364#define H3 190
1365SIG_EXPR_LIST_DECL_SINGLE(GPIOX6, GPIOX6, SIG_DESC_SET(SCUA4, 6));
1366SIG_EXPR_LIST_DECL_SINGLE(ADC14, ADC14);
1367MS_PIN_DECL_(H3, SIG_EXPR_LIST_PTR(GPIOX6), SIG_EXPR_LIST_PTR(ADC14));
1368FUNC_GROUP_DECL(ADC14, H3);
1369
1370#define H4 191
1371SIG_EXPR_LIST_DECL_SINGLE(GPIOX7, GPIOX7, SIG_DESC_SET(SCUA4, 7));
1372SIG_EXPR_LIST_DECL_SINGLE(ADC15, ADC15);
1373MS_PIN_DECL_(H4, SIG_EXPR_LIST_PTR(GPIOX7), SIG_EXPR_LIST_PTR(ADC15));
1374FUNC_GROUP_DECL(ADC15, H4);
1375
1376#define ACPI_DESC SIG_DESC_SET(HW_STRAP1, 19)
1377
1378#define R22 192
1379SIG_EXPR_DECL(SIOS3, SIOS3, SIG_DESC_SET(SCUA4, 8));
1380SIG_EXPR_DECL(SIOS3, ACPI, ACPI_DESC);
1381SIG_EXPR_LIST_DECL_DUAL(SIOS3, SIOS3, ACPI);
1382SIG_EXPR_LIST_DECL_SINGLE(DASHR22, DASHR22, SIG_DESC_SET(SCU94, 10));
1383MS_PIN_DECL(R22, GPIOY0, SIOS3, DASHR22);
1384FUNC_GROUP_DECL(SIOS3, R22);
1385
1386#define R21 193
1387SIG_EXPR_DECL(SIOS5, SIOS5, SIG_DESC_SET(SCUA4, 9));
1388SIG_EXPR_DECL(SIOS5, ACPI, ACPI_DESC);
1389SIG_EXPR_LIST_DECL_DUAL(SIOS5, SIOS5, ACPI);
1390SIG_EXPR_LIST_DECL_SINGLE(DASHR21, DASHR21, SIG_DESC_SET(SCU94, 10));
1391MS_PIN_DECL(R21, GPIOY1, SIOS5, DASHR21);
1392FUNC_GROUP_DECL(SIOS5, R21);
1393
1394#define P22 194
1395SIG_EXPR_DECL(SIOPWREQ, SIOPWREQ, SIG_DESC_SET(SCUA4, 10));
1396SIG_EXPR_DECL(SIOPWREQ, ACPI, ACPI_DESC);
1397SIG_EXPR_LIST_DECL_DUAL(SIOPWREQ, SIOPWREQ, ACPI);
1398SIG_EXPR_LIST_DECL_SINGLE(DASHP22, DASHP22, SIG_DESC_SET(SCU94, 11));
1399MS_PIN_DECL(P22, GPIOY2, SIOPWREQ, DASHP22);
1400FUNC_GROUP_DECL(SIOPWREQ, P22);
1401
1402#define P21 195
1403SIG_EXPR_DECL(SIOONCTRL, SIOONCTRL, SIG_DESC_SET(SCUA4, 11));
1404SIG_EXPR_DECL(SIOONCTRL, ACPI, ACPI_DESC);
1405SIG_EXPR_LIST_DECL_DUAL(SIOONCTRL, SIOONCTRL, ACPI);
1406SIG_EXPR_LIST_DECL_SINGLE(DASHP21, DASHP21, SIG_DESC_SET(SCU94, 11));
1407MS_PIN_DECL(P21, GPIOY3, SIOONCTRL, DASHP21);
1408FUNC_GROUP_DECL(SIOONCTRL, P21);
1409
1410#define M18 196
1411SSSF_PIN_DECL(M18, GPIOY4, SCL1, SIG_DESC_SET(SCUA4, 12));
1412
1413#define M19 197
1414SSSF_PIN_DECL(M19, GPIOY5, SDA1, SIG_DESC_SET(SCUA4, 13));
1415
1416#define M20 198
1417SSSF_PIN_DECL(M20, GPIOY6, SCL2, SIG_DESC_SET(SCUA4, 14));
1418
1419#define P20 199
1420SSSF_PIN_DECL(P20, GPIOY7, SDA2, SIG_DESC_SET(SCUA4, 15));
1421
1422#define PNOR_DESC SIG_DESC_SET(SCU90, 31)
1423
1424#define Y20 200
1425#define Y20_DESC SIG_DESC_SET(SCUA4, 16)
1426SIG_EXPR_DECL(VPOG2, VPO, Y20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1427SIG_EXPR_DECL(VPOG2, VPOOFF1, Y20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1428SIG_EXPR_DECL(VPOG2, VPOOFF2, Y20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1429SIG_EXPR_LIST_DECL(VPOG2, SIG_EXPR_PTR(VPOG2, VPO),
1430 SIG_EXPR_PTR(VPOG2, VPOOFF1), SIG_EXPR_PTR(VPOG2, VPOOFF2));
1431SIG_EXPR_DECL(SIOPBI, SIOPBI, Y20_DESC);
1432SIG_EXPR_DECL(SIOPBI, ACPI, Y20_DESC);
1433SIG_EXPR_LIST_DECL_DUAL(SIOPBI, SIOPBI, ACPI);
1434SIG_EXPR_LIST_DECL_SINGLE(NORA0, PNOR, PNOR_DESC);
1435SIG_EXPR_LIST_DECL_SINGLE(GPIOZ0, GPIOZ0);
1436MS_PIN_DECL_(Y20, SIG_EXPR_LIST_PTR(VPOG2), SIG_EXPR_LIST_PTR(SIOPBI),
1437 SIG_EXPR_LIST_PTR(NORA0), SIG_EXPR_LIST_PTR(GPIOZ0));
1438FUNC_GROUP_DECL(SIOPBI, Y20);
1439
1440#define AB20 201
1441#define AB20_DESC SIG_DESC_SET(SCUA4, 17)
1442SIG_EXPR_DECL(VPOG3, VPO, AB20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1443SIG_EXPR_DECL(VPOG3, VPOOFF1, AB20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1444SIG_EXPR_DECL(VPOG3, VPOOFF2, AB20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1445SIG_EXPR_LIST_DECL(VPOG3, SIG_EXPR_PTR(VPOG3, VPO),
1446 SIG_EXPR_PTR(VPOG3, VPOOFF1), SIG_EXPR_PTR(VPOG3, VPOOFF2));
1447SIG_EXPR_DECL(SIOPWRGD, SIOPWRGD, AB20_DESC);
1448SIG_EXPR_DECL(SIOPWRGD, ACPI, AB20_DESC);
1449SIG_EXPR_LIST_DECL_DUAL(SIOPWRGD, SIOPWRGD, ACPI);
1450SIG_EXPR_LIST_DECL_SINGLE(NORA1, PNOR, PNOR_DESC);
1451SIG_EXPR_LIST_DECL_SINGLE(GPIOZ1, GPIOZ1);
1452MS_PIN_DECL_(AB20, SIG_EXPR_LIST_PTR(VPOG3), SIG_EXPR_LIST_PTR(SIOPWRGD),
1453 SIG_EXPR_LIST_PTR(NORA1), SIG_EXPR_LIST_PTR(GPIOZ1));
1454FUNC_GROUP_DECL(SIOPWRGD, AB20);
1455
1456#define AB21 202
1457#define AB21_DESC SIG_DESC_SET(SCUA4, 18)
1458SIG_EXPR_DECL(VPOG4, VPO, AB21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1459SIG_EXPR_DECL(VPOG4, VPOOFF1, AB21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1460SIG_EXPR_DECL(VPOG4, VPOOFF2, AB21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1461SIG_EXPR_LIST_DECL(VPOG4, SIG_EXPR_PTR(VPOG4, VPO),
1462 SIG_EXPR_PTR(VPOG4, VPOOFF1), SIG_EXPR_PTR(VPOG4, VPOOFF2));
1463SIG_EXPR_DECL(SIOPBO, SIOPBO, AB21_DESC);
1464SIG_EXPR_DECL(SIOPBO, ACPI, AB21_DESC);
1465SIG_EXPR_LIST_DECL_DUAL(SIOPBO, SIOPBO, ACPI);
1466SIG_EXPR_LIST_DECL_SINGLE(NORA2, PNOR, PNOR_DESC);
1467SIG_EXPR_LIST_DECL_SINGLE(GPIOZ2, GPIOZ2);
1468MS_PIN_DECL_(AB21, SIG_EXPR_LIST_PTR(VPOG4), SIG_EXPR_LIST_PTR(SIOPBO),
1469 SIG_EXPR_LIST_PTR(NORA2), SIG_EXPR_LIST_PTR(GPIOZ2));
1470FUNC_GROUP_DECL(SIOPBO, AB21);
1471
1472#define AA21 203
1473#define AA21_DESC SIG_DESC_SET(SCUA4, 19)
1474SIG_EXPR_DECL(VPOG5, VPO, AA21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1475SIG_EXPR_DECL(VPOG5, VPOOFF1, AA21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1476SIG_EXPR_DECL(VPOG5, VPOOFF2, AA21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1477SIG_EXPR_LIST_DECL(VPOG5, SIG_EXPR_PTR(VPOG5, VPO),
1478 SIG_EXPR_PTR(VPOG5, VPOOFF1), SIG_EXPR_PTR(VPOG5, VPOOFF2));
1479SIG_EXPR_DECL(SIOSCI, SIOSCI, AA21_DESC);
1480SIG_EXPR_DECL(SIOSCI, ACPI, AA21_DESC);
1481SIG_EXPR_LIST_DECL_DUAL(SIOSCI, SIOSCI, ACPI);
1482SIG_EXPR_LIST_DECL_SINGLE(NORA3, PNOR, PNOR_DESC);
1483SIG_EXPR_LIST_DECL_SINGLE(GPIOZ3, GPIOZ3);
1484MS_PIN_DECL_(AA21, SIG_EXPR_LIST_PTR(VPOG5), SIG_EXPR_LIST_PTR(SIOSCI),
1485 SIG_EXPR_LIST_PTR(NORA3), SIG_EXPR_LIST_PTR(GPIOZ3));
1486FUNC_GROUP_DECL(SIOSCI, AA21);
1487
1488FUNC_GROUP_DECL(ACPI, R22, R21, P22, P21, Y20, AB20, AB21, AA21);
1489
1490/* CRT DVO disabled, configured for single-edge mode */
1491#define CRT_DVO_DS_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 0, 0 }
1492
1493/* CRT DVO disabled, configured for dual-edge mode */
1494#define CRT_DVO_DD_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 1, 1 }
1495
1496/* CRT DVO enabled, configured for single-edge mode */
1497#define CRT_DVO_ES_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 2, 2 }
1498
1499/* CRT DVO enabled, configured for dual-edge mode */
1500#define CRT_DVO_ED_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 3, 3 }
1501
1502#define U21 204
1503#define U21_DESC SIG_DESC_SET(SCUA4, 20)
1504SIG_EXPR_DECL(VPOG6, VPO, U21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1505SIG_EXPR_DECL(VPOG6, VPOOFF1, U21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1506SIG_EXPR_DECL(VPOG6, VPOOFF2, U21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1507SIG_EXPR_LIST_DECL(VPOG6, SIG_EXPR_PTR(VPOG6, VPO),
1508 SIG_EXPR_PTR(VPOG6, VPOOFF1), SIG_EXPR_PTR(VPOG6, VPOOFF2));
1509SIG_EXPR_LIST_DECL_SINGLE(NORA4, PNOR, PNOR_DESC);
1510MS_PIN_DECL(U21, GPIOZ4, VPOG6, NORA4);
1511
1512#define W22 205
1513#define W22_DESC SIG_DESC_SET(SCUA4, 21)
1514SIG_EXPR_DECL(VPOG7, VPO, W22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1515SIG_EXPR_DECL(VPOG7, VPOOFF1, W22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1516SIG_EXPR_DECL(VPOG7, VPOOFF2, W22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1517SIG_EXPR_LIST_DECL(VPOG7, SIG_EXPR_PTR(VPOG7, VPO),
1518 SIG_EXPR_PTR(VPOG7, VPOOFF1), SIG_EXPR_PTR(VPOG7, VPOOFF2));
1519SIG_EXPR_LIST_DECL_SINGLE(NORA5, PNOR, PNOR_DESC);
1520MS_PIN_DECL(W22, GPIOZ5, VPOG7, NORA5);
1521
1522#define V22 206
1523#define V22_DESC SIG_DESC_SET(SCUA4, 22)
1524SIG_EXPR_DECL(VPOG8, VPO, V22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1525SIG_EXPR_DECL(VPOG8, VPOOFF1, V22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1526SIG_EXPR_DECL(VPOG8, VPOOFF2, V22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1527SIG_EXPR_LIST_DECL(VPOG8, SIG_EXPR_PTR(VPOG8, VPO),
1528 SIG_EXPR_PTR(VPOG8, VPOOFF1), SIG_EXPR_PTR(VPOG8, VPOOFF2));
1529SIG_EXPR_LIST_DECL_SINGLE(NORA6, PNOR, PNOR_DESC);
1530MS_PIN_DECL(V22, GPIOZ6, VPOG8, NORA6);
1531
1532#define W21 207
1533#define W21_DESC SIG_DESC_SET(SCUA4, 23)
1534SIG_EXPR_DECL(VPOG9, VPO, W21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1535SIG_EXPR_DECL(VPOG9, VPOOFF1, W21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1536SIG_EXPR_DECL(VPOG9, VPOOFF2, W21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1537SIG_EXPR_LIST_DECL(VPOG9, SIG_EXPR_PTR(VPOG9, VPO),
1538 SIG_EXPR_PTR(VPOG9, VPOOFF1), SIG_EXPR_PTR(VPOG9, VPOOFF2));
1539SIG_EXPR_LIST_DECL_SINGLE(NORA7, PNOR, PNOR_DESC);
1540MS_PIN_DECL(W21, GPIOZ7, VPOG9, NORA7);
1541
1542#define Y21 208
1543#define Y21_DESC SIG_DESC_SET(SCUA4, 24)
1544SIG_EXPR_DECL(VPOR2, VPO, Y21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1545SIG_EXPR_DECL(VPOR2, VPOOFF1, Y21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1546SIG_EXPR_DECL(VPOR2, VPOOFF2, Y21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1547SIG_EXPR_LIST_DECL(VPOR2, SIG_EXPR_PTR(VPOR2, VPO),
1548 SIG_EXPR_PTR(VPOR2, VPOOFF1), SIG_EXPR_PTR(VPOR2, VPOOFF2));
1549SIG_EXPR_LIST_DECL_SINGLE(SALT7, SALT7, Y21_DESC);
1550SIG_EXPR_LIST_DECL_SINGLE(NORD0, PNOR, PNOR_DESC);
1551SIG_EXPR_LIST_DECL_SINGLE(GPIOAA0, GPIOAA0);
1552MS_PIN_DECL_(Y21, SIG_EXPR_LIST_PTR(VPOR2), SIG_EXPR_LIST_PTR(SALT7),
1553 SIG_EXPR_LIST_PTR(NORD0), SIG_EXPR_LIST_PTR(GPIOAA0));
1554FUNC_GROUP_DECL(SALT7, Y21);
1555
1556#define V21 209
1557#define V21_DESC SIG_DESC_SET(SCUA4, 25)
1558SIG_EXPR_DECL(VPOR3, VPO, V21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1559SIG_EXPR_DECL(VPOR3, VPOOFF1, V21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1560SIG_EXPR_DECL(VPOR3, VPOOFF2, V21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1561SIG_EXPR_LIST_DECL(VPOR3, SIG_EXPR_PTR(VPOR3, VPO),
1562 SIG_EXPR_PTR(VPOR3, VPOOFF1), SIG_EXPR_PTR(VPOR3, VPOOFF2));
1563SIG_EXPR_LIST_DECL_SINGLE(SALT8, SALT8, V21_DESC);
1564SIG_EXPR_LIST_DECL_SINGLE(NORD1, PNOR, PNOR_DESC);
1565SIG_EXPR_LIST_DECL_SINGLE(GPIOAA1, GPIOAA1);
1566MS_PIN_DECL_(V21, SIG_EXPR_LIST_PTR(VPOR3), SIG_EXPR_LIST_PTR(SALT8),
1567 SIG_EXPR_LIST_PTR(NORD1), SIG_EXPR_LIST_PTR(GPIOAA1));
1568FUNC_GROUP_DECL(SALT8, V21);
1569
1570#define Y22 210
1571#define Y22_DESC SIG_DESC_SET(SCUA4, 26)
1572SIG_EXPR_DECL(VPOR4, VPO, Y22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1573SIG_EXPR_DECL(VPOR4, VPOOFF1, Y22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1574SIG_EXPR_DECL(VPOR4, VPOOFF2, Y22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1575SIG_EXPR_LIST_DECL(VPOR4, SIG_EXPR_PTR(VPOR4, VPO),
1576 SIG_EXPR_PTR(VPOR4, VPOOFF1), SIG_EXPR_PTR(VPOR4, VPOOFF2));
1577SIG_EXPR_LIST_DECL_SINGLE(SALT9, SALT9, Y22_DESC);
1578SIG_EXPR_LIST_DECL_SINGLE(NORD2, PNOR, PNOR_DESC);
1579SIG_EXPR_LIST_DECL_SINGLE(GPIOAA2, GPIOAA2);
1580MS_PIN_DECL_(Y22, SIG_EXPR_LIST_PTR(VPOR4), SIG_EXPR_LIST_PTR(SALT9),
1581 SIG_EXPR_LIST_PTR(NORD2), SIG_EXPR_LIST_PTR(GPIOAA2));
1582FUNC_GROUP_DECL(SALT9, Y22);
1583
1584#define AA22 211
1585#define AA22_DESC SIG_DESC_SET(SCUA4, 27)
1586SIG_EXPR_DECL(VPOR5, VPO, AA22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1587SIG_EXPR_DECL(VPOR5, VPOOFF1, AA22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1588SIG_EXPR_DECL(VPOR5, VPOOFF2, AA22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1589SIG_EXPR_LIST_DECL(VPOR5, SIG_EXPR_PTR(VPOR5, VPO),
1590 SIG_EXPR_PTR(VPOR5, VPOOFF1), SIG_EXPR_PTR(VPOR5, VPOOFF2));
1591SIG_EXPR_LIST_DECL_SINGLE(SALT10, SALT10, AA22_DESC);
1592SIG_EXPR_LIST_DECL_SINGLE(NORD3, PNOR, PNOR_DESC);
1593SIG_EXPR_LIST_DECL_SINGLE(GPIOAA3, GPIOAA3);
1594MS_PIN_DECL_(AA22, SIG_EXPR_LIST_PTR(VPOR5), SIG_EXPR_LIST_PTR(SALT10),
1595 SIG_EXPR_LIST_PTR(NORD3), SIG_EXPR_LIST_PTR(GPIOAA3));
1596FUNC_GROUP_DECL(SALT10, AA22);
1597
1598#define U22 212
1599#define U22_DESC SIG_DESC_SET(SCUA4, 28)
1600SIG_EXPR_DECL(VPOR6, VPO, U22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1601SIG_EXPR_DECL(VPOR6, VPOOFF1, U22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1602SIG_EXPR_DECL(VPOR6, VPOOFF2, U22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1603SIG_EXPR_LIST_DECL(VPOR6, SIG_EXPR_PTR(VPOR6, VPO),
1604 SIG_EXPR_PTR(VPOR6, VPOOFF1), SIG_EXPR_PTR(VPOR6, VPOOFF2));
1605SIG_EXPR_LIST_DECL_SINGLE(SALT11, SALT11, U22_DESC);
1606SIG_EXPR_LIST_DECL_SINGLE(NORD4, PNOR, PNOR_DESC);
1607SIG_EXPR_LIST_DECL_SINGLE(GPIOAA4, GPIOAA4);
1608MS_PIN_DECL_(U22, SIG_EXPR_LIST_PTR(VPOR6), SIG_EXPR_LIST_PTR(SALT11),
1609 SIG_EXPR_LIST_PTR(NORD4), SIG_EXPR_LIST_PTR(GPIOAA4));
1610FUNC_GROUP_DECL(SALT11, U22);
1611
1612#define T20 213
1613#define T20_DESC SIG_DESC_SET(SCUA4, 29)
1614SIG_EXPR_DECL(VPOR7, VPO, T20_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1615SIG_EXPR_DECL(VPOR7, VPOOFF1, T20_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1616SIG_EXPR_DECL(VPOR7, VPOOFF2, T20_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1617SIG_EXPR_LIST_DECL(VPOR7, SIG_EXPR_PTR(VPOR7, VPO),
1618 SIG_EXPR_PTR(VPOR7, VPOOFF1), SIG_EXPR_PTR(VPOR7, VPOOFF2));
1619SIG_EXPR_LIST_DECL_SINGLE(SALT12, SALT12, T20_DESC);
1620SIG_EXPR_LIST_DECL_SINGLE(NORD5, PNOR, PNOR_DESC);
1621SIG_EXPR_LIST_DECL_SINGLE(GPIOAA5, GPIOAA5);
1622MS_PIN_DECL_(T20, SIG_EXPR_LIST_PTR(VPOR7), SIG_EXPR_LIST_PTR(SALT12),
1623 SIG_EXPR_LIST_PTR(NORD5), SIG_EXPR_LIST_PTR(GPIOAA5));
1624FUNC_GROUP_DECL(SALT12, T20);
1625
1626#define N18 214
1627#define N18_DESC SIG_DESC_SET(SCUA4, 30)
1628SIG_EXPR_DECL(VPOR8, VPO, N18_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1629SIG_EXPR_DECL(VPOR8, VPOOFF1, N18_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1630SIG_EXPR_DECL(VPOR8, VPOOFF2, N18_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1631SIG_EXPR_LIST_DECL(VPOR8, SIG_EXPR_PTR(VPOR8, VPO),
1632 SIG_EXPR_PTR(VPOR8, VPOOFF1), SIG_EXPR_PTR(VPOR8, VPOOFF2));
1633SIG_EXPR_LIST_DECL_SINGLE(SALT13, SALT13, N18_DESC);
1634SIG_EXPR_LIST_DECL_SINGLE(NORD6, PNOR, PNOR_DESC);
1635SIG_EXPR_LIST_DECL_SINGLE(GPIOAA6, GPIOAA6);
1636MS_PIN_DECL_(N18, SIG_EXPR_LIST_PTR(VPOR8), SIG_EXPR_LIST_PTR(SALT13),
1637 SIG_EXPR_LIST_PTR(NORD6), SIG_EXPR_LIST_PTR(GPIOAA6));
1638FUNC_GROUP_DECL(SALT13, N18);
1639
1640#define P19 215
1641#define P19_DESC SIG_DESC_SET(SCUA4, 31)
1642SIG_EXPR_DECL(VPOR9, VPO, P19_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1643SIG_EXPR_DECL(VPOR9, VPOOFF1, P19_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1644SIG_EXPR_DECL(VPOR9, VPOOFF2, P19_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1645SIG_EXPR_LIST_DECL(VPOR9, SIG_EXPR_PTR(VPOR9, VPO),
1646 SIG_EXPR_PTR(VPOR9, VPOOFF1), SIG_EXPR_PTR(VPOR9, VPOOFF2));
1647SIG_EXPR_LIST_DECL_SINGLE(SALT14, SALT14, P19_DESC);
1648SIG_EXPR_LIST_DECL_SINGLE(NORD7, PNOR, PNOR_DESC);
1649SIG_EXPR_LIST_DECL_SINGLE(GPIOAA7, GPIOAA7);
1650MS_PIN_DECL_(P19, SIG_EXPR_LIST_PTR(VPOR9), SIG_EXPR_LIST_PTR(SALT14),
1651 SIG_EXPR_LIST_PTR(NORD7), SIG_EXPR_LIST_PTR(GPIOAA7));
1652FUNC_GROUP_DECL(SALT14, P19);
1653
1654#define N19 216
1655#define N19_DESC SIG_DESC_SET(SCUA8, 0)
1656SIG_EXPR_DECL(VPODE, VPO, N19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1657SIG_EXPR_DECL(VPODE, VPOOFF1, N19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1658SIG_EXPR_DECL(VPODE, VPOOFF2, N19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1659SIG_EXPR_LIST_DECL(VPODE, SIG_EXPR_PTR(VPODE, VPO),
1660 SIG_EXPR_PTR(VPODE, VPOOFF1), SIG_EXPR_PTR(VPODE, VPOOFF2));
1661SIG_EXPR_LIST_DECL_SINGLE(NOROE, PNOR, PNOR_DESC);
1662MS_PIN_DECL(N19, GPIOAB0, VPODE, NOROE);
1663
1664#define T21 217
1665#define T21_DESC SIG_DESC_SET(SCUA8, 1)
1666SIG_EXPR_DECL(VPOHS, VPO, T21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1667SIG_EXPR_DECL(VPOHS, VPOOFF1, T21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1668SIG_EXPR_DECL(VPOHS, VPOOFF2, T21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1669SIG_EXPR_LIST_DECL(VPOHS, SIG_EXPR_PTR(VPOHS, VPO),
1670 SIG_EXPR_PTR(VPOHS, VPOOFF1), SIG_EXPR_PTR(VPOHS, VPOOFF2));
1671SIG_EXPR_LIST_DECL_SINGLE(NORWE, PNOR, PNOR_DESC);
1672MS_PIN_DECL(T21, GPIOAB1, VPOHS, NORWE);
1673
1674FUNC_GROUP_DECL(PNOR, Y20, AB20, AB21, AA21, U21, W22, V22, W21, Y21, V21, Y22,
1675 AA22, U22, T20, N18, P19, N19, T21);
1676
1677#define T22 218
1678#define T22_DESC SIG_DESC_SET(SCUA8, 2)
1679SIG_EXPR_DECL(VPOVS, VPO, T22_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1680SIG_EXPR_DECL(VPOVS, VPOOFF1, T22_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1681SIG_EXPR_DECL(VPOVS, VPOOFF2, T22_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1682SIG_EXPR_LIST_DECL(VPOVS, SIG_EXPR_PTR(VPOVS, VPO),
1683 SIG_EXPR_PTR(VPOVS, VPOOFF1), SIG_EXPR_PTR(VPOVS, VPOOFF2));
1684SIG_EXPR_LIST_DECL_SINGLE(WDTRST1, WDTRST1, T22_DESC);
1685MS_PIN_DECL(T22, GPIOAB2, VPOVS, WDTRST1);
1686FUNC_GROUP_DECL(WDTRST1, T22);
1687
1688#define R20 219
1689#define R20_DESC SIG_DESC_SET(SCUA8, 3)
1690SIG_EXPR_DECL(VPOCLK, VPO, R20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1691SIG_EXPR_DECL(VPOCLK, VPOOFF1, R20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1692SIG_EXPR_DECL(VPOCLK, VPOOFF2, R20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1693SIG_EXPR_LIST_DECL(VPOCLK, SIG_EXPR_PTR(VPOCLK, VPO),
1694 SIG_EXPR_PTR(VPOCLK, VPOOFF1), SIG_EXPR_PTR(VPOCLK, VPOOFF2));
1695SIG_EXPR_LIST_DECL_SINGLE(WDTRST2, WDTRST2, R20_DESC);
1696MS_PIN_DECL(R20, GPIOAB3, VPOCLK, WDTRST2);
1697FUNC_GROUP_DECL(WDTRST2, R20);
1698
1699FUNC_GROUP_DECL(VPO, V20, U19, R18, P18, R19, W20, U20, AA20, Y20, AB20,
1700 AB21, AA21, U21, W22, V22, W21, Y21, V21, Y22, AA22, U22, T20,
1701 N18, P19, N19, T21, T22, R20);
1702
1703#define ESPI_DESC SIG_DESC_SET(HW_STRAP1, 25)
1704
1705#define G21 224
1706SIG_EXPR_LIST_DECL_SINGLE(ESPID0, ESPI, ESPI_DESC);
1707SIG_EXPR_LIST_DECL_SINGLE(LAD0, LAD0, SIG_DESC_SET(SCUAC, 0));
1708MS_PIN_DECL(G21, GPIOAC0, ESPID0, LAD0);
1709FUNC_GROUP_DECL(LAD0, G21);
1710
1711#define G20 225
1712SIG_EXPR_LIST_DECL_SINGLE(ESPID1, ESPI, ESPI_DESC);
1713SIG_EXPR_LIST_DECL_SINGLE(LAD1, LAD1, SIG_DESC_SET(SCUAC, 1));
1714MS_PIN_DECL(G20, GPIOAC1, ESPID1, LAD1);
1715FUNC_GROUP_DECL(LAD1, G20);
1716
1717#define D22 226
1718SIG_EXPR_LIST_DECL_SINGLE(ESPID2, ESPI, ESPI_DESC);
1719SIG_EXPR_LIST_DECL_SINGLE(LAD2, LAD2, SIG_DESC_SET(SCUAC, 2));
1720MS_PIN_DECL(D22, GPIOAC2, ESPID2, LAD2);
1721FUNC_GROUP_DECL(LAD2, D22);
1722
1723#define E22 227
1724SIG_EXPR_LIST_DECL_SINGLE(ESPID3, ESPI, ESPI_DESC);
1725SIG_EXPR_LIST_DECL_SINGLE(LAD3, LAD3, SIG_DESC_SET(SCUAC, 3));
1726MS_PIN_DECL(E22, GPIOAC3, ESPID3, LAD3);
1727FUNC_GROUP_DECL(LAD3, E22);
1728
1729#define C22 228
1730SIG_EXPR_LIST_DECL_SINGLE(ESPICK, ESPI, ESPI_DESC);
1731SIG_EXPR_LIST_DECL_SINGLE(LCLK, LCLK, SIG_DESC_SET(SCUAC, 4));
1732MS_PIN_DECL(C22, GPIOAC4, ESPICK, LCLK);
1733FUNC_GROUP_DECL(LCLK, C22);
1734
1735#define F21 229
1736SIG_EXPR_LIST_DECL_SINGLE(ESPICS, ESPI, ESPI_DESC);
1737SIG_EXPR_LIST_DECL_SINGLE(LFRAME, LFRAME, SIG_DESC_SET(SCUAC, 5));
1738MS_PIN_DECL(F21, GPIOAC5, ESPICS, LFRAME);
1739FUNC_GROUP_DECL(LFRAME, F21);
1740
1741#define F22 230
1742SIG_EXPR_LIST_DECL_SINGLE(ESPIALT, ESPI, ESPI_DESC);
1743SIG_EXPR_LIST_DECL_SINGLE(LSIRQ, LSIRQ, SIG_DESC_SET(SCUAC, 6));
1744MS_PIN_DECL(F22, GPIOAC6, ESPIALT, LSIRQ);
1745FUNC_GROUP_DECL(LSIRQ, F22);
1746
1747#define G22 231
1748SIG_EXPR_LIST_DECL_SINGLE(ESPIRST, ESPI, ESPI_DESC);
1749SIG_EXPR_LIST_DECL_SINGLE(LPCRST, LPCRST, SIG_DESC_SET(SCUAC, 7));
1750MS_PIN_DECL(G22, GPIOAC7, ESPIRST, LPCRST);
1751FUNC_GROUP_DECL(LPCRST, G22);
1752
1753FUNC_GROUP_DECL(ESPI, G21, G20, D22, E22, C22, F21, F22, G22);
1754
Andrew Jeffery9ffac442017-07-18 14:54:53 +09301755#define A7 232
1756SIG_EXPR_LIST_DECL_SINGLE(USB2AHDP, USB2AH, SIG_DESC_SET(SCU90, 29));
1757SIG_EXPR_LIST_DECL_SINGLE(USB2ADDP, USB2AD, SIG_DESC_BIT(SCU90, 29, 0));
1758MS_PIN_DECL_(A7, SIG_EXPR_LIST_PTR(USB2AHDP), SIG_EXPR_LIST_PTR(USB2ADDP));
1759
1760#define A8 233
1761SIG_EXPR_LIST_DECL_SINGLE(USB2AHDN, USB2AH, SIG_DESC_SET(SCU90, 29));
1762SIG_EXPR_LIST_DECL_SINGLE(USB2ADDN, USB2AD, SIG_DESC_BIT(SCU90, 29, 0));
1763MS_PIN_DECL_(A8, SIG_EXPR_LIST_PTR(USB2AHDN), SIG_EXPR_LIST_PTR(USB2ADDN));
1764
1765FUNC_GROUP_DECL(USB2AH, A7, A8);
1766FUNC_GROUP_DECL(USB2AD, A7, A8);
1767
1768#define USB11BHID_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 0, 0 }
1769#define USB2BD_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 1, 0 }
1770#define USB2BH1_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 2, 0 }
1771#define USB2BH2_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 3, 0 }
1772
1773#define B6 234
1774SIG_EXPR_LIST_DECL_SINGLE(USB11BDP, USB11BHID, USB11BHID_DESC);
1775SIG_EXPR_LIST_DECL_SINGLE(USB2BDDP, USB2BD, USB2BD_DESC);
1776SIG_EXPR_DECL(USB2BHDP1, USB2BH, USB2BH1_DESC);
1777SIG_EXPR_DECL(USB2BHDP2, USB2BH, USB2BH2_DESC);
1778SIG_EXPR_LIST_DECL(USB2BHDP, SIG_EXPR_PTR(USB2BHDP1, USB2BH),
1779 SIG_EXPR_PTR(USB2BHDP2, USB2BH));
1780MS_PIN_DECL_(B6, SIG_EXPR_LIST_PTR(USB11BDP), SIG_EXPR_LIST_PTR(USB2BDDP),
1781 SIG_EXPR_LIST_PTR(USB2BHDP));
1782
1783#define A6 235
1784SIG_EXPR_LIST_DECL_SINGLE(USB11BDN, USB11BHID, USB11BHID_DESC);
1785SIG_EXPR_LIST_DECL_SINGLE(USB2BDN, USB2BD, USB2BD_DESC);
1786SIG_EXPR_DECL(USB2BHDN1, USB2BH, USB2BH1_DESC);
1787SIG_EXPR_DECL(USB2BHDN2, USB2BH, USB2BH2_DESC);
1788SIG_EXPR_LIST_DECL(USB2BHDN, SIG_EXPR_PTR(USB2BHDN1, USB2BH),
1789 SIG_EXPR_PTR(USB2BHDN2, USB2BH));
1790MS_PIN_DECL_(A6, SIG_EXPR_LIST_PTR(USB11BDN), SIG_EXPR_LIST_PTR(USB2BDN),
1791 SIG_EXPR_LIST_PTR(USB2BHDN));
1792
1793FUNC_GROUP_DECL(USB11BHID, B6, A6);
1794FUNC_GROUP_DECL(USB2BD, B6, A6);
1795FUNC_GROUP_DECL(USB2BH, B6, A6);
1796
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301797/* Pins, groups and functions are sort(1):ed alphabetically for sanity */
1798
1799static struct pinctrl_pin_desc aspeed_g5_pins[ASPEED_G5_NR_PINS] = {
1800 ASPEED_PINCTRL_PIN(A10),
1801 ASPEED_PINCTRL_PIN(A11),
1802 ASPEED_PINCTRL_PIN(A12),
1803 ASPEED_PINCTRL_PIN(A13),
1804 ASPEED_PINCTRL_PIN(A14),
Andrew Jeffery8eb37af2016-09-28 00:20:16 +09301805 ASPEED_PINCTRL_PIN(A15),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301806 ASPEED_PINCTRL_PIN(A16),
1807 ASPEED_PINCTRL_PIN(A17),
1808 ASPEED_PINCTRL_PIN(A18),
1809 ASPEED_PINCTRL_PIN(A19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301810 ASPEED_PINCTRL_PIN(A2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301811 ASPEED_PINCTRL_PIN(A20),
1812 ASPEED_PINCTRL_PIN(A21),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301813 ASPEED_PINCTRL_PIN(A3),
1814 ASPEED_PINCTRL_PIN(A4),
1815 ASPEED_PINCTRL_PIN(A5),
Andrew Jeffery9ffac442017-07-18 14:54:53 +09301816 ASPEED_PINCTRL_PIN(A6),
1817 ASPEED_PINCTRL_PIN(A7),
1818 ASPEED_PINCTRL_PIN(A8),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301819 ASPEED_PINCTRL_PIN(A9),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301820 ASPEED_PINCTRL_PIN(AA1),
1821 ASPEED_PINCTRL_PIN(AA19),
1822 ASPEED_PINCTRL_PIN(AA2),
1823 ASPEED_PINCTRL_PIN(AA20),
1824 ASPEED_PINCTRL_PIN(AA21),
1825 ASPEED_PINCTRL_PIN(AA22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301826 ASPEED_PINCTRL_PIN(AA3),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301827 ASPEED_PINCTRL_PIN(AA4),
1828 ASPEED_PINCTRL_PIN(AA5),
1829 ASPEED_PINCTRL_PIN(AB2),
1830 ASPEED_PINCTRL_PIN(AB20),
1831 ASPEED_PINCTRL_PIN(AB21),
1832 ASPEED_PINCTRL_PIN(AB3),
1833 ASPEED_PINCTRL_PIN(AB4),
1834 ASPEED_PINCTRL_PIN(AB5),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301835 ASPEED_PINCTRL_PIN(B1),
1836 ASPEED_PINCTRL_PIN(B10),
1837 ASPEED_PINCTRL_PIN(B11),
1838 ASPEED_PINCTRL_PIN(B12),
1839 ASPEED_PINCTRL_PIN(B13),
1840 ASPEED_PINCTRL_PIN(B14),
Andrew Jeffery8eb37af2016-09-28 00:20:16 +09301841 ASPEED_PINCTRL_PIN(B15),
1842 ASPEED_PINCTRL_PIN(B16),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301843 ASPEED_PINCTRL_PIN(B17),
1844 ASPEED_PINCTRL_PIN(B18),
1845 ASPEED_PINCTRL_PIN(B19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301846 ASPEED_PINCTRL_PIN(B2),
1847 ASPEED_PINCTRL_PIN(B20),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301848 ASPEED_PINCTRL_PIN(B21),
1849 ASPEED_PINCTRL_PIN(B22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301850 ASPEED_PINCTRL_PIN(B3),
1851 ASPEED_PINCTRL_PIN(B4),
1852 ASPEED_PINCTRL_PIN(B5),
Andrew Jeffery9ffac442017-07-18 14:54:53 +09301853 ASPEED_PINCTRL_PIN(B6),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301854 ASPEED_PINCTRL_PIN(B9),
1855 ASPEED_PINCTRL_PIN(C1),
1856 ASPEED_PINCTRL_PIN(C11),
1857 ASPEED_PINCTRL_PIN(C12),
1858 ASPEED_PINCTRL_PIN(C13),
1859 ASPEED_PINCTRL_PIN(C14),
Andrew Jeffery8eb37af2016-09-28 00:20:16 +09301860 ASPEED_PINCTRL_PIN(C15),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301861 ASPEED_PINCTRL_PIN(C16),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301862 ASPEED_PINCTRL_PIN(C17),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301863 ASPEED_PINCTRL_PIN(C18),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301864 ASPEED_PINCTRL_PIN(C19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301865 ASPEED_PINCTRL_PIN(C2),
1866 ASPEED_PINCTRL_PIN(C20),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301867 ASPEED_PINCTRL_PIN(C21),
1868 ASPEED_PINCTRL_PIN(C22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301869 ASPEED_PINCTRL_PIN(C3),
1870 ASPEED_PINCTRL_PIN(C4),
1871 ASPEED_PINCTRL_PIN(C5),
1872 ASPEED_PINCTRL_PIN(D1),
1873 ASPEED_PINCTRL_PIN(D10),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301874 ASPEED_PINCTRL_PIN(D13),
1875 ASPEED_PINCTRL_PIN(D14),
1876 ASPEED_PINCTRL_PIN(D15),
1877 ASPEED_PINCTRL_PIN(D16),
1878 ASPEED_PINCTRL_PIN(D17),
1879 ASPEED_PINCTRL_PIN(D18),
1880 ASPEED_PINCTRL_PIN(D19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301881 ASPEED_PINCTRL_PIN(D2),
1882 ASPEED_PINCTRL_PIN(D20),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301883 ASPEED_PINCTRL_PIN(D21),
1884 ASPEED_PINCTRL_PIN(D22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301885 ASPEED_PINCTRL_PIN(D4),
1886 ASPEED_PINCTRL_PIN(D5),
1887 ASPEED_PINCTRL_PIN(D6),
1888 ASPEED_PINCTRL_PIN(D7),
1889 ASPEED_PINCTRL_PIN(D8),
1890 ASPEED_PINCTRL_PIN(D9),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301891 ASPEED_PINCTRL_PIN(E1),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301892 ASPEED_PINCTRL_PIN(E10),
1893 ASPEED_PINCTRL_PIN(E12),
1894 ASPEED_PINCTRL_PIN(E13),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301895 ASPEED_PINCTRL_PIN(E14),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301896 ASPEED_PINCTRL_PIN(E15),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301897 ASPEED_PINCTRL_PIN(E16),
1898 ASPEED_PINCTRL_PIN(E17),
1899 ASPEED_PINCTRL_PIN(E18),
1900 ASPEED_PINCTRL_PIN(E19),
1901 ASPEED_PINCTRL_PIN(E2),
1902 ASPEED_PINCTRL_PIN(E20),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301903 ASPEED_PINCTRL_PIN(E21),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301904 ASPEED_PINCTRL_PIN(E22),
1905 ASPEED_PINCTRL_PIN(E3),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301906 ASPEED_PINCTRL_PIN(E6),
1907 ASPEED_PINCTRL_PIN(E7),
1908 ASPEED_PINCTRL_PIN(E9),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301909 ASPEED_PINCTRL_PIN(F1),
1910 ASPEED_PINCTRL_PIN(F17),
1911 ASPEED_PINCTRL_PIN(F18),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301912 ASPEED_PINCTRL_PIN(F19),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301913 ASPEED_PINCTRL_PIN(F2),
Andrew Jeffery97e8c3f2016-09-28 00:20:14 +09301914 ASPEED_PINCTRL_PIN(F20),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301915 ASPEED_PINCTRL_PIN(F21),
1916 ASPEED_PINCTRL_PIN(F22),
1917 ASPEED_PINCTRL_PIN(F3),
1918 ASPEED_PINCTRL_PIN(F4),
1919 ASPEED_PINCTRL_PIN(F5),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301920 ASPEED_PINCTRL_PIN(F9),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301921 ASPEED_PINCTRL_PIN(G1),
1922 ASPEED_PINCTRL_PIN(G17),
1923 ASPEED_PINCTRL_PIN(G18),
1924 ASPEED_PINCTRL_PIN(G2),
1925 ASPEED_PINCTRL_PIN(G20),
1926 ASPEED_PINCTRL_PIN(G21),
1927 ASPEED_PINCTRL_PIN(G22),
1928 ASPEED_PINCTRL_PIN(G3),
1929 ASPEED_PINCTRL_PIN(G4),
1930 ASPEED_PINCTRL_PIN(G5),
1931 ASPEED_PINCTRL_PIN(H18),
1932 ASPEED_PINCTRL_PIN(H19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301933 ASPEED_PINCTRL_PIN(H20),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301934 ASPEED_PINCTRL_PIN(H21),
1935 ASPEED_PINCTRL_PIN(H22),
1936 ASPEED_PINCTRL_PIN(H3),
1937 ASPEED_PINCTRL_PIN(H4),
1938 ASPEED_PINCTRL_PIN(H5),
1939 ASPEED_PINCTRL_PIN(J18),
1940 ASPEED_PINCTRL_PIN(J19),
1941 ASPEED_PINCTRL_PIN(J20),
1942 ASPEED_PINCTRL_PIN(K18),
1943 ASPEED_PINCTRL_PIN(K19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301944 ASPEED_PINCTRL_PIN(L1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301945 ASPEED_PINCTRL_PIN(L18),
1946 ASPEED_PINCTRL_PIN(L19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301947 ASPEED_PINCTRL_PIN(L2),
1948 ASPEED_PINCTRL_PIN(L3),
1949 ASPEED_PINCTRL_PIN(L4),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301950 ASPEED_PINCTRL_PIN(M18),
1951 ASPEED_PINCTRL_PIN(M19),
1952 ASPEED_PINCTRL_PIN(M20),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301953 ASPEED_PINCTRL_PIN(N1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301954 ASPEED_PINCTRL_PIN(N18),
1955 ASPEED_PINCTRL_PIN(N19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301956 ASPEED_PINCTRL_PIN(N2),
1957 ASPEED_PINCTRL_PIN(N20),
1958 ASPEED_PINCTRL_PIN(N21),
1959 ASPEED_PINCTRL_PIN(N22),
1960 ASPEED_PINCTRL_PIN(N3),
1961 ASPEED_PINCTRL_PIN(N4),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301962 ASPEED_PINCTRL_PIN(N5),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301963 ASPEED_PINCTRL_PIN(P1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301964 ASPEED_PINCTRL_PIN(P18),
1965 ASPEED_PINCTRL_PIN(P19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301966 ASPEED_PINCTRL_PIN(P2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301967 ASPEED_PINCTRL_PIN(P20),
1968 ASPEED_PINCTRL_PIN(P21),
1969 ASPEED_PINCTRL_PIN(P22),
1970 ASPEED_PINCTRL_PIN(P3),
1971 ASPEED_PINCTRL_PIN(P4),
1972 ASPEED_PINCTRL_PIN(P5),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301973 ASPEED_PINCTRL_PIN(R1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301974 ASPEED_PINCTRL_PIN(R18),
1975 ASPEED_PINCTRL_PIN(R19),
1976 ASPEED_PINCTRL_PIN(R2),
1977 ASPEED_PINCTRL_PIN(R20),
1978 ASPEED_PINCTRL_PIN(R21),
1979 ASPEED_PINCTRL_PIN(R22),
1980 ASPEED_PINCTRL_PIN(R3),
1981 ASPEED_PINCTRL_PIN(R4),
1982 ASPEED_PINCTRL_PIN(R5),
1983 ASPEED_PINCTRL_PIN(T1),
1984 ASPEED_PINCTRL_PIN(T17),
1985 ASPEED_PINCTRL_PIN(T19),
1986 ASPEED_PINCTRL_PIN(T2),
1987 ASPEED_PINCTRL_PIN(T20),
1988 ASPEED_PINCTRL_PIN(T21),
1989 ASPEED_PINCTRL_PIN(T22),
1990 ASPEED_PINCTRL_PIN(T3),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301991 ASPEED_PINCTRL_PIN(T4),
Andrew Jefferyf1337852016-12-20 18:05:50 +10301992 ASPEED_PINCTRL_PIN(T5),
1993 ASPEED_PINCTRL_PIN(U1),
1994 ASPEED_PINCTRL_PIN(U19),
1995 ASPEED_PINCTRL_PIN(U2),
1996 ASPEED_PINCTRL_PIN(U20),
1997 ASPEED_PINCTRL_PIN(U21),
1998 ASPEED_PINCTRL_PIN(U22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09301999 ASPEED_PINCTRL_PIN(U3),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302000 ASPEED_PINCTRL_PIN(U4),
2001 ASPEED_PINCTRL_PIN(U5),
2002 ASPEED_PINCTRL_PIN(V1),
2003 ASPEED_PINCTRL_PIN(V19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302004 ASPEED_PINCTRL_PIN(V2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302005 ASPEED_PINCTRL_PIN(V20),
2006 ASPEED_PINCTRL_PIN(V21),
2007 ASPEED_PINCTRL_PIN(V22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302008 ASPEED_PINCTRL_PIN(V3),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302009 ASPEED_PINCTRL_PIN(V4),
2010 ASPEED_PINCTRL_PIN(V5),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302011 ASPEED_PINCTRL_PIN(V6),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302012 ASPEED_PINCTRL_PIN(W1),
2013 ASPEED_PINCTRL_PIN(W19),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302014 ASPEED_PINCTRL_PIN(W2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302015 ASPEED_PINCTRL_PIN(W20),
2016 ASPEED_PINCTRL_PIN(W21),
2017 ASPEED_PINCTRL_PIN(W22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302018 ASPEED_PINCTRL_PIN(W3),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302019 ASPEED_PINCTRL_PIN(W4),
2020 ASPEED_PINCTRL_PIN(W5),
2021 ASPEED_PINCTRL_PIN(W6),
2022 ASPEED_PINCTRL_PIN(Y1),
2023 ASPEED_PINCTRL_PIN(Y19),
2024 ASPEED_PINCTRL_PIN(Y2),
2025 ASPEED_PINCTRL_PIN(Y20),
2026 ASPEED_PINCTRL_PIN(Y21),
2027 ASPEED_PINCTRL_PIN(Y22),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302028 ASPEED_PINCTRL_PIN(Y3),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302029 ASPEED_PINCTRL_PIN(Y4),
2030 ASPEED_PINCTRL_PIN(Y5),
2031 ASPEED_PINCTRL_PIN(Y6),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302032};
2033
2034static const struct aspeed_pin_group aspeed_g5_groups[] = {
Andrew Jefferyf1337852016-12-20 18:05:50 +10302035 ASPEED_PINCTRL_GROUP(ACPI),
2036 ASPEED_PINCTRL_GROUP(ADC0),
2037 ASPEED_PINCTRL_GROUP(ADC1),
2038 ASPEED_PINCTRL_GROUP(ADC10),
2039 ASPEED_PINCTRL_GROUP(ADC11),
2040 ASPEED_PINCTRL_GROUP(ADC12),
2041 ASPEED_PINCTRL_GROUP(ADC13),
2042 ASPEED_PINCTRL_GROUP(ADC14),
2043 ASPEED_PINCTRL_GROUP(ADC15),
2044 ASPEED_PINCTRL_GROUP(ADC2),
2045 ASPEED_PINCTRL_GROUP(ADC3),
2046 ASPEED_PINCTRL_GROUP(ADC4),
2047 ASPEED_PINCTRL_GROUP(ADC5),
2048 ASPEED_PINCTRL_GROUP(ADC6),
2049 ASPEED_PINCTRL_GROUP(ADC7),
2050 ASPEED_PINCTRL_GROUP(ADC8),
2051 ASPEED_PINCTRL_GROUP(ADC9),
2052 ASPEED_PINCTRL_GROUP(BMCINT),
2053 ASPEED_PINCTRL_GROUP(DDCCLK),
2054 ASPEED_PINCTRL_GROUP(DDCDAT),
2055 ASPEED_PINCTRL_GROUP(ESPI),
2056 ASPEED_PINCTRL_GROUP(FWSPICS1),
2057 ASPEED_PINCTRL_GROUP(FWSPICS2),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302058 ASPEED_PINCTRL_GROUP(GPID0),
2059 ASPEED_PINCTRL_GROUP(GPID2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302060 ASPEED_PINCTRL_GROUP(GPID4),
2061 ASPEED_PINCTRL_GROUP(GPID6),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302062 ASPEED_PINCTRL_GROUP(GPIE0),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302063 ASPEED_PINCTRL_GROUP(GPIE2),
2064 ASPEED_PINCTRL_GROUP(GPIE4),
2065 ASPEED_PINCTRL_GROUP(GPIE6),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302066 ASPEED_PINCTRL_GROUP(I2C10),
2067 ASPEED_PINCTRL_GROUP(I2C11),
2068 ASPEED_PINCTRL_GROUP(I2C12),
2069 ASPEED_PINCTRL_GROUP(I2C13),
2070 ASPEED_PINCTRL_GROUP(I2C14),
2071 ASPEED_PINCTRL_GROUP(I2C3),
2072 ASPEED_PINCTRL_GROUP(I2C4),
2073 ASPEED_PINCTRL_GROUP(I2C5),
2074 ASPEED_PINCTRL_GROUP(I2C6),
2075 ASPEED_PINCTRL_GROUP(I2C7),
2076 ASPEED_PINCTRL_GROUP(I2C8),
2077 ASPEED_PINCTRL_GROUP(I2C9),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302078 ASPEED_PINCTRL_GROUP(LAD0),
2079 ASPEED_PINCTRL_GROUP(LAD1),
2080 ASPEED_PINCTRL_GROUP(LAD2),
2081 ASPEED_PINCTRL_GROUP(LAD3),
2082 ASPEED_PINCTRL_GROUP(LCLK),
2083 ASPEED_PINCTRL_GROUP(LFRAME),
2084 ASPEED_PINCTRL_GROUP(LPCHC),
2085 ASPEED_PINCTRL_GROUP(LPCPD),
2086 ASPEED_PINCTRL_GROUP(LPCPLUS),
2087 ASPEED_PINCTRL_GROUP(LPCPME),
2088 ASPEED_PINCTRL_GROUP(LPCRST),
2089 ASPEED_PINCTRL_GROUP(LPCSMI),
2090 ASPEED_PINCTRL_GROUP(LSIRQ),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302091 ASPEED_PINCTRL_GROUP(MAC1LINK),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302092 ASPEED_PINCTRL_GROUP(MAC2LINK),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302093 ASPEED_PINCTRL_GROUP(MDIO1),
2094 ASPEED_PINCTRL_GROUP(MDIO2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302095 ASPEED_PINCTRL_GROUP(NCTS1),
2096 ASPEED_PINCTRL_GROUP(NCTS2),
2097 ASPEED_PINCTRL_GROUP(NCTS3),
2098 ASPEED_PINCTRL_GROUP(NCTS4),
2099 ASPEED_PINCTRL_GROUP(NDCD1),
2100 ASPEED_PINCTRL_GROUP(NDCD2),
2101 ASPEED_PINCTRL_GROUP(NDCD3),
2102 ASPEED_PINCTRL_GROUP(NDCD4),
2103 ASPEED_PINCTRL_GROUP(NDSR1),
2104 ASPEED_PINCTRL_GROUP(NDSR2),
2105 ASPEED_PINCTRL_GROUP(NDSR3),
2106 ASPEED_PINCTRL_GROUP(NDSR4),
2107 ASPEED_PINCTRL_GROUP(NDTR1),
2108 ASPEED_PINCTRL_GROUP(NDTR2),
2109 ASPEED_PINCTRL_GROUP(NDTR3),
2110 ASPEED_PINCTRL_GROUP(NDTR4),
2111 ASPEED_PINCTRL_GROUP(NRI1),
2112 ASPEED_PINCTRL_GROUP(NRI2),
2113 ASPEED_PINCTRL_GROUP(NRI3),
2114 ASPEED_PINCTRL_GROUP(NRI4),
2115 ASPEED_PINCTRL_GROUP(NRTS1),
2116 ASPEED_PINCTRL_GROUP(NRTS2),
2117 ASPEED_PINCTRL_GROUP(NRTS3),
2118 ASPEED_PINCTRL_GROUP(NRTS4),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302119 ASPEED_PINCTRL_GROUP(OSCCLK),
2120 ASPEED_PINCTRL_GROUP(PEWAKE),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302121 ASPEED_PINCTRL_GROUP(PNOR),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302122 ASPEED_PINCTRL_GROUP(PWM0),
2123 ASPEED_PINCTRL_GROUP(PWM1),
2124 ASPEED_PINCTRL_GROUP(PWM2),
2125 ASPEED_PINCTRL_GROUP(PWM3),
2126 ASPEED_PINCTRL_GROUP(PWM4),
2127 ASPEED_PINCTRL_GROUP(PWM5),
2128 ASPEED_PINCTRL_GROUP(PWM6),
2129 ASPEED_PINCTRL_GROUP(PWM7),
2130 ASPEED_PINCTRL_GROUP(RGMII1),
2131 ASPEED_PINCTRL_GROUP(RGMII2),
2132 ASPEED_PINCTRL_GROUP(RMII1),
2133 ASPEED_PINCTRL_GROUP(RMII2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302134 ASPEED_PINCTRL_GROUP(RXD1),
2135 ASPEED_PINCTRL_GROUP(RXD2),
2136 ASPEED_PINCTRL_GROUP(RXD3),
2137 ASPEED_PINCTRL_GROUP(RXD4),
2138 ASPEED_PINCTRL_GROUP(SALT1),
2139 ASPEED_PINCTRL_GROUP(SALT10),
2140 ASPEED_PINCTRL_GROUP(SALT11),
2141 ASPEED_PINCTRL_GROUP(SALT12),
2142 ASPEED_PINCTRL_GROUP(SALT13),
2143 ASPEED_PINCTRL_GROUP(SALT14),
2144 ASPEED_PINCTRL_GROUP(SALT2),
2145 ASPEED_PINCTRL_GROUP(SALT3),
2146 ASPEED_PINCTRL_GROUP(SALT4),
2147 ASPEED_PINCTRL_GROUP(SALT5),
2148 ASPEED_PINCTRL_GROUP(SALT6),
2149 ASPEED_PINCTRL_GROUP(SALT7),
2150 ASPEED_PINCTRL_GROUP(SALT8),
2151 ASPEED_PINCTRL_GROUP(SALT9),
2152 ASPEED_PINCTRL_GROUP(SCL1),
2153 ASPEED_PINCTRL_GROUP(SCL2),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302154 ASPEED_PINCTRL_GROUP(SD1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302155 ASPEED_PINCTRL_GROUP(SD2),
2156 ASPEED_PINCTRL_GROUP(SDA1),
2157 ASPEED_PINCTRL_GROUP(SDA2),
Hongwei Zhang76c4c592019-06-04 17:53:32 -04002158 ASPEED_PINCTRL_GROUP(SGPM),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302159 ASPEED_PINCTRL_GROUP(SGPS1),
2160 ASPEED_PINCTRL_GROUP(SGPS2),
2161 ASPEED_PINCTRL_GROUP(SIOONCTRL),
2162 ASPEED_PINCTRL_GROUP(SIOPBI),
2163 ASPEED_PINCTRL_GROUP(SIOPBO),
2164 ASPEED_PINCTRL_GROUP(SIOPWREQ),
2165 ASPEED_PINCTRL_GROUP(SIOPWRGD),
2166 ASPEED_PINCTRL_GROUP(SIOS3),
2167 ASPEED_PINCTRL_GROUP(SIOS5),
2168 ASPEED_PINCTRL_GROUP(SIOSCI),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302169 ASPEED_PINCTRL_GROUP(SPI1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302170 ASPEED_PINCTRL_GROUP(SPI1CS1),
Andrew Jeffery8eb37af2016-09-28 00:20:16 +09302171 ASPEED_PINCTRL_GROUP(SPI1DEBUG),
2172 ASPEED_PINCTRL_GROUP(SPI1PASSTHRU),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302173 ASPEED_PINCTRL_GROUP(SPI2CK),
2174 ASPEED_PINCTRL_GROUP(SPI2CS0),
2175 ASPEED_PINCTRL_GROUP(SPI2CS1),
2176 ASPEED_PINCTRL_GROUP(SPI2MISO),
2177 ASPEED_PINCTRL_GROUP(SPI2MOSI),
2178 ASPEED_PINCTRL_GROUP(TIMER3),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302179 ASPEED_PINCTRL_GROUP(TIMER4),
2180 ASPEED_PINCTRL_GROUP(TIMER5),
2181 ASPEED_PINCTRL_GROUP(TIMER6),
2182 ASPEED_PINCTRL_GROUP(TIMER7),
2183 ASPEED_PINCTRL_GROUP(TIMER8),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302184 ASPEED_PINCTRL_GROUP(TXD1),
2185 ASPEED_PINCTRL_GROUP(TXD2),
2186 ASPEED_PINCTRL_GROUP(TXD3),
2187 ASPEED_PINCTRL_GROUP(TXD4),
2188 ASPEED_PINCTRL_GROUP(UART6),
Andrew Jeffery9ffac442017-07-18 14:54:53 +09302189 ASPEED_PINCTRL_GROUP(USB11BHID),
2190 ASPEED_PINCTRL_GROUP(USB2AD),
2191 ASPEED_PINCTRL_GROUP(USB2AH),
2192 ASPEED_PINCTRL_GROUP(USB2BD),
2193 ASPEED_PINCTRL_GROUP(USB2BH),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302194 ASPEED_PINCTRL_GROUP(USBCKI),
Andrew Jeffery8eb37af2016-09-28 00:20:16 +09302195 ASPEED_PINCTRL_GROUP(VGABIOSROM),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302196 ASPEED_PINCTRL_GROUP(VGAHS),
2197 ASPEED_PINCTRL_GROUP(VGAVS),
2198 ASPEED_PINCTRL_GROUP(VPI24),
2199 ASPEED_PINCTRL_GROUP(VPO),
2200 ASPEED_PINCTRL_GROUP(WDTRST1),
2201 ASPEED_PINCTRL_GROUP(WDTRST2),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302202};
2203
2204static const struct aspeed_pin_function aspeed_g5_functions[] = {
Andrew Jefferyf1337852016-12-20 18:05:50 +10302205 ASPEED_PINCTRL_FUNC(ACPI),
2206 ASPEED_PINCTRL_FUNC(ADC0),
2207 ASPEED_PINCTRL_FUNC(ADC1),
2208 ASPEED_PINCTRL_FUNC(ADC10),
2209 ASPEED_PINCTRL_FUNC(ADC11),
2210 ASPEED_PINCTRL_FUNC(ADC12),
2211 ASPEED_PINCTRL_FUNC(ADC13),
2212 ASPEED_PINCTRL_FUNC(ADC14),
2213 ASPEED_PINCTRL_FUNC(ADC15),
2214 ASPEED_PINCTRL_FUNC(ADC2),
2215 ASPEED_PINCTRL_FUNC(ADC3),
2216 ASPEED_PINCTRL_FUNC(ADC4),
2217 ASPEED_PINCTRL_FUNC(ADC5),
2218 ASPEED_PINCTRL_FUNC(ADC6),
2219 ASPEED_PINCTRL_FUNC(ADC7),
2220 ASPEED_PINCTRL_FUNC(ADC8),
2221 ASPEED_PINCTRL_FUNC(ADC9),
2222 ASPEED_PINCTRL_FUNC(BMCINT),
2223 ASPEED_PINCTRL_FUNC(DDCCLK),
2224 ASPEED_PINCTRL_FUNC(DDCDAT),
2225 ASPEED_PINCTRL_FUNC(ESPI),
2226 ASPEED_PINCTRL_FUNC(FWSPICS1),
2227 ASPEED_PINCTRL_FUNC(FWSPICS2),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302228 ASPEED_PINCTRL_FUNC(GPID0),
2229 ASPEED_PINCTRL_FUNC(GPID2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302230 ASPEED_PINCTRL_FUNC(GPID4),
2231 ASPEED_PINCTRL_FUNC(GPID6),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302232 ASPEED_PINCTRL_FUNC(GPIE0),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302233 ASPEED_PINCTRL_FUNC(GPIE2),
2234 ASPEED_PINCTRL_FUNC(GPIE4),
2235 ASPEED_PINCTRL_FUNC(GPIE6),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302236 ASPEED_PINCTRL_FUNC(I2C10),
2237 ASPEED_PINCTRL_FUNC(I2C11),
2238 ASPEED_PINCTRL_FUNC(I2C12),
2239 ASPEED_PINCTRL_FUNC(I2C13),
2240 ASPEED_PINCTRL_FUNC(I2C14),
2241 ASPEED_PINCTRL_FUNC(I2C3),
2242 ASPEED_PINCTRL_FUNC(I2C4),
2243 ASPEED_PINCTRL_FUNC(I2C5),
2244 ASPEED_PINCTRL_FUNC(I2C6),
2245 ASPEED_PINCTRL_FUNC(I2C7),
2246 ASPEED_PINCTRL_FUNC(I2C8),
2247 ASPEED_PINCTRL_FUNC(I2C9),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302248 ASPEED_PINCTRL_FUNC(LAD0),
2249 ASPEED_PINCTRL_FUNC(LAD1),
2250 ASPEED_PINCTRL_FUNC(LAD2),
2251 ASPEED_PINCTRL_FUNC(LAD3),
2252 ASPEED_PINCTRL_FUNC(LCLK),
2253 ASPEED_PINCTRL_FUNC(LFRAME),
2254 ASPEED_PINCTRL_FUNC(LPCHC),
2255 ASPEED_PINCTRL_FUNC(LPCPD),
2256 ASPEED_PINCTRL_FUNC(LPCPLUS),
2257 ASPEED_PINCTRL_FUNC(LPCPME),
2258 ASPEED_PINCTRL_FUNC(LPCRST),
2259 ASPEED_PINCTRL_FUNC(LPCSMI),
2260 ASPEED_PINCTRL_FUNC(LSIRQ),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302261 ASPEED_PINCTRL_FUNC(MAC1LINK),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302262 ASPEED_PINCTRL_FUNC(MAC2LINK),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302263 ASPEED_PINCTRL_FUNC(MDIO1),
2264 ASPEED_PINCTRL_FUNC(MDIO2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302265 ASPEED_PINCTRL_FUNC(NCTS1),
2266 ASPEED_PINCTRL_FUNC(NCTS2),
2267 ASPEED_PINCTRL_FUNC(NCTS3),
2268 ASPEED_PINCTRL_FUNC(NCTS4),
2269 ASPEED_PINCTRL_FUNC(NDCD1),
2270 ASPEED_PINCTRL_FUNC(NDCD2),
2271 ASPEED_PINCTRL_FUNC(NDCD3),
2272 ASPEED_PINCTRL_FUNC(NDCD4),
2273 ASPEED_PINCTRL_FUNC(NDSR1),
2274 ASPEED_PINCTRL_FUNC(NDSR2),
2275 ASPEED_PINCTRL_FUNC(NDSR3),
2276 ASPEED_PINCTRL_FUNC(NDSR4),
2277 ASPEED_PINCTRL_FUNC(NDTR1),
2278 ASPEED_PINCTRL_FUNC(NDTR2),
2279 ASPEED_PINCTRL_FUNC(NDTR3),
2280 ASPEED_PINCTRL_FUNC(NDTR4),
2281 ASPEED_PINCTRL_FUNC(NRI1),
2282 ASPEED_PINCTRL_FUNC(NRI2),
2283 ASPEED_PINCTRL_FUNC(NRI3),
2284 ASPEED_PINCTRL_FUNC(NRI4),
2285 ASPEED_PINCTRL_FUNC(NRTS1),
2286 ASPEED_PINCTRL_FUNC(NRTS2),
2287 ASPEED_PINCTRL_FUNC(NRTS3),
2288 ASPEED_PINCTRL_FUNC(NRTS4),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302289 ASPEED_PINCTRL_FUNC(OSCCLK),
2290 ASPEED_PINCTRL_FUNC(PEWAKE),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302291 ASPEED_PINCTRL_FUNC(PNOR),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302292 ASPEED_PINCTRL_FUNC(PWM0),
2293 ASPEED_PINCTRL_FUNC(PWM1),
2294 ASPEED_PINCTRL_FUNC(PWM2),
2295 ASPEED_PINCTRL_FUNC(PWM3),
2296 ASPEED_PINCTRL_FUNC(PWM4),
2297 ASPEED_PINCTRL_FUNC(PWM5),
2298 ASPEED_PINCTRL_FUNC(PWM6),
2299 ASPEED_PINCTRL_FUNC(PWM7),
2300 ASPEED_PINCTRL_FUNC(RGMII1),
2301 ASPEED_PINCTRL_FUNC(RGMII2),
2302 ASPEED_PINCTRL_FUNC(RMII1),
2303 ASPEED_PINCTRL_FUNC(RMII2),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302304 ASPEED_PINCTRL_FUNC(RXD1),
2305 ASPEED_PINCTRL_FUNC(RXD2),
2306 ASPEED_PINCTRL_FUNC(RXD3),
2307 ASPEED_PINCTRL_FUNC(RXD4),
2308 ASPEED_PINCTRL_FUNC(SALT1),
2309 ASPEED_PINCTRL_FUNC(SALT10),
2310 ASPEED_PINCTRL_FUNC(SALT11),
2311 ASPEED_PINCTRL_FUNC(SALT12),
2312 ASPEED_PINCTRL_FUNC(SALT13),
2313 ASPEED_PINCTRL_FUNC(SALT14),
2314 ASPEED_PINCTRL_FUNC(SALT2),
2315 ASPEED_PINCTRL_FUNC(SALT3),
2316 ASPEED_PINCTRL_FUNC(SALT4),
2317 ASPEED_PINCTRL_FUNC(SALT5),
2318 ASPEED_PINCTRL_FUNC(SALT6),
2319 ASPEED_PINCTRL_FUNC(SALT7),
2320 ASPEED_PINCTRL_FUNC(SALT8),
2321 ASPEED_PINCTRL_FUNC(SALT9),
2322 ASPEED_PINCTRL_FUNC(SCL1),
2323 ASPEED_PINCTRL_FUNC(SCL2),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302324 ASPEED_PINCTRL_FUNC(SD1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302325 ASPEED_PINCTRL_FUNC(SD2),
2326 ASPEED_PINCTRL_FUNC(SDA1),
2327 ASPEED_PINCTRL_FUNC(SDA2),
Hongwei Zhang76c4c592019-06-04 17:53:32 -04002328 ASPEED_PINCTRL_FUNC(SGPM),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302329 ASPEED_PINCTRL_FUNC(SGPS1),
2330 ASPEED_PINCTRL_FUNC(SGPS2),
2331 ASPEED_PINCTRL_FUNC(SIOONCTRL),
2332 ASPEED_PINCTRL_FUNC(SIOPBI),
2333 ASPEED_PINCTRL_FUNC(SIOPBO),
2334 ASPEED_PINCTRL_FUNC(SIOPWREQ),
2335 ASPEED_PINCTRL_FUNC(SIOPWRGD),
2336 ASPEED_PINCTRL_FUNC(SIOS3),
2337 ASPEED_PINCTRL_FUNC(SIOS5),
2338 ASPEED_PINCTRL_FUNC(SIOSCI),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302339 ASPEED_PINCTRL_FUNC(SPI1),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302340 ASPEED_PINCTRL_FUNC(SPI1CS1),
Andrew Jeffery8eb37af2016-09-28 00:20:16 +09302341 ASPEED_PINCTRL_FUNC(SPI1DEBUG),
2342 ASPEED_PINCTRL_FUNC(SPI1PASSTHRU),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302343 ASPEED_PINCTRL_FUNC(SPI2CK),
2344 ASPEED_PINCTRL_FUNC(SPI2CS0),
2345 ASPEED_PINCTRL_FUNC(SPI2CS1),
2346 ASPEED_PINCTRL_FUNC(SPI2MISO),
2347 ASPEED_PINCTRL_FUNC(SPI2MOSI),
2348 ASPEED_PINCTRL_FUNC(TIMER3),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302349 ASPEED_PINCTRL_FUNC(TIMER4),
2350 ASPEED_PINCTRL_FUNC(TIMER5),
2351 ASPEED_PINCTRL_FUNC(TIMER6),
2352 ASPEED_PINCTRL_FUNC(TIMER7),
2353 ASPEED_PINCTRL_FUNC(TIMER8),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302354 ASPEED_PINCTRL_FUNC(TXD1),
2355 ASPEED_PINCTRL_FUNC(TXD2),
2356 ASPEED_PINCTRL_FUNC(TXD3),
2357 ASPEED_PINCTRL_FUNC(TXD4),
2358 ASPEED_PINCTRL_FUNC(UART6),
Andrew Jeffery9ffac442017-07-18 14:54:53 +09302359 ASPEED_PINCTRL_FUNC(USB11BHID),
2360 ASPEED_PINCTRL_FUNC(USB2AD),
2361 ASPEED_PINCTRL_FUNC(USB2AH),
2362 ASPEED_PINCTRL_FUNC(USB2BD),
2363 ASPEED_PINCTRL_FUNC(USB2BH),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302364 ASPEED_PINCTRL_FUNC(USBCKI),
Andrew Jeffery8eb37af2016-09-28 00:20:16 +09302365 ASPEED_PINCTRL_FUNC(VGABIOSROM),
Andrew Jefferyf1337852016-12-20 18:05:50 +10302366 ASPEED_PINCTRL_FUNC(VGAHS),
2367 ASPEED_PINCTRL_FUNC(VGAVS),
2368 ASPEED_PINCTRL_FUNC(VPI24),
2369 ASPEED_PINCTRL_FUNC(VPO),
2370 ASPEED_PINCTRL_FUNC(WDTRST1),
2371 ASPEED_PINCTRL_FUNC(WDTRST2),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302372};
2373
Andrew Jefferyd0639d32017-04-07 22:27:13 +09302374static struct aspeed_pin_config aspeed_g5_configs[] = {
2375 /* GPIOA, GPIOQ */
2376 { PIN_CONFIG_BIAS_PULL_DOWN, { B14, B13 }, SCU8C, 16 },
2377 { PIN_CONFIG_BIAS_DISABLE, { B14, B13 }, SCU8C, 16 },
2378 { PIN_CONFIG_BIAS_PULL_DOWN, { A11, N20 }, SCU8C, 16 },
2379 { PIN_CONFIG_BIAS_DISABLE, { A11, N20 }, SCU8C, 16 },
2380
2381 /* GPIOB, GPIOR */
2382 { PIN_CONFIG_BIAS_PULL_DOWN, { K19, H20 }, SCU8C, 17 },
2383 { PIN_CONFIG_BIAS_DISABLE, { K19, H20 }, SCU8C, 17 },
2384 { PIN_CONFIG_BIAS_PULL_DOWN, { AA19, E10 }, SCU8C, 17 },
2385 { PIN_CONFIG_BIAS_DISABLE, { AA19, E10 }, SCU8C, 17 },
2386
2387 /* GPIOC, GPIOS*/
2388 { PIN_CONFIG_BIAS_PULL_DOWN, { C12, B11 }, SCU8C, 18 },
2389 { PIN_CONFIG_BIAS_DISABLE, { C12, B11 }, SCU8C, 18 },
2390 { PIN_CONFIG_BIAS_PULL_DOWN, { V20, AA20 }, SCU8C, 18 },
2391 { PIN_CONFIG_BIAS_DISABLE, { V20, AA20 }, SCU8C, 18 },
2392
2393 /* GPIOD, GPIOY */
2394 { PIN_CONFIG_BIAS_PULL_DOWN, { F19, C21 }, SCU8C, 19 },
2395 { PIN_CONFIG_BIAS_DISABLE, { F19, C21 }, SCU8C, 19 },
2396 { PIN_CONFIG_BIAS_PULL_DOWN, { R22, P20 }, SCU8C, 19 },
2397 { PIN_CONFIG_BIAS_DISABLE, { R22, P20 }, SCU8C, 19 },
2398
2399 /* GPIOE, GPIOZ */
2400 { PIN_CONFIG_BIAS_PULL_DOWN, { B20, B19 }, SCU8C, 20 },
2401 { PIN_CONFIG_BIAS_DISABLE, { B20, B19 }, SCU8C, 20 },
2402 { PIN_CONFIG_BIAS_PULL_DOWN, { Y20, W21 }, SCU8C, 20 },
2403 { PIN_CONFIG_BIAS_DISABLE, { Y20, W21 }, SCU8C, 20 },
2404
2405 /* GPIOF, GPIOAA */
2406 { PIN_CONFIG_BIAS_PULL_DOWN, { J19, H18 }, SCU8C, 21 },
2407 { PIN_CONFIG_BIAS_DISABLE, { J19, H18 }, SCU8C, 21 },
2408 { PIN_CONFIG_BIAS_PULL_DOWN, { Y21, P19 }, SCU8C, 21 },
2409 { PIN_CONFIG_BIAS_DISABLE, { Y21, P19 }, SCU8C, 21 },
2410
2411 /* GPIOG, GPIOAB */
2412 { PIN_CONFIG_BIAS_PULL_DOWN, { A19, E14 }, SCU8C, 22 },
2413 { PIN_CONFIG_BIAS_DISABLE, { A19, E14 }, SCU8C, 22 },
2414 { PIN_CONFIG_BIAS_PULL_DOWN, { N19, R20 }, SCU8C, 22 },
2415 { PIN_CONFIG_BIAS_DISABLE, { N19, R20 }, SCU8C, 22 },
2416
2417 /* GPIOH, GPIOAC */
2418 { PIN_CONFIG_BIAS_PULL_DOWN, { A18, D18 }, SCU8C, 23 },
2419 { PIN_CONFIG_BIAS_DISABLE, { A18, D18 }, SCU8C, 23 },
2420 { PIN_CONFIG_BIAS_PULL_DOWN, { G21, G22 }, SCU8C, 23 },
2421 { PIN_CONFIG_BIAS_DISABLE, { G21, G22 }, SCU8C, 23 },
2422
2423 /* GPIOs [I, P] */
2424 { PIN_CONFIG_BIAS_PULL_DOWN, { C18, A15 }, SCU8C, 24 },
2425 { PIN_CONFIG_BIAS_DISABLE, { C18, A15 }, SCU8C, 24 },
2426 { PIN_CONFIG_BIAS_PULL_DOWN, { R2, T3 }, SCU8C, 25 },
2427 { PIN_CONFIG_BIAS_DISABLE, { R2, T3 }, SCU8C, 25 },
2428 { PIN_CONFIG_BIAS_PULL_DOWN, { L3, R1 }, SCU8C, 26 },
2429 { PIN_CONFIG_BIAS_DISABLE, { L3, R1 }, SCU8C, 26 },
2430 { PIN_CONFIG_BIAS_PULL_DOWN, { T2, W1 }, SCU8C, 27 },
2431 { PIN_CONFIG_BIAS_DISABLE, { T2, W1 }, SCU8C, 27 },
2432 { PIN_CONFIG_BIAS_PULL_DOWN, { Y1, T5 }, SCU8C, 28 },
2433 { PIN_CONFIG_BIAS_DISABLE, { Y1, T5 }, SCU8C, 28 },
2434 { PIN_CONFIG_BIAS_PULL_DOWN, { V2, T4 }, SCU8C, 29 },
2435 { PIN_CONFIG_BIAS_DISABLE, { V2, T4 }, SCU8C, 29 },
2436 { PIN_CONFIG_BIAS_PULL_DOWN, { U5, W4 }, SCU8C, 30 },
2437 { PIN_CONFIG_BIAS_DISABLE, { U5, W4 }, SCU8C, 30 },
2438 { PIN_CONFIG_BIAS_PULL_DOWN, { V4, V6 }, SCU8C, 31 },
2439 { PIN_CONFIG_BIAS_DISABLE, { V4, V6 }, SCU8C, 31 },
2440
2441 /* GPIOs T[0-5] (RGMII1 Tx pins) */
2442 { PIN_CONFIG_DRIVE_STRENGTH, { B5, B5 }, SCU90, 8 },
2443 { PIN_CONFIG_DRIVE_STRENGTH, { E9, A5 }, SCU90, 9 },
2444 { PIN_CONFIG_BIAS_PULL_DOWN, { B5, D7 }, SCU90, 12 },
2445 { PIN_CONFIG_BIAS_DISABLE, { B5, D7 }, SCU90, 12 },
2446
2447 /* GPIOs T[6-7], U[0-3] (RGMII2 TX pins) */
2448 { PIN_CONFIG_DRIVE_STRENGTH, { B2, B2 }, SCU90, 10 },
2449 { PIN_CONFIG_DRIVE_STRENGTH, { B1, B3 }, SCU90, 11 },
2450 { PIN_CONFIG_BIAS_PULL_DOWN, { B2, D4 }, SCU90, 14 },
2451 { PIN_CONFIG_BIAS_DISABLE, { B2, D4 }, SCU90, 14 },
2452
2453 /* GPIOs U[4-7], V[0-1] (RGMII1 Rx pins) */
2454 { PIN_CONFIG_BIAS_PULL_DOWN, { B4, C4 }, SCU90, 13 },
2455 { PIN_CONFIG_BIAS_DISABLE, { B4, C4 }, SCU90, 13 },
2456
2457 /* GPIOs V[2-7] (RGMII2 Rx pins) */
2458 { PIN_CONFIG_BIAS_PULL_DOWN, { C2, E6 }, SCU90, 15 },
2459 { PIN_CONFIG_BIAS_DISABLE, { C2, E6 }, SCU90, 15 },
2460
2461 /* ADC pull-downs (SCUA8[19:4]) */
2462 { PIN_CONFIG_BIAS_PULL_DOWN, { F4, F4 }, SCUA8, 4 },
2463 { PIN_CONFIG_BIAS_DISABLE, { F4, F4 }, SCUA8, 4 },
2464 { PIN_CONFIG_BIAS_PULL_DOWN, { F5, F5 }, SCUA8, 5 },
2465 { PIN_CONFIG_BIAS_DISABLE, { F5, F5 }, SCUA8, 5 },
2466 { PIN_CONFIG_BIAS_PULL_DOWN, { E2, E2 }, SCUA8, 6 },
2467 { PIN_CONFIG_BIAS_DISABLE, { E2, E2 }, SCUA8, 6 },
2468 { PIN_CONFIG_BIAS_PULL_DOWN, { E1, E1 }, SCUA8, 7 },
2469 { PIN_CONFIG_BIAS_DISABLE, { E1, E1 }, SCUA8, 7 },
2470 { PIN_CONFIG_BIAS_PULL_DOWN, { F3, F3 }, SCUA8, 8 },
2471 { PIN_CONFIG_BIAS_DISABLE, { F3, F3 }, SCUA8, 8 },
2472 { PIN_CONFIG_BIAS_PULL_DOWN, { E3, E3 }, SCUA8, 9 },
2473 { PIN_CONFIG_BIAS_DISABLE, { E3, E3 }, SCUA8, 9 },
2474 { PIN_CONFIG_BIAS_PULL_DOWN, { G5, G5 }, SCUA8, 10 },
2475 { PIN_CONFIG_BIAS_DISABLE, { G5, G5 }, SCUA8, 10 },
2476 { PIN_CONFIG_BIAS_PULL_DOWN, { G4, G4 }, SCUA8, 11 },
2477 { PIN_CONFIG_BIAS_DISABLE, { G4, G4 }, SCUA8, 11 },
2478 { PIN_CONFIG_BIAS_PULL_DOWN, { F2, F2 }, SCUA8, 12 },
2479 { PIN_CONFIG_BIAS_DISABLE, { F2, F2 }, SCUA8, 12 },
2480 { PIN_CONFIG_BIAS_PULL_DOWN, { G3, G3 }, SCUA8, 13 },
2481 { PIN_CONFIG_BIAS_DISABLE, { G3, G3 }, SCUA8, 13 },
2482 { PIN_CONFIG_BIAS_PULL_DOWN, { G2, G2 }, SCUA8, 14 },
2483 { PIN_CONFIG_BIAS_DISABLE, { G2, G2 }, SCUA8, 14 },
2484 { PIN_CONFIG_BIAS_PULL_DOWN, { F1, F1 }, SCUA8, 15 },
2485 { PIN_CONFIG_BIAS_DISABLE, { F1, F1 }, SCUA8, 15 },
2486 { PIN_CONFIG_BIAS_PULL_DOWN, { H5, H5 }, SCUA8, 16 },
2487 { PIN_CONFIG_BIAS_DISABLE, { H5, H5 }, SCUA8, 16 },
2488 { PIN_CONFIG_BIAS_PULL_DOWN, { G1, G1 }, SCUA8, 17 },
2489 { PIN_CONFIG_BIAS_DISABLE, { G1, G1 }, SCUA8, 17 },
2490 { PIN_CONFIG_BIAS_PULL_DOWN, { H3, H3 }, SCUA8, 18 },
2491 { PIN_CONFIG_BIAS_DISABLE, { H3, H3 }, SCUA8, 18 },
2492 { PIN_CONFIG_BIAS_PULL_DOWN, { H4, H4 }, SCUA8, 19 },
2493 { PIN_CONFIG_BIAS_DISABLE, { H4, H4 }, SCUA8, 19 },
2494
2495 /*
2496 * Debounce settings for GPIOs D and E passthrough mode are in
2497 * SCUA8[27:20] and so are managed by pinctrl. Normal GPIO debounce for
2498 * banks D and E is handled by the GPIO driver - GPIO passthrough is
2499 * treated like any other non-GPIO mux function. There is a catch
2500 * however, in that the debounce period is configured in the GPIO
2501 * controller. Due to this tangle between GPIO and pinctrl we don't yet
2502 * fully support pass-through debounce.
2503 */
2504 { PIN_CONFIG_INPUT_DEBOUNCE, { F19, E21 }, SCUA8, 20 },
2505 { PIN_CONFIG_INPUT_DEBOUNCE, { F20, D20 }, SCUA8, 21 },
2506 { PIN_CONFIG_INPUT_DEBOUNCE, { D21, E20 }, SCUA8, 22 },
2507 { PIN_CONFIG_INPUT_DEBOUNCE, { G18, C21 }, SCUA8, 23 },
2508 { PIN_CONFIG_INPUT_DEBOUNCE, { B20, C20 }, SCUA8, 24 },
2509 { PIN_CONFIG_INPUT_DEBOUNCE, { F18, F17 }, SCUA8, 25 },
2510 { PIN_CONFIG_INPUT_DEBOUNCE, { E18, D19 }, SCUA8, 26 },
2511 { PIN_CONFIG_INPUT_DEBOUNCE, { A20, B19 }, SCUA8, 27 },
2512};
2513
Andrew Jefferyefa56232019-06-28 12:08:37 +09302514/**
2515 * Configure a pin's signal by applying an expression's descriptor state for
2516 * all descriptors in the expression.
2517 *
2518 * @ctx: The pinmux context
2519 * @expr: The expression associated with the function whose signal is to be
2520 * configured
2521 * @enable: true to enable an function's signal through a pin's signal
2522 * expression, false to disable the function's signal
2523 *
2524 * Return: 0 if the expression is configured as requested and a negative error
2525 * code otherwise
2526 */
2527static int aspeed_g5_sig_expr_set(const struct aspeed_pinmux_data *ctx,
2528 const struct aspeed_sig_expr *expr,
2529 bool enable)
2530{
2531 int ret;
2532 int i;
2533
2534 for (i = 0; i < expr->ndescs; i++) {
2535 const struct aspeed_sig_desc *desc = &expr->descs[i];
2536 u32 pattern = enable ? desc->enable : desc->disable;
2537 u32 val = (pattern << __ffs(desc->mask));
2538
2539 if (!ctx->maps[desc->ip])
2540 return -ENODEV;
2541
2542 /*
2543 * Strap registers are configured in hardware or by early-boot
2544 * firmware. Treat them as read-only despite that we can write
2545 * them. This may mean that certain functions cannot be
2546 * deconfigured and is the reason we re-evaluate after writing
2547 * all descriptor bits.
2548 *
2549 * Port D and port E GPIO loopback modes are the only exception
2550 * as those are commonly used with front-panel buttons to allow
2551 * normal operation of the host when the BMC is powered off or
2552 * fails to boot. Once the BMC has booted, the loopback mode
2553 * must be disabled for the BMC to control host power-on and
2554 * reset.
2555 */
2556 if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP1 &&
2557 !(desc->mask & (BIT(21) | BIT(22))))
2558 continue;
2559
2560 if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP2)
2561 continue;
2562
2563 /* On AST2500, Set bits in SCU70 are cleared from SCU7C */
2564 if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP1) {
2565 u32 value = ~val & desc->mask;
2566
2567 if (value) {
2568 ret = regmap_write(ctx->maps[desc->ip],
2569 HW_REVISION_ID, value);
2570 if (ret < 0)
2571 return ret;
2572 }
2573 }
2574
2575 ret = regmap_update_bits(ctx->maps[desc->ip], desc->reg,
2576 desc->mask, val);
2577
2578 if (ret)
2579 return ret;
2580 }
2581
2582 ret = aspeed_sig_expr_eval(ctx, expr, enable);
2583 if (ret < 0)
2584 return ret;
2585
2586 if (!ret)
2587 return -EPERM;
2588
2589 return 0;
2590}
2591
2592static const struct aspeed_pinmux_ops aspeed_g5_ops = {
2593 .set = aspeed_g5_sig_expr_set,
2594};
2595
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302596static struct aspeed_pinctrl_data aspeed_g5_pinctrl_data = {
2597 .pins = aspeed_g5_pins,
2598 .npins = ARRAY_SIZE(aspeed_g5_pins),
Andrew Jefferyefa56232019-06-28 12:08:37 +09302599 .pinmux = {
2600 .ops = &aspeed_g5_ops,
2601 .groups = aspeed_g5_groups,
2602 .ngroups = ARRAY_SIZE(aspeed_g5_groups),
2603 .functions = aspeed_g5_functions,
2604 .nfunctions = ARRAY_SIZE(aspeed_g5_functions),
2605 },
Andrew Jefferyd0639d32017-04-07 22:27:13 +09302606 .configs = aspeed_g5_configs,
2607 .nconfigs = ARRAY_SIZE(aspeed_g5_configs),
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302608};
2609
Julia Lawall0192fff2017-08-10 12:06:21 +02002610static const struct pinmux_ops aspeed_g5_pinmux_ops = {
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302611 .get_functions_count = aspeed_pinmux_get_fn_count,
2612 .get_function_name = aspeed_pinmux_get_fn_name,
2613 .get_function_groups = aspeed_pinmux_get_fn_groups,
2614 .set_mux = aspeed_pinmux_set_mux,
2615 .gpio_request_enable = aspeed_gpio_request_enable,
2616 .strict = true,
2617};
2618
Julia Lawall0192fff2017-08-10 12:06:21 +02002619static const struct pinctrl_ops aspeed_g5_pinctrl_ops = {
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302620 .get_groups_count = aspeed_pinctrl_get_groups_count,
2621 .get_group_name = aspeed_pinctrl_get_group_name,
2622 .get_group_pins = aspeed_pinctrl_get_group_pins,
2623 .pin_dbg_show = aspeed_pinctrl_pin_dbg_show,
Andrew Jefferyd0639d32017-04-07 22:27:13 +09302624 .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302625 .dt_free_map = pinctrl_utils_free_map,
2626};
2627
Julia Lawall0192fff2017-08-10 12:06:21 +02002628static const struct pinconf_ops aspeed_g5_conf_ops = {
Andrew Jefferyd0639d32017-04-07 22:27:13 +09302629 .is_generic = true,
2630 .pin_config_get = aspeed_pin_config_get,
2631 .pin_config_set = aspeed_pin_config_set,
2632 .pin_config_group_get = aspeed_pin_config_group_get,
2633 .pin_config_group_set = aspeed_pin_config_group_set,
2634};
2635
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302636static struct pinctrl_desc aspeed_g5_pinctrl_desc = {
2637 .name = "aspeed-g5-pinctrl",
2638 .pins = aspeed_g5_pins,
2639 .npins = ARRAY_SIZE(aspeed_g5_pins),
2640 .pctlops = &aspeed_g5_pinctrl_ops,
2641 .pmxops = &aspeed_g5_pinmux_ops,
Andrew Jefferyd0639d32017-04-07 22:27:13 +09302642 .confops = &aspeed_g5_conf_ops,
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302643};
2644
2645static int aspeed_g5_pinctrl_probe(struct platform_device *pdev)
2646{
2647 int i;
Andrew Jeffery7d29ed882016-12-20 18:05:48 +10302648 struct regmap *map;
2649 struct device_node *node;
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302650
2651 for (i = 0; i < ARRAY_SIZE(aspeed_g5_pins); i++)
2652 aspeed_g5_pins[i].number = i;
2653
Andrew Jeffery7d29ed882016-12-20 18:05:48 +10302654 node = of_parse_phandle(pdev->dev.of_node, "aspeed,external-nodes", 0);
2655 map = syscon_node_to_regmap(node);
2656 of_node_put(node);
2657 if (IS_ERR(map)) {
2658 dev_warn(&pdev->dev, "No GFX phandle found, some mux configurations may fail\n");
2659 map = NULL;
2660 }
Andrew Jefferyefa56232019-06-28 12:08:37 +09302661 aspeed_g5_pinctrl_data.pinmux.maps[ASPEED_IP_GFX] = map;
Andrew Jeffery7d29ed882016-12-20 18:05:48 +10302662
2663 node = of_parse_phandle(pdev->dev.of_node, "aspeed,external-nodes", 1);
2664 if (node) {
2665 map = syscon_node_to_regmap(node->parent);
2666 if (IS_ERR(map)) {
2667 dev_warn(&pdev->dev, "LHC parent is not a syscon, some mux configurations may fail\n");
2668 map = NULL;
2669 }
2670 } else {
2671 dev_warn(&pdev->dev, "No LHC phandle found, some mux configurations may fail\n");
2672 map = NULL;
2673 }
2674 of_node_put(node);
Andrew Jefferyefa56232019-06-28 12:08:37 +09302675 aspeed_g5_pinctrl_data.pinmux.maps[ASPEED_IP_LPC] = map;
Andrew Jeffery7d29ed882016-12-20 18:05:48 +10302676
Andrew Jeffery56e57cb2016-08-30 17:24:26 +09302677 return aspeed_pinctrl_probe(pdev, &aspeed_g5_pinctrl_desc,
2678 &aspeed_g5_pinctrl_data);
2679}
2680
2681static const struct of_device_id aspeed_g5_pinctrl_of_match[] = {
2682 { .compatible = "aspeed,ast2500-pinctrl", },
2683 { .compatible = "aspeed,g5-pinctrl", },
2684 { },
2685};
2686
2687static struct platform_driver aspeed_g5_pinctrl_driver = {
2688 .probe = aspeed_g5_pinctrl_probe,
2689 .driver = {
2690 .name = "aspeed-g5-pinctrl",
2691 .of_match_table = aspeed_g5_pinctrl_of_match,
2692 },
2693};
2694
2695static int aspeed_g5_pinctrl_init(void)
2696{
2697 return platform_driver_register(&aspeed_g5_pinctrl_driver);
2698}
2699
2700arch_initcall(aspeed_g5_pinctrl_init);