blob: cec2be552d88858305d8532e9223ec21c41e42d3 [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
Paul Gortmakere4dd23d2011-05-27 15:35:46 -040032
33#include <linux/module.h>
34
Steve Wisecfdda9d2010-04-21 15:30:06 -070035#include "iw_cxgb4.h"
36
Vipul Pandya2c974782012-05-18 15:29:28 +053037static int db_delay_usecs = 1;
38module_param(db_delay_usecs, int, 0644);
39MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
40
Steve Wisea9c77192011-03-11 22:30:11 +000041static int ocqp_support = 1;
Steve Wisec6d7b262010-09-13 11:23:57 -050042module_param(ocqp_support, int, 0644);
Steve Wisea9c77192011-03-11 22:30:11 +000043MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
Steve Wisec6d7b262010-09-13 11:23:57 -050044
Vipul Pandya3cbdb922013-03-14 05:08:59 +000045int db_fc_threshold = 1000;
Vipul Pandya422eea02012-05-18 15:29:30 +053046module_param(db_fc_threshold, int, 0644);
Vipul Pandya3cbdb922013-03-14 05:08:59 +000047MODULE_PARM_DESC(db_fc_threshold,
48 "QP count/threshold that triggers"
49 " automatic db flow control mode (default = 1000)");
50
51int db_coalescing_threshold;
52module_param(db_coalescing_threshold, int, 0644);
53MODULE_PARM_DESC(db_coalescing_threshold,
54 "QP count/threshold that triggers"
55 " disabling db coalescing (default = 0)");
Vipul Pandya422eea02012-05-18 15:29:30 +053056
Vipul Pandya42b6a942013-03-14 05:09:01 +000057static int max_fr_immd = T4_MAX_FR_IMMD;
58module_param(max_fr_immd, int, 0644);
59MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
60
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +053061static int alloc_ird(struct c4iw_dev *dev, u32 ird)
62{
63 int ret = 0;
64
65 spin_lock_irq(&dev->lock);
66 if (ird <= dev->avail_ird)
67 dev->avail_ird -= ird;
68 else
69 ret = -ENOMEM;
70 spin_unlock_irq(&dev->lock);
71
72 if (ret)
73 dev_warn(&dev->rdev.lldi.pdev->dev,
74 "device IRD resources exhausted\n");
75
76 return ret;
77}
78
79static void free_ird(struct c4iw_dev *dev, int ird)
80{
81 spin_lock_irq(&dev->lock);
82 dev->avail_ird += ird;
83 spin_unlock_irq(&dev->lock);
84}
85
Steve Wise2f5b48c2010-09-10 11:15:36 -050086static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
87{
88 unsigned long flag;
89 spin_lock_irqsave(&qhp->lock, flag);
90 qhp->attr.state = state;
91 spin_unlock_irqrestore(&qhp->lock, flag);
92}
93
Steve Wisec6d7b262010-09-13 11:23:57 -050094static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
95{
96 c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
97}
98
99static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
100{
101 dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
102 pci_unmap_addr(sq, mapping));
103}
104
105static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
106{
107 if (t4_sq_onchip(sq))
108 dealloc_oc_sq(rdev, sq);
109 else
110 dealloc_host_sq(rdev, sq);
111}
112
113static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
114{
Vipul Pandyaf079af72013-03-14 05:08:58 +0000115 if (!ocqp_support || !ocqp_supported(&rdev->lldi))
Steve Wisec6d7b262010-09-13 11:23:57 -0500116 return -ENOSYS;
117 sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
118 if (!sq->dma_addr)
119 return -ENOMEM;
120 sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
121 rdev->lldi.vr->ocq.start;
122 sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
123 rdev->lldi.vr->ocq.start);
124 sq->flags |= T4_SQ_ONCHIP;
125 return 0;
126}
127
128static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
129{
130 sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
131 &(sq->dma_addr), GFP_KERNEL);
132 if (!sq->queue)
133 return -ENOMEM;
134 sq->phys_addr = virt_to_phys(sq->queue);
135 pci_unmap_addr_set(sq, mapping, sq->dma_addr);
136 return 0;
137}
138
Thadeu Lima de Souza Cascardo5b0c2752013-04-01 20:13:39 +0000139static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
140{
141 int ret = -ENOSYS;
142 if (user)
143 ret = alloc_oc_sq(rdev, sq);
144 if (ret)
145 ret = alloc_host_sq(rdev, sq);
146 return ret;
147}
148
Steve Wisecfdda9d2010-04-21 15:30:06 -0700149static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
150 struct c4iw_dev_ucontext *uctx)
151{
152 /*
153 * uP clears EQ contexts when the connection exits rdma mode,
154 * so no need to post a RESET WR for these EQs.
155 */
156 dma_free_coherent(&(rdev->lldi.pdev->dev),
157 wq->rq.memsize, wq->rq.queue,
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000158 dma_unmap_addr(&wq->rq, mapping));
Steve Wisec6d7b262010-09-13 11:23:57 -0500159 dealloc_sq(rdev, &wq->sq);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700160 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
161 kfree(wq->rq.sw_rq);
162 kfree(wq->sq.sw_sq);
163 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
164 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
165 return 0;
166}
167
Hariprasad S74217d42015-06-09 18:23:12 +0530168/*
169 * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
170 * then this is a user mapping so compute the page-aligned physical address
171 * for mapping.
172 */
173void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
174 enum cxgb4_bar2_qtype qtype,
175 unsigned int *pbar2_qid, u64 *pbar2_pa)
176{
177 u64 bar2_qoffset;
178 int ret;
179
180 ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
181 pbar2_pa ? 1 : 0,
182 &bar2_qoffset, pbar2_qid);
183 if (ret)
184 return NULL;
185
186 if (pbar2_pa)
187 *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
Hariprasad S32cc92c2016-04-05 10:23:48 +0530188
189 if (is_t4(rdev->lldi.adapter_type))
190 return NULL;
191
Hariprasad S74217d42015-06-09 18:23:12 +0530192 return rdev->bar2_kva + bar2_qoffset;
193}
194
Steve Wisecfdda9d2010-04-21 15:30:06 -0700195static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
196 struct t4_cq *rcq, struct t4_cq *scq,
Steve Wise7088a9b2017-09-26 13:11:36 -0700197 struct c4iw_dev_ucontext *uctx,
198 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700199{
200 int user = (uctx != &rdev->uctx);
201 struct fw_ri_res_wr *res_wr;
202 struct fw_ri_res *res;
203 int wr_len;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700204 struct sk_buff *skb;
Vipul Pandya9919d5b2013-03-14 05:09:04 +0000205 int ret = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700206 int eqsize;
207
208 wq->sq.qid = c4iw_get_qpid(rdev, uctx);
209 if (!wq->sq.qid)
210 return -ENOMEM;
211
212 wq->rq.qid = c4iw_get_qpid(rdev, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000213 if (!wq->rq.qid) {
214 ret = -ENOMEM;
215 goto free_sq_qid;
216 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700217
218 if (!user) {
219 wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
220 GFP_KERNEL);
Emil Goodec079c282012-08-19 17:59:40 +0000221 if (!wq->sq.sw_sq) {
222 ret = -ENOMEM;
223 goto free_rq_qid;
224 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700225
226 wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
227 GFP_KERNEL);
Emil Goodec079c282012-08-19 17:59:40 +0000228 if (!wq->rq.sw_rq) {
229 ret = -ENOMEM;
230 goto free_sw_sq;
231 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700232 }
233
234 /*
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +0530235 * RQT must be a power of 2 and at least 16 deep.
Steve Wisecfdda9d2010-04-21 15:30:06 -0700236 */
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +0530237 wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700238 wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
Emil Goodec079c282012-08-19 17:59:40 +0000239 if (!wq->rq.rqt_hwaddr) {
240 ret = -ENOMEM;
241 goto free_sw_rq;
242 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700243
Thadeu Lima de Souza Cascardo5b0c2752013-04-01 20:13:39 +0000244 ret = alloc_sq(rdev, &wq->sq, user);
245 if (ret)
246 goto free_hwaddr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700247 memset(wq->sq.queue, 0, wq->sq.memsize);
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000248 dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700249
250 wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
251 wq->rq.memsize, &(wq->rq.dma_addr),
252 GFP_KERNEL);
Wei Yongjun55e57a72013-03-15 09:42:12 +0000253 if (!wq->rq.queue) {
254 ret = -ENOMEM;
Emil Goodec079c282012-08-19 17:59:40 +0000255 goto free_sq;
Wei Yongjun55e57a72013-03-15 09:42:12 +0000256 }
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530257 pr_debug("sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
258 wq->sq.queue,
Joe Perchesa9a42882017-02-09 14:23:51 -0800259 (unsigned long long)virt_to_phys(wq->sq.queue),
260 wq->rq.queue,
261 (unsigned long long)virt_to_phys(wq->rq.queue));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700262 memset(wq->rq.queue, 0, wq->rq.memsize);
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000263 dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700264
265 wq->db = rdev->lldi.db_reg;
Steve Wisefa658a92014-04-09 09:38:25 -0500266
Hariprasad S74217d42015-06-09 18:23:12 +0530267 wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
268 &wq->sq.bar2_qid,
269 user ? &wq->sq.bar2_pa : NULL);
270 wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid, T4_BAR2_QTYPE_EGRESS,
271 &wq->rq.bar2_qid,
272 user ? &wq->rq.bar2_pa : NULL);
273
274 /*
275 * User mode must have bar2 access.
276 */
Hariprasad S32cc92c2016-04-05 10:23:48 +0530277 if (user && (!wq->sq.bar2_pa || !wq->rq.bar2_pa)) {
Joe Perches700456b2017-02-09 14:23:50 -0800278 pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
Hariprasad S74217d42015-06-09 18:23:12 +0530279 pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
280 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700281 }
Hariprasad S74217d42015-06-09 18:23:12 +0530282
Steve Wisecfdda9d2010-04-21 15:30:06 -0700283 wq->rdev = rdev;
284 wq->rq.msn = 1;
285
286 /* build fw_ri_res_wr */
287 wr_len = sizeof *res_wr + 2 * sizeof *res;
288
David Rientjesd3c814e2010-07-21 02:44:56 +0000289 skb = alloc_skb(wr_len, GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700290 if (!skb) {
291 ret = -ENOMEM;
Emil Goodec079c282012-08-19 17:59:40 +0000292 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700293 }
294 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
295
yuan linyude77b962017-06-18 22:48:17 +0800296 res_wr = __skb_put_zero(skb, wr_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700297 res_wr->op_nres = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530298 FW_WR_OP_V(FW_RI_RES_WR) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530299 FW_RI_RES_WR_NRES_V(2) |
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530300 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700301 res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
Steve Wise7088a9b2017-09-26 13:11:36 -0700302 res_wr->cookie = (uintptr_t)wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700303 res = res_wr->res;
304 res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
305 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
306
307 /*
308 * eqsize is the number of 64B entries plus the status page size.
309 */
Hariprasad Shenai04e10e22014-07-14 21:34:51 +0530310 eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
311 rdev->hw_queue.t4_eq_status_entries;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700312
313 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530314 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
315 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
316 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
317 (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
318 FW_RI_RES_WR_IQID_V(scq->cqid));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700319 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530320 FW_RI_RES_WR_DCAEN_V(0) |
321 FW_RI_RES_WR_DCACPU_V(0) |
322 FW_RI_RES_WR_FBMIN_V(2) |
Steve Wiseb414fa02016-12-15 08:09:35 -0800323 (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
324 FW_RI_RES_WR_FBMAX_V(3)) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530325 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
326 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
327 FW_RI_RES_WR_EQSIZE_V(eqsize));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700328 res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
329 res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
330 res++;
331 res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
332 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
333
334 /*
335 * eqsize is the number of 64B entries plus the status page size.
336 */
Hariprasad Shenai04e10e22014-07-14 21:34:51 +0530337 eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
338 rdev->hw_queue.t4_eq_status_entries;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700339 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530340 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
341 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
342 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
343 FW_RI_RES_WR_IQID_V(rcq->cqid));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700344 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530345 FW_RI_RES_WR_DCAEN_V(0) |
346 FW_RI_RES_WR_DCACPU_V(0) |
347 FW_RI_RES_WR_FBMIN_V(2) |
Steve Wiseb414fa02016-12-15 08:09:35 -0800348 FW_RI_RES_WR_FBMAX_V(3) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530349 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
350 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
351 FW_RI_RES_WR_EQSIZE_V(eqsize));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700352 res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
353 res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
354
Steve Wise7088a9b2017-09-26 13:11:36 -0700355 c4iw_init_wr_wait(wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700356
357 ret = c4iw_ofld_send(rdev, skb);
358 if (ret)
Emil Goodec079c282012-08-19 17:59:40 +0000359 goto free_dma;
Steve Wise7088a9b2017-09-26 13:11:36 -0700360 ret = c4iw_wait_for_reply(rdev, wr_waitp, 0, wq->sq.qid, __func__);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700361 if (ret)
Emil Goodec079c282012-08-19 17:59:40 +0000362 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700363
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530364 pr_debug("sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
365 wq->sq.qid, wq->rq.qid, wq->db,
Joe Perchesa9a42882017-02-09 14:23:51 -0800366 wq->sq.bar2_va, wq->rq.bar2_va);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700367
368 return 0;
Emil Goodec079c282012-08-19 17:59:40 +0000369free_dma:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700370 dma_free_coherent(&(rdev->lldi.pdev->dev),
371 wq->rq.memsize, wq->rq.queue,
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000372 dma_unmap_addr(&wq->rq, mapping));
Emil Goodec079c282012-08-19 17:59:40 +0000373free_sq:
Steve Wisec6d7b262010-09-13 11:23:57 -0500374 dealloc_sq(rdev, &wq->sq);
Emil Goodec079c282012-08-19 17:59:40 +0000375free_hwaddr:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700376 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
Emil Goodec079c282012-08-19 17:59:40 +0000377free_sw_rq:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700378 kfree(wq->rq.sw_rq);
Emil Goodec079c282012-08-19 17:59:40 +0000379free_sw_sq:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700380 kfree(wq->sq.sw_sq);
Emil Goodec079c282012-08-19 17:59:40 +0000381free_rq_qid:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700382 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000383free_sq_qid:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700384 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000385 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700386}
387
Steve Wised37ac312010-06-10 19:03:00 +0000388static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
389 struct ib_send_wr *wr, int max, u32 *plenp)
390{
391 u8 *dstp, *srcp;
392 u32 plen = 0;
393 int i;
394 int rem, len;
395
396 dstp = (u8 *)immdp->data;
397 for (i = 0; i < wr->num_sge; i++) {
398 if ((plen + wr->sg_list[i].length) > max)
399 return -EMSGSIZE;
400 srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
401 plen += wr->sg_list[i].length;
402 rem = wr->sg_list[i].length;
403 while (rem) {
404 if (dstp == (u8 *)&sq->queue[sq->size])
405 dstp = (u8 *)sq->queue;
406 if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
407 len = rem;
408 else
409 len = (u8 *)&sq->queue[sq->size] - dstp;
410 memcpy(dstp, srcp, len);
411 dstp += len;
412 srcp += len;
413 rem -= len;
414 }
415 }
Steve Wise13fecb82010-09-10 11:14:53 -0500416 len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
417 if (len)
418 memset(dstp, 0, len);
Steve Wised37ac312010-06-10 19:03:00 +0000419 immdp->op = FW_RI_DATA_IMMD;
420 immdp->r1 = 0;
421 immdp->r2 = 0;
422 immdp->immdlen = cpu_to_be32(plen);
423 *plenp = plen;
424 return 0;
425}
426
427static int build_isgl(__be64 *queue_start, __be64 *queue_end,
428 struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
429 int num_sge, u32 *plenp)
430
Steve Wisecfdda9d2010-04-21 15:30:06 -0700431{
432 int i;
Steve Wised37ac312010-06-10 19:03:00 +0000433 u32 plen = 0;
434 __be64 *flitp = (__be64 *)isglp->sge;
435
436 for (i = 0; i < num_sge; i++) {
437 if ((plen + sg_list[i].length) < plen)
438 return -EMSGSIZE;
439 plen += sg_list[i].length;
440 *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
441 sg_list[i].length);
442 if (++flitp == queue_end)
443 flitp = queue_start;
444 *flitp = cpu_to_be64(sg_list[i].addr);
445 if (++flitp == queue_end)
446 flitp = queue_start;
447 }
Steve Wise13fecb82010-09-10 11:14:53 -0500448 *flitp = (__force __be64)0;
Steve Wised37ac312010-06-10 19:03:00 +0000449 isglp->op = FW_RI_DATA_ISGL;
450 isglp->r1 = 0;
451 isglp->nsge = cpu_to_be16(num_sge);
452 isglp->r2 = 0;
453 if (plenp)
454 *plenp = plen;
455 return 0;
456}
457
458static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
459 struct ib_send_wr *wr, u8 *len16)
460{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700461 u32 plen;
462 int size;
Steve Wised37ac312010-06-10 19:03:00 +0000463 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700464
465 if (wr->num_sge > T4_MAX_SEND_SGE)
466 return -EINVAL;
467 switch (wr->opcode) {
468 case IB_WR_SEND:
469 if (wr->send_flags & IB_SEND_SOLICITED)
470 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530471 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700472 else
473 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530474 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700475 wqe->send.stag_inv = 0;
476 break;
477 case IB_WR_SEND_WITH_INV:
478 if (wr->send_flags & IB_SEND_SOLICITED)
479 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530480 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700481 else
482 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530483 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700484 wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
485 break;
486
487 default:
488 return -EINVAL;
489 }
Steve Wisec3f98fa2014-04-09 09:38:27 -0500490 wqe->send.r3 = 0;
491 wqe->send.r4 = 0;
Steve Wised37ac312010-06-10 19:03:00 +0000492
Steve Wisecfdda9d2010-04-21 15:30:06 -0700493 plen = 0;
494 if (wr->num_sge) {
495 if (wr->send_flags & IB_SEND_INLINE) {
Steve Wised37ac312010-06-10 19:03:00 +0000496 ret = build_immd(sq, wqe->send.u.immd_src, wr,
497 T4_MAX_SEND_INLINE, &plen);
498 if (ret)
499 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700500 size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
501 plen;
502 } else {
Steve Wised37ac312010-06-10 19:03:00 +0000503 ret = build_isgl((__be64 *)sq->queue,
504 (__be64 *)&sq->queue[sq->size],
505 wqe->send.u.isgl_src,
506 wr->sg_list, wr->num_sge, &plen);
507 if (ret)
508 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700509 size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
510 wr->num_sge * sizeof(struct fw_ri_sge);
511 }
512 } else {
513 wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
514 wqe->send.u.immd_src[0].r1 = 0;
515 wqe->send.u.immd_src[0].r2 = 0;
516 wqe->send.u.immd_src[0].immdlen = 0;
517 size = sizeof wqe->send + sizeof(struct fw_ri_immd);
Steve Wised37ac312010-06-10 19:03:00 +0000518 plen = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700519 }
520 *len16 = DIV_ROUND_UP(size, 16);
521 wqe->send.plen = cpu_to_be32(plen);
522 return 0;
523}
524
Steve Wised37ac312010-06-10 19:03:00 +0000525static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
526 struct ib_send_wr *wr, u8 *len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700527{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700528 u32 plen;
529 int size;
Steve Wised37ac312010-06-10 19:03:00 +0000530 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700531
Steve Wised37ac312010-06-10 19:03:00 +0000532 if (wr->num_sge > T4_MAX_SEND_SGE)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700533 return -EINVAL;
534 wqe->write.r2 = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100535 wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
536 wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700537 if (wr->num_sge) {
538 if (wr->send_flags & IB_SEND_INLINE) {
Steve Wised37ac312010-06-10 19:03:00 +0000539 ret = build_immd(sq, wqe->write.u.immd_src, wr,
540 T4_MAX_WRITE_INLINE, &plen);
541 if (ret)
542 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700543 size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
544 plen;
545 } else {
Steve Wised37ac312010-06-10 19:03:00 +0000546 ret = build_isgl((__be64 *)sq->queue,
547 (__be64 *)&sq->queue[sq->size],
548 wqe->write.u.isgl_src,
549 wr->sg_list, wr->num_sge, &plen);
550 if (ret)
551 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700552 size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
553 wr->num_sge * sizeof(struct fw_ri_sge);
554 }
555 } else {
556 wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
557 wqe->write.u.immd_src[0].r1 = 0;
558 wqe->write.u.immd_src[0].r2 = 0;
559 wqe->write.u.immd_src[0].immdlen = 0;
560 size = sizeof wqe->write + sizeof(struct fw_ri_immd);
Steve Wised37ac312010-06-10 19:03:00 +0000561 plen = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700562 }
563 *len16 = DIV_ROUND_UP(size, 16);
564 wqe->write.plen = cpu_to_be32(plen);
565 return 0;
566}
567
568static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
569{
570 if (wr->num_sge > 1)
571 return -EINVAL;
Ganesh Goudar720336c2017-06-21 19:55:43 +0530572 if (wr->num_sge && wr->sg_list[0].length) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100573 wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
574 wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
Steve Wisecfdda9d2010-04-21 15:30:06 -0700575 >> 32));
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100576 wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700577 wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
578 wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
579 wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
580 >> 32));
581 wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
582 } else {
583 wqe->read.stag_src = cpu_to_be32(2);
584 wqe->read.to_src_hi = 0;
585 wqe->read.to_src_lo = 0;
586 wqe->read.stag_sink = cpu_to_be32(2);
587 wqe->read.plen = 0;
588 wqe->read.to_sink_hi = 0;
589 wqe->read.to_sink_lo = 0;
590 }
591 wqe->read.r2 = 0;
592 wqe->read.r5 = 0;
593 *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
594 return 0;
595}
596
597static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
598 struct ib_recv_wr *wr, u8 *len16)
599{
Steve Wised37ac312010-06-10 19:03:00 +0000600 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700601
Steve Wised37ac312010-06-10 19:03:00 +0000602 ret = build_isgl((__be64 *)qhp->wq.rq.queue,
603 (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
604 &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
605 if (ret)
606 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700607 *len16 = DIV_ROUND_UP(sizeof wqe->recv +
608 wr->num_sge * sizeof(struct fw_ri_sge), 16);
609 return 0;
610}
611
Steve Wise49b53a92016-09-16 07:54:52 -0700612static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
613 struct ib_reg_wr *wr, struct c4iw_mr *mhp,
614 u8 *len16)
Sagi Grimberg8376b862015-10-13 19:11:30 +0300615{
Steve Wise49b53a92016-09-16 07:54:52 -0700616 __be64 *p = (__be64 *)fr->pbl;
617
618 fr->r2 = cpu_to_be32(0);
619 fr->stag = cpu_to_be32(mhp->ibmr.rkey);
620
621 fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
622 FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
623 FW_RI_TPTE_STAGSTATE_V(1) |
624 FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
625 FW_RI_TPTE_PDID_V(mhp->attr.pdid));
626 fr->tpte.locread_to_qpid = cpu_to_be32(
627 FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
628 FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
629 FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
630 fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
631 PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
632 fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
633 fr->tpte.len_hi = cpu_to_be32(0);
634 fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
635 fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
636 fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
637
638 p[0] = cpu_to_be64((u64)mhp->mpl[0]);
639 p[1] = cpu_to_be64((u64)mhp->mpl[1]);
640
641 *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
642}
643
644static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
645 struct ib_reg_wr *wr, struct c4iw_mr *mhp, u8 *len16,
646 bool dsgl_supported)
647{
Sagi Grimberg8376b862015-10-13 19:11:30 +0300648 struct fw_ri_immd *imdp;
649 __be64 *p;
650 int i;
651 int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
652 int rem;
653
Hariprasad See30f7d2016-02-12 16:10:35 +0530654 if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
Sagi Grimberg8376b862015-10-13 19:11:30 +0300655 return -EINVAL;
656
657 wqe->fr.qpbinde_to_dcacpu = 0;
658 wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
659 wqe->fr.addr_type = FW_RI_VA_BASED_TO;
660 wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
661 wqe->fr.len_hi = 0;
662 wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
663 wqe->fr.stag = cpu_to_be32(wr->key);
664 wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
665 wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
666 0xffffffff);
667
Hariprasad See30f7d2016-02-12 16:10:35 +0530668 if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
Sagi Grimberg8376b862015-10-13 19:11:30 +0300669 struct fw_ri_dsgl *sglp;
670
671 for (i = 0; i < mhp->mpl_len; i++)
672 mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
673
674 sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
675 sglp->op = FW_RI_DATA_DSGL;
676 sglp->r1 = 0;
677 sglp->nsge = cpu_to_be16(1);
678 sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
679 sglp->len0 = cpu_to_be32(pbllen);
680
681 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
682 } else {
683 imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
684 imdp->op = FW_RI_DATA_IMMD;
685 imdp->r1 = 0;
686 imdp->r2 = 0;
687 imdp->immdlen = cpu_to_be32(pbllen);
688 p = (__be64 *)(imdp + 1);
689 rem = pbllen;
690 for (i = 0; i < mhp->mpl_len; i++) {
691 *p = cpu_to_be64((u64)mhp->mpl[i]);
692 rem -= sizeof(*p);
693 if (++p == (__be64 *)&sq->queue[sq->size])
694 p = (__be64 *)sq->queue;
695 }
696 BUG_ON(rem < 0);
697 while (rem) {
698 *p = 0;
699 rem -= sizeof(*p);
700 if (++p == (__be64 *)&sq->queue[sq->size])
701 p = (__be64 *)sq->queue;
702 }
703 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
704 + pbllen, 16);
705 }
706 return 0;
707}
708
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700709static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700710{
711 wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
712 wqe->inv.r2 = 0;
713 *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
714 return 0;
715}
716
Steve Wisec12a67f2016-12-22 07:40:36 -0800717static void free_qp_work(struct work_struct *work)
718{
719 struct c4iw_ucontext *ucontext;
720 struct c4iw_qp *qhp;
721 struct c4iw_dev *rhp;
722
723 qhp = container_of(work, struct c4iw_qp, free_work);
724 ucontext = qhp->ucontext;
725 rhp = qhp->rhp;
726
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530727 pr_debug("qhp %p ucontext %p\n", qhp, ucontext);
Steve Wisec12a67f2016-12-22 07:40:36 -0800728 destroy_qp(&rhp->rdev, &qhp->wq,
729 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
730
731 if (ucontext)
732 c4iw_put_ucontext(ucontext);
Steve Wise7088a9b2017-09-26 13:11:36 -0700733 kfree(qhp->wr_waitp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800734 kfree(qhp);
735}
736
737static void queue_qp_free(struct kref *kref)
Steve Wisead61a4c2016-07-29 11:00:54 -0700738{
739 struct c4iw_qp *qhp;
740
741 qhp = container_of(kref, struct c4iw_qp, kref);
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530742 pr_debug("qhp %p\n", qhp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800743 queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
Steve Wisead61a4c2016-07-29 11:00:54 -0700744}
745
Steve Wisecfdda9d2010-04-21 15:30:06 -0700746void c4iw_qp_add_ref(struct ib_qp *qp)
747{
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530748 pr_debug("ib_qp %p\n", qp);
Steve Wisead61a4c2016-07-29 11:00:54 -0700749 kref_get(&to_c4iw_qp(qp)->kref);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700750}
751
752void c4iw_qp_rem_ref(struct ib_qp *qp)
753{
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530754 pr_debug("ib_qp %p\n", qp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800755 kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700756}
757
Steve Wise05eb2382014-03-14 21:52:08 +0530758static void add_to_fc_list(struct list_head *head, struct list_head *entry)
759{
760 if (list_empty(entry))
761 list_add_tail(entry, head);
762}
763
764static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
765{
766 unsigned long flags;
767
768 spin_lock_irqsave(&qhp->rhp->lock, flags);
769 spin_lock(&qhp->lock);
Steve Wisefa658a92014-04-09 09:38:25 -0500770 if (qhp->rhp->db_state == NORMAL)
Hariprasad S963cab52015-09-23 17:19:27 +0530771 t4_ring_sq_db(&qhp->wq, inc, NULL);
Steve Wisefa658a92014-04-09 09:38:25 -0500772 else {
Steve Wise05eb2382014-03-14 21:52:08 +0530773 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
774 qhp->wq.sq.wq_pidx_inc += inc;
775 }
776 spin_unlock(&qhp->lock);
777 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
778 return 0;
779}
780
781static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
782{
783 unsigned long flags;
784
785 spin_lock_irqsave(&qhp->rhp->lock, flags);
786 spin_lock(&qhp->lock);
Steve Wisefa658a92014-04-09 09:38:25 -0500787 if (qhp->rhp->db_state == NORMAL)
Hariprasad S963cab52015-09-23 17:19:27 +0530788 t4_ring_rq_db(&qhp->wq, inc, NULL);
Steve Wisefa658a92014-04-09 09:38:25 -0500789 else {
Steve Wise05eb2382014-03-14 21:52:08 +0530790 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
791 qhp->wq.rq.wq_pidx_inc += inc;
792 }
793 spin_unlock(&qhp->lock);
794 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
795 return 0;
796}
797
Steve Wise4fe7c292016-12-22 07:04:59 -0800798static void complete_sq_drain_wr(struct c4iw_qp *qhp, struct ib_send_wr *wr)
799{
800 struct t4_cqe cqe = {};
801 struct c4iw_cq *schp;
802 unsigned long flag;
803 struct t4_cq *cq;
804
805 schp = to_c4iw_cq(qhp->ibqp.send_cq);
806 cq = &schp->cq;
807
808 cqe.u.drain_cookie = wr->wr_id;
809 cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
810 CQE_OPCODE_V(C4IW_DRAIN_OPCODE) |
811 CQE_TYPE_V(1) |
812 CQE_SWCQE_V(1) |
813 CQE_QPID_V(qhp->wq.sq.qid));
814
815 spin_lock_irqsave(&schp->lock, flag);
816 cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
817 cq->sw_queue[cq->sw_pidx] = cqe;
818 t4_swcq_produce(cq);
819 spin_unlock_irqrestore(&schp->lock, flag);
820
821 spin_lock_irqsave(&schp->comp_handler_lock, flag);
822 (*schp->ibcq.comp_handler)(&schp->ibcq,
823 schp->ibcq.cq_context);
824 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
825}
826
827static void complete_rq_drain_wr(struct c4iw_qp *qhp, struct ib_recv_wr *wr)
828{
829 struct t4_cqe cqe = {};
830 struct c4iw_cq *rchp;
831 unsigned long flag;
832 struct t4_cq *cq;
833
834 rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
835 cq = &rchp->cq;
836
837 cqe.u.drain_cookie = wr->wr_id;
838 cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
839 CQE_OPCODE_V(C4IW_DRAIN_OPCODE) |
840 CQE_TYPE_V(0) |
841 CQE_SWCQE_V(1) |
842 CQE_QPID_V(qhp->wq.sq.qid));
843
844 spin_lock_irqsave(&rchp->lock, flag);
845 cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
846 cq->sw_queue[cq->sw_pidx] = cqe;
847 t4_swcq_produce(cq);
848 spin_unlock_irqrestore(&rchp->lock, flag);
849
850 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
851 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
852 rchp->ibcq.cq_context);
853 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
854}
855
Steve Wisecfdda9d2010-04-21 15:30:06 -0700856int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
857 struct ib_send_wr **bad_wr)
858{
859 int err = 0;
860 u8 len16 = 0;
861 enum fw_wr_opcodes fw_opcode = 0;
862 enum fw_ri_wr_flags fw_flags;
863 struct c4iw_qp *qhp;
Steve Wisefa658a92014-04-09 09:38:25 -0500864 union t4_wr *wqe = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700865 u32 num_wrs;
866 struct t4_swsqe *swsqe;
867 unsigned long flag;
868 u16 idx = 0;
869
870 qhp = to_c4iw_qp(ibqp);
871 spin_lock_irqsave(&qhp->lock, flag);
872 if (t4_wq_in_error(&qhp->wq)) {
873 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4fe7c292016-12-22 07:04:59 -0800874 complete_sq_drain_wr(qhp, wr);
875 return err;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700876 }
877 num_wrs = t4_sq_avail(&qhp->wq);
878 if (num_wrs == 0) {
879 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4ff522e2016-10-18 14:04:39 -0700880 *bad_wr = wr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700881 return -ENOMEM;
882 }
883 while (wr) {
884 if (num_wrs == 0) {
885 err = -ENOMEM;
886 *bad_wr = wr;
887 break;
888 }
Steve Wised37ac312010-06-10 19:03:00 +0000889 wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
890 qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
891
Steve Wisecfdda9d2010-04-21 15:30:06 -0700892 fw_flags = 0;
893 if (wr->send_flags & IB_SEND_SOLICITED)
894 fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
Steve Wiseba32de92014-03-19 17:44:43 +0530895 if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700896 fw_flags |= FW_RI_COMPLETION_FLAG;
897 swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
898 switch (wr->opcode) {
899 case IB_WR_SEND_WITH_INV:
900 case IB_WR_SEND:
901 if (wr->send_flags & IB_SEND_FENCE)
902 fw_flags |= FW_RI_READ_FENCE_FLAG;
903 fw_opcode = FW_RI_SEND_WR;
904 if (wr->opcode == IB_WR_SEND)
905 swsqe->opcode = FW_RI_SEND;
906 else
907 swsqe->opcode = FW_RI_SEND_WITH_INV;
Steve Wised37ac312010-06-10 19:03:00 +0000908 err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700909 break;
910 case IB_WR_RDMA_WRITE:
911 fw_opcode = FW_RI_RDMA_WRITE_WR;
912 swsqe->opcode = FW_RI_RDMA_WRITE;
Steve Wised37ac312010-06-10 19:03:00 +0000913 err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700914 break;
915 case IB_WR_RDMA_READ:
Steve Wise2f1fb502010-05-20 16:58:16 -0500916 case IB_WR_RDMA_READ_WITH_INV:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700917 fw_opcode = FW_RI_RDMA_READ_WR;
918 swsqe->opcode = FW_RI_READ_REQ;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700919 if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
920 c4iw_invalidate_mr(qhp->rhp,
921 wr->sg_list[0].lkey);
Steve Wise410ade42010-09-17 15:40:09 -0500922 fw_flags = FW_RI_RDMA_READ_INVALIDATE;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700923 } else {
Steve Wise2f1fb502010-05-20 16:58:16 -0500924 fw_flags = 0;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700925 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700926 err = build_rdma_read(wqe, wr, &len16);
927 if (err)
928 break;
929 swsqe->read_len = wr->sg_list[0].length;
930 if (!qhp->wq.sq.oldest_read)
931 qhp->wq.sq.oldest_read = swsqe;
932 break;
Steve Wise49b53a92016-09-16 07:54:52 -0700933 case IB_WR_REG_MR: {
934 struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
935
Sagi Grimberg8376b862015-10-13 19:11:30 +0300936 swsqe->opcode = FW_RI_FAST_REGISTER;
Steve Wise49b53a92016-09-16 07:54:52 -0700937 if (qhp->rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
938 !mhp->attr.state && mhp->mpl_len <= 2) {
939 fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
940 build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
941 mhp, &len16);
942 } else {
943 fw_opcode = FW_RI_FR_NSMR_WR;
944 err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
945 mhp, &len16,
946 qhp->rhp->rdev.lldi.ulptx_memwrite_dsgl);
947 if (err)
948 break;
949 }
950 mhp->attr.state = 1;
Sagi Grimberg8376b862015-10-13 19:11:30 +0300951 break;
Steve Wise49b53a92016-09-16 07:54:52 -0700952 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700953 case IB_WR_LOCAL_INV:
Steve Wise4ab1eb92010-05-20 16:58:10 -0500954 if (wr->send_flags & IB_SEND_FENCE)
955 fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700956 fw_opcode = FW_RI_INV_LSTAG_WR;
957 swsqe->opcode = FW_RI_LOCAL_INV;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700958 err = build_inv_stag(wqe, wr, &len16);
959 c4iw_invalidate_mr(qhp->rhp, wr->ex.invalidate_rkey);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700960 break;
961 default:
Bharat Potnuri4d45b752017-09-27 13:05:50 +0530962 pr_warn("%s post of type=%d TBD!\n", __func__,
963 wr->opcode);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700964 err = -EINVAL;
965 }
966 if (err) {
967 *bad_wr = wr;
968 break;
969 }
970 swsqe->idx = qhp->wq.sq.pidx;
971 swsqe->complete = 0;
Steve Wiseba32de92014-03-19 17:44:43 +0530972 swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
973 qhp->sq_sig_all;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530974 swsqe->flushed = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700975 swsqe->wr_id = wr->wr_id;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +0530976 if (c4iw_wr_log) {
977 swsqe->sge_ts = cxgb4_read_sge_timestamp(
978 qhp->rhp->rdev.lldi.ports[0]);
979 getnstimeofday(&swsqe->host_ts);
980 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700981
982 init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
983
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530984 pr_debug("cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -0800985 (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
986 swsqe->opcode, swsqe->read_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700987 wr = wr->next;
988 num_wrs--;
Steve Wised37ac312010-06-10 19:03:00 +0000989 t4_sq_produce(&qhp->wq, len16);
990 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700991 }
Steve Wise05eb2382014-03-14 21:52:08 +0530992 if (!qhp->rhp->rdev.status_page->db_off) {
Hariprasad S963cab52015-09-23 17:19:27 +0530993 t4_ring_sq_db(&qhp->wq, idx, wqe);
Steve Wise05eb2382014-03-14 21:52:08 +0530994 spin_unlock_irqrestore(&qhp->lock, flag);
995 } else {
996 spin_unlock_irqrestore(&qhp->lock, flag);
997 ring_kernel_sq_db(qhp, idx);
998 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700999 return err;
1000}
1001
1002int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
1003 struct ib_recv_wr **bad_wr)
1004{
1005 int err = 0;
1006 struct c4iw_qp *qhp;
Steve Wisefa658a92014-04-09 09:38:25 -05001007 union t4_recv_wr *wqe = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001008 u32 num_wrs;
1009 u8 len16 = 0;
1010 unsigned long flag;
1011 u16 idx = 0;
1012
1013 qhp = to_c4iw_qp(ibqp);
1014 spin_lock_irqsave(&qhp->lock, flag);
1015 if (t4_wq_in_error(&qhp->wq)) {
1016 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4fe7c292016-12-22 07:04:59 -08001017 complete_rq_drain_wr(qhp, wr);
1018 return err;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001019 }
1020 num_wrs = t4_rq_avail(&qhp->wq);
1021 if (num_wrs == 0) {
1022 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4ff522e2016-10-18 14:04:39 -07001023 *bad_wr = wr;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001024 return -ENOMEM;
1025 }
1026 while (wr) {
1027 if (wr->num_sge > T4_MAX_RECV_SGE) {
1028 err = -EINVAL;
1029 *bad_wr = wr;
1030 break;
1031 }
Steve Wised37ac312010-06-10 19:03:00 +00001032 wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
1033 qhp->wq.rq.wq_pidx *
1034 T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001035 if (num_wrs)
1036 err = build_rdma_recv(qhp, wqe, wr, &len16);
1037 else
1038 err = -ENOMEM;
1039 if (err) {
1040 *bad_wr = wr;
1041 break;
1042 }
1043
1044 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301045 if (c4iw_wr_log) {
1046 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
1047 cxgb4_read_sge_timestamp(
1048 qhp->rhp->rdev.lldi.ports[0]);
1049 getnstimeofday(
1050 &qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_ts);
1051 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001052
1053 wqe->recv.opcode = FW_RI_RECV_WR;
1054 wqe->recv.r1 = 0;
1055 wqe->recv.wrid = qhp->wq.rq.pidx;
1056 wqe->recv.r2[0] = 0;
1057 wqe->recv.r2[1] = 0;
1058 wqe->recv.r2[2] = 0;
1059 wqe->recv.len16 = len16;
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301060 pr_debug("cookie 0x%llx pidx %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001061 (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
Steve Wised37ac312010-06-10 19:03:00 +00001062 t4_rq_produce(&qhp->wq, len16);
1063 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001064 wr = wr->next;
1065 num_wrs--;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001066 }
Steve Wise05eb2382014-03-14 21:52:08 +05301067 if (!qhp->rhp->rdev.status_page->db_off) {
Hariprasad S963cab52015-09-23 17:19:27 +05301068 t4_ring_rq_db(&qhp->wq, idx, wqe);
Steve Wise05eb2382014-03-14 21:52:08 +05301069 spin_unlock_irqrestore(&qhp->lock, flag);
1070 } else {
1071 spin_unlock_irqrestore(&qhp->lock, flag);
1072 ring_kernel_rq_db(qhp, idx);
1073 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001074 return err;
1075}
1076
Steve Wisecfdda9d2010-04-21 15:30:06 -07001077static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
1078 u8 *ecode)
1079{
1080 int status;
1081 int tagged;
1082 int opcode;
1083 int rqtype;
1084 int send_inv;
1085
1086 if (!err_cqe) {
1087 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
1088 *ecode = 0;
1089 return;
1090 }
1091
1092 status = CQE_STATUS(err_cqe);
1093 opcode = CQE_OPCODE(err_cqe);
1094 rqtype = RQ_TYPE(err_cqe);
1095 send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
1096 (opcode == FW_RI_SEND_WITH_SE_INV);
1097 tagged = (opcode == FW_RI_RDMA_WRITE) ||
1098 (rqtype && (opcode == FW_RI_READ_RESP));
1099
1100 switch (status) {
1101 case T4_ERR_STAG:
1102 if (send_inv) {
1103 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1104 *ecode = RDMAP_CANT_INV_STAG;
1105 } else {
1106 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1107 *ecode = RDMAP_INV_STAG;
1108 }
1109 break;
1110 case T4_ERR_PDID:
1111 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1112 if ((opcode == FW_RI_SEND_WITH_INV) ||
1113 (opcode == FW_RI_SEND_WITH_SE_INV))
1114 *ecode = RDMAP_CANT_INV_STAG;
1115 else
1116 *ecode = RDMAP_STAG_NOT_ASSOC;
1117 break;
1118 case T4_ERR_QPID:
1119 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1120 *ecode = RDMAP_STAG_NOT_ASSOC;
1121 break;
1122 case T4_ERR_ACCESS:
1123 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1124 *ecode = RDMAP_ACC_VIOL;
1125 break;
1126 case T4_ERR_WRAP:
1127 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1128 *ecode = RDMAP_TO_WRAP;
1129 break;
1130 case T4_ERR_BOUND:
1131 if (tagged) {
1132 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1133 *ecode = DDPT_BASE_BOUNDS;
1134 } else {
1135 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1136 *ecode = RDMAP_BASE_BOUNDS;
1137 }
1138 break;
1139 case T4_ERR_INVALIDATE_SHARED_MR:
1140 case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
1141 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1142 *ecode = RDMAP_CANT_INV_STAG;
1143 break;
1144 case T4_ERR_ECC:
1145 case T4_ERR_ECC_PSTAG:
1146 case T4_ERR_INTERNAL_ERR:
1147 *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
1148 *ecode = 0;
1149 break;
1150 case T4_ERR_OUT_OF_RQE:
1151 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1152 *ecode = DDPU_INV_MSN_NOBUF;
1153 break;
1154 case T4_ERR_PBL_ADDR_BOUND:
1155 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1156 *ecode = DDPT_BASE_BOUNDS;
1157 break;
1158 case T4_ERR_CRC:
1159 *layer_type = LAYER_MPA|DDP_LLP;
1160 *ecode = MPA_CRC_ERR;
1161 break;
1162 case T4_ERR_MARKER:
1163 *layer_type = LAYER_MPA|DDP_LLP;
1164 *ecode = MPA_MARKER_ERR;
1165 break;
1166 case T4_ERR_PDU_LEN_ERR:
1167 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1168 *ecode = DDPU_MSG_TOOBIG;
1169 break;
1170 case T4_ERR_DDP_VERSION:
1171 if (tagged) {
1172 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1173 *ecode = DDPT_INV_VERS;
1174 } else {
1175 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1176 *ecode = DDPU_INV_VERS;
1177 }
1178 break;
1179 case T4_ERR_RDMA_VERSION:
1180 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1181 *ecode = RDMAP_INV_VERS;
1182 break;
1183 case T4_ERR_OPCODE:
1184 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1185 *ecode = RDMAP_INV_OPCODE;
1186 break;
1187 case T4_ERR_DDP_QUEUE_NUM:
1188 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1189 *ecode = DDPU_INV_QN;
1190 break;
1191 case T4_ERR_MSN:
1192 case T4_ERR_MSN_GAP:
1193 case T4_ERR_MSN_RANGE:
1194 case T4_ERR_IRD_OVERFLOW:
1195 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1196 *ecode = DDPU_INV_MSN_RANGE;
1197 break;
1198 case T4_ERR_TBIT:
1199 *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
1200 *ecode = 0;
1201 break;
1202 case T4_ERR_MO:
1203 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1204 *ecode = DDPU_INV_MO;
1205 break;
1206 default:
1207 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
1208 *ecode = 0;
1209 break;
1210 }
1211}
1212
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001213static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
1214 gfp_t gfp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001215{
1216 struct fw_ri_wr *wqe;
1217 struct sk_buff *skb;
1218 struct terminate_message *term;
1219
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301220 pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid,
Joe Perchesa9a42882017-02-09 14:23:51 -08001221 qhp->ep->hwtid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001222
Hariprasad S4a740832016-06-10 01:05:15 +05301223 skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
1224 if (WARN_ON(!skb))
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001225 return;
Hariprasad S4a740832016-06-10 01:05:15 +05301226
Steve Wisecfdda9d2010-04-21 15:30:06 -07001227 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1228
Johannes Berg4df864c2017-06-16 14:29:21 +02001229 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001230 memset(wqe, 0, sizeof *wqe);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301231 wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001232 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301233 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1234 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001235
1236 wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
1237 wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
1238 term = (struct terminate_message *)wqe->u.terminate.termmsg;
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301239 if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
1240 term->layer_etype = qhp->attr.layer_etype;
1241 term->ecode = qhp->attr.ecode;
1242 } else
1243 build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001244 c4iw_ofld_send(&qhp->rhp->rdev, skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001245}
1246
1247/*
1248 * Assumes qhp lock is held.
1249 */
1250static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
Steve Wise2f5b48c2010-09-10 11:15:36 -05001251 struct c4iw_cq *schp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001252{
1253 int count;
Steve Wise678ea9b2014-07-31 14:35:43 -05001254 int rq_flushed, sq_flushed;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001255 unsigned long flag;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001256
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301257 pr_debug("qhp %p rchp %p schp %p\n", qhp, rchp, schp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001258
Uwe Kleine-König732bee72010-06-11 12:16:59 +02001259 /* locking hierarchy: cq lock first, then qp lock. */
Steve Wise2f5b48c2010-09-10 11:15:36 -05001260 spin_lock_irqsave(&rchp->lock, flag);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001261 spin_lock(&qhp->lock);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301262
1263 if (qhp->wq.flushed) {
1264 spin_unlock(&qhp->lock);
1265 spin_unlock_irqrestore(&rchp->lock, flag);
1266 return;
1267 }
1268 qhp->wq.flushed = 1;
1269
1270 c4iw_flush_hw_cq(rchp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001271 c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
Steve Wise678ea9b2014-07-31 14:35:43 -05001272 rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001273 spin_unlock(&qhp->lock);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001274 spin_unlock_irqrestore(&rchp->lock, flag);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001275
Uwe Kleine-König732bee72010-06-11 12:16:59 +02001276 /* locking hierarchy: cq lock first, then qp lock. */
Steve Wise2f5b48c2010-09-10 11:15:36 -05001277 spin_lock_irqsave(&schp->lock, flag);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001278 spin_lock(&qhp->lock);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301279 if (schp != rchp)
1280 c4iw_flush_hw_cq(schp);
Steve Wise678ea9b2014-07-31 14:35:43 -05001281 sq_flushed = c4iw_flush_sq(qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001282 spin_unlock(&qhp->lock);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001283 spin_unlock_irqrestore(&schp->lock, flag);
Steve Wise678ea9b2014-07-31 14:35:43 -05001284
1285 if (schp == rchp) {
1286 if (t4_clear_cq_armed(&rchp->cq) &&
1287 (rq_flushed || sq_flushed)) {
1288 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1289 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1290 rchp->ibcq.cq_context);
1291 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1292 }
1293 } else {
1294 if (t4_clear_cq_armed(&rchp->cq) && rq_flushed) {
1295 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1296 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1297 rchp->ibcq.cq_context);
1298 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1299 }
1300 if (t4_clear_cq_armed(&schp->cq) && sq_flushed) {
1301 spin_lock_irqsave(&schp->comp_handler_lock, flag);
1302 (*schp->ibcq.comp_handler)(&schp->ibcq,
1303 schp->ibcq.cq_context);
1304 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
1305 }
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301306 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001307}
1308
Steve Wise2f5b48c2010-09-10 11:15:36 -05001309static void flush_qp(struct c4iw_qp *qhp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001310{
1311 struct c4iw_cq *rchp, *schp;
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301312 unsigned long flag;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001313
Steve Wise1cf24dc2013-08-06 21:04:35 +05301314 rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
1315 schp = to_c4iw_cq(qhp->ibqp.send_cq);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001316
Steve Wise1cf24dc2013-08-06 21:04:35 +05301317 t4_set_wq_in_error(&qhp->wq);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001318 if (qhp->ibqp.uobject) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001319 t4_set_cq_in_error(&rchp->cq);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301320 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301321 (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301322 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301323 if (schp != rchp) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001324 t4_set_cq_in_error(&schp->cq);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301325 spin_lock_irqsave(&schp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301326 (*schp->ibcq.comp_handler)(&schp->ibcq,
1327 schp->ibcq.cq_context);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301328 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301329 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001330 return;
1331 }
Steve Wise2f5b48c2010-09-10 11:15:36 -05001332 __flush_qp(qhp, rchp, schp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001333}
1334
Steve Wise73d6fca2010-07-23 19:12:27 +00001335static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1336 struct c4iw_ep *ep)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001337{
1338 struct fw_ri_wr *wqe;
1339 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001340 struct sk_buff *skb;
1341
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301342 pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid, ep->hwtid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001343
Hariprasad S4a740832016-06-10 01:05:15 +05301344 skb = skb_dequeue(&ep->com.ep_skb_list);
1345 if (WARN_ON(!skb))
Steve Wisecfdda9d2010-04-21 15:30:06 -07001346 return -ENOMEM;
Hariprasad S4a740832016-06-10 01:05:15 +05301347
Steve Wise73d6fca2010-07-23 19:12:27 +00001348 set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001349
Johannes Berg4df864c2017-06-16 14:29:21 +02001350 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001351 memset(wqe, 0, sizeof *wqe);
1352 wqe->op_compl = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301353 FW_WR_OP_V(FW_RI_INIT_WR) |
1354 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001355 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301356 FW_WR_FLOWID_V(ep->hwtid) |
1357 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wiseef885dc2017-09-26 13:12:16 -07001358 wqe->cookie = (uintptr_t)ep->com.wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001359
1360 wqe->u.fini.type = FW_RI_TYPE_FINI;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001361 ret = c4iw_ofld_send(&rhp->rdev, skb);
1362 if (ret)
1363 goto out;
1364
Steve Wiseef885dc2017-09-26 13:12:16 -07001365 ret = c4iw_wait_for_reply(&rhp->rdev, ep->com.wr_waitp, qhp->ep->hwtid,
Steve Wiseaadc4df2010-09-10 11:15:25 -05001366 qhp->wq.sq.qid, __func__);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001367out:
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301368 pr_debug("ret %d\n", ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001369 return ret;
1370}
1371
1372static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
1373{
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301374 pr_debug("p2p_type = %d\n", p2p_type);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001375 memset(&init->u, 0, sizeof init->u);
1376 switch (p2p_type) {
1377 case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
1378 init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
1379 init->u.write.stag_sink = cpu_to_be32(1);
1380 init->u.write.to_sink = cpu_to_be64(1);
1381 init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
1382 init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
1383 sizeof(struct fw_ri_immd),
1384 16);
1385 break;
1386 case FW_RI_INIT_P2PTYPE_READ_REQ:
1387 init->u.write.opcode = FW_RI_RDMA_READ_WR;
1388 init->u.read.stag_src = cpu_to_be32(1);
1389 init->u.read.to_src_lo = cpu_to_be32(1);
1390 init->u.read.stag_sink = cpu_to_be32(1);
1391 init->u.read.to_sink_lo = cpu_to_be32(1);
1392 init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
1393 break;
1394 }
1395}
1396
1397static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
1398{
1399 struct fw_ri_wr *wqe;
1400 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001401 struct sk_buff *skb;
1402
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301403 pr_debug("qhp %p qid 0x%x tid %u ird %u ord %u\n", qhp,
Joe Perchesa9a42882017-02-09 14:23:51 -08001404 qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001405
David Rientjesd3c814e2010-07-21 02:44:56 +00001406 skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301407 if (!skb) {
1408 ret = -ENOMEM;
1409 goto out;
1410 }
1411 ret = alloc_ird(rhp, qhp->attr.max_ird);
1412 if (ret) {
1413 qhp->attr.max_ird = 0;
1414 kfree_skb(skb);
1415 goto out;
1416 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001417 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1418
Johannes Berg4df864c2017-06-16 14:29:21 +02001419 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001420 memset(wqe, 0, sizeof *wqe);
1421 wqe->op_compl = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301422 FW_WR_OP_V(FW_RI_INIT_WR) |
1423 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001424 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301425 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1426 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001427
Steve Wiseef885dc2017-09-26 13:12:16 -07001428 wqe->cookie = (uintptr_t)qhp->ep->com.wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001429
1430 wqe->u.init.type = FW_RI_TYPE_INIT;
1431 wqe->u.init.mpareqbit_p2ptype =
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +05301432 FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
1433 FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001434 wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
1435 if (qhp->attr.mpa_attr.recv_marker_enabled)
1436 wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
1437 if (qhp->attr.mpa_attr.xmit_marker_enabled)
1438 wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
1439 if (qhp->attr.mpa_attr.crc_enabled)
1440 wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
1441
1442 wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
1443 FW_RI_QP_RDMA_WRITE_ENABLE |
1444 FW_RI_QP_BIND_ENABLE;
1445 if (!qhp->ibqp.uobject)
1446 wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
1447 FW_RI_QP_STAG0_ENABLE;
1448 wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
1449 wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
1450 wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
1451 wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
1452 wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
1453 wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
1454 wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
1455 wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
1456 wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
1457 wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
1458 wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
1459 wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
1460 wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
1461 rhp->rdev.lldi.vr->rq.start);
1462 if (qhp->attr.mpa_attr.initiator)
1463 build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
1464
Steve Wisecfdda9d2010-04-21 15:30:06 -07001465 ret = c4iw_ofld_send(&rhp->rdev, skb);
1466 if (ret)
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301467 goto err1;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001468
Steve Wiseef885dc2017-09-26 13:12:16 -07001469 ret = c4iw_wait_for_reply(&rhp->rdev, qhp->ep->com.wr_waitp,
Steve Wise2f5b48c2010-09-10 11:15:36 -05001470 qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301471 if (!ret)
1472 goto out;
1473err1:
1474 free_ird(rhp, qhp->attr.max_ird);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001475out:
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301476 pr_debug("ret %d\n", ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001477 return ret;
1478}
1479
1480int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1481 enum c4iw_qp_attr_mask mask,
1482 struct c4iw_qp_attributes *attrs,
1483 int internal)
1484{
1485 int ret = 0;
1486 struct c4iw_qp_attributes newattr = qhp->attr;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001487 int disconnect = 0;
1488 int terminate = 0;
1489 int abort = 0;
1490 int free = 0;
1491 struct c4iw_ep *ep = NULL;
1492
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301493 pr_debug("qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001494 qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
1495 (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001496
Steve Wise2f5b48c2010-09-10 11:15:36 -05001497 mutex_lock(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001498
1499 /* Process attr changes if in IDLE */
1500 if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
1501 if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
1502 ret = -EIO;
1503 goto out;
1504 }
1505 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
1506 newattr.enable_rdma_read = attrs->enable_rdma_read;
1507 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
1508 newattr.enable_rdma_write = attrs->enable_rdma_write;
1509 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
1510 newattr.enable_bind = attrs->enable_bind;
1511 if (mask & C4IW_QP_ATTR_MAX_ORD) {
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001512 if (attrs->max_ord > c4iw_max_read_depth) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001513 ret = -EINVAL;
1514 goto out;
1515 }
1516 newattr.max_ord = attrs->max_ord;
1517 }
1518 if (mask & C4IW_QP_ATTR_MAX_IRD) {
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301519 if (attrs->max_ird > cur_max_read_depth(rhp)) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001520 ret = -EINVAL;
1521 goto out;
1522 }
1523 newattr.max_ird = attrs->max_ird;
1524 }
1525 qhp->attr = newattr;
1526 }
1527
Vipul Pandya2c974782012-05-18 15:29:28 +05301528 if (mask & C4IW_QP_ATTR_SQ_DB) {
Steve Wise05eb2382014-03-14 21:52:08 +05301529 ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
Vipul Pandya2c974782012-05-18 15:29:28 +05301530 goto out;
1531 }
1532 if (mask & C4IW_QP_ATTR_RQ_DB) {
Steve Wise05eb2382014-03-14 21:52:08 +05301533 ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
Vipul Pandya2c974782012-05-18 15:29:28 +05301534 goto out;
1535 }
1536
Steve Wisecfdda9d2010-04-21 15:30:06 -07001537 if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
1538 goto out;
1539 if (qhp->attr.state == attrs->next_state)
1540 goto out;
1541
1542 switch (qhp->attr.state) {
1543 case C4IW_QP_STATE_IDLE:
1544 switch (attrs->next_state) {
1545 case C4IW_QP_STATE_RTS:
1546 if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
1547 ret = -EINVAL;
1548 goto out;
1549 }
1550 if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
1551 ret = -EINVAL;
1552 goto out;
1553 }
1554 qhp->attr.mpa_attr = attrs->mpa_attr;
1555 qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
1556 qhp->ep = qhp->attr.llp_stream_handle;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001557 set_state(qhp, C4IW_QP_STATE_RTS);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001558
1559 /*
1560 * Ref the endpoint here and deref when we
1561 * disassociate the endpoint from the QP. This
1562 * happens in CLOSING->IDLE transition or *->ERROR
1563 * transition.
1564 */
1565 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001566 ret = rdma_init(rhp, qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001567 if (ret)
1568 goto err;
1569 break;
1570 case C4IW_QP_STATE_ERROR:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001571 set_state(qhp, C4IW_QP_STATE_ERROR);
1572 flush_qp(qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001573 break;
1574 default:
1575 ret = -EINVAL;
1576 goto out;
1577 }
1578 break;
1579 case C4IW_QP_STATE_RTS:
1580 switch (attrs->next_state) {
1581 case C4IW_QP_STATE_CLOSING:
Peter Zijlstra2c935bc2016-11-14 17:29:48 +01001582 BUG_ON(kref_read(&qhp->ep->com.kref) < 2);
Steve Wiseb4e29012014-04-09 09:38:26 -05001583 t4_set_wq_in_error(&qhp->wq);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001584 set_state(qhp, C4IW_QP_STATE_CLOSING);
Steve Wise73d6fca2010-07-23 19:12:27 +00001585 ep = qhp->ep;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001586 if (!internal) {
1587 abort = 0;
1588 disconnect = 1;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001589 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001590 }
Steve Wise73d6fca2010-07-23 19:12:27 +00001591 ret = rdma_fini(rhp, qhp, ep);
Steve Wise8da7e7a2011-06-14 20:59:27 +00001592 if (ret)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001593 goto err;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001594 break;
1595 case C4IW_QP_STATE_TERMINATE:
Steve Wiseb4e29012014-04-09 09:38:26 -05001596 t4_set_wq_in_error(&qhp->wq);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001597 set_state(qhp, C4IW_QP_STATE_TERMINATE);
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301598 qhp->attr.layer_etype = attrs->layer_etype;
1599 qhp->attr.ecode = attrs->ecode;
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001600 ep = qhp->ep;
Steve Wisecc18b932014-04-24 14:31:53 -05001601 if (!internal) {
1602 c4iw_get_ep(&qhp->ep->com);
Steve Wise0e42c1f2010-09-10 11:15:09 -05001603 terminate = 1;
Steve Wisecc18b932014-04-24 14:31:53 -05001604 disconnect = 1;
1605 } else {
1606 terminate = qhp->attr.send_term;
Steve Wise09992572013-08-06 21:04:40 +05301607 ret = rdma_fini(rhp, qhp, ep);
1608 if (ret)
1609 goto err;
1610 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001611 break;
1612 case C4IW_QP_STATE_ERROR:
Steve Wise1cf24dc2013-08-06 21:04:35 +05301613 t4_set_wq_in_error(&qhp->wq);
Steve Wiseb4e29012014-04-09 09:38:26 -05001614 set_state(qhp, C4IW_QP_STATE_ERROR);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001615 if (!internal) {
1616 abort = 1;
1617 disconnect = 1;
1618 ep = qhp->ep;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001619 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001620 }
1621 goto err;
1622 break;
1623 default:
1624 ret = -EINVAL;
1625 goto out;
1626 }
1627 break;
1628 case C4IW_QP_STATE_CLOSING:
Steve Wise4fe7c292016-12-22 07:04:59 -08001629
1630 /*
1631 * Allow kernel users to move to ERROR for qp draining.
1632 */
1633 if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
1634 C4IW_QP_STATE_ERROR)) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001635 ret = -EINVAL;
1636 goto out;
1637 }
1638 switch (attrs->next_state) {
1639 case C4IW_QP_STATE_IDLE:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001640 flush_qp(qhp);
1641 set_state(qhp, C4IW_QP_STATE_IDLE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001642 qhp->attr.llp_stream_handle = NULL;
1643 c4iw_put_ep(&qhp->ep->com);
1644 qhp->ep = NULL;
1645 wake_up(&qhp->wait);
1646 break;
1647 case C4IW_QP_STATE_ERROR:
1648 goto err;
1649 default:
1650 ret = -EINVAL;
1651 goto err;
1652 }
1653 break;
1654 case C4IW_QP_STATE_ERROR:
1655 if (attrs->next_state != C4IW_QP_STATE_IDLE) {
1656 ret = -EINVAL;
1657 goto out;
1658 }
1659 if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
1660 ret = -EINVAL;
1661 goto out;
1662 }
Steve Wise2f5b48c2010-09-10 11:15:36 -05001663 set_state(qhp, C4IW_QP_STATE_IDLE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001664 break;
1665 case C4IW_QP_STATE_TERMINATE:
1666 if (!internal) {
1667 ret = -EINVAL;
1668 goto out;
1669 }
1670 goto err;
1671 break;
1672 default:
Joe Perches700456b2017-02-09 14:23:50 -08001673 pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001674 ret = -EINVAL;
1675 goto err;
1676 break;
1677 }
1678 goto out;
1679err:
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301680 pr_debug("disassociating ep %p qpid 0x%x\n", qhp->ep,
Joe Perchesa9a42882017-02-09 14:23:51 -08001681 qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001682
1683 /* disassociate the LLP connection */
1684 qhp->attr.llp_stream_handle = NULL;
Steve Wiseaf93fb52010-09-10 11:14:48 -05001685 if (!ep)
1686 ep = qhp->ep;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001687 qhp->ep = NULL;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001688 set_state(qhp, C4IW_QP_STATE_ERROR);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001689 free = 1;
Vipul Pandya91e9c0712013-01-07 13:11:51 +00001690 abort = 1;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001691 BUG_ON(!ep);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001692 flush_qp(qhp);
Steve Wise5b3418082014-11-21 09:36:36 -06001693 wake_up(&qhp->wait);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001694out:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001695 mutex_unlock(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001696
1697 if (terminate)
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001698 post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001699
1700 /*
1701 * If disconnect is 1, then we need to initiate a disconnect
1702 * on the EP. This can be a normal close (RTS->CLOSING) or
1703 * an abnormal close (RTS/CLOSING->ERROR).
1704 */
1705 if (disconnect) {
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001706 c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
1707 GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001708 c4iw_put_ep(&ep->com);
1709 }
1710
1711 /*
1712 * If free is 1, then we've disassociated the EP from the QP
1713 * and we need to dereference the EP.
1714 */
1715 if (free)
1716 c4iw_put_ep(&ep->com);
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301717 pr_debug("exit state %d\n", qhp->attr.state);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001718 return ret;
1719}
1720
1721int c4iw_destroy_qp(struct ib_qp *ib_qp)
1722{
1723 struct c4iw_dev *rhp;
1724 struct c4iw_qp *qhp;
1725 struct c4iw_qp_attributes attrs;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001726
1727 qhp = to_c4iw_qp(ib_qp);
1728 rhp = qhp->rhp;
1729
1730 attrs.next_state = C4IW_QP_STATE_ERROR;
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301731 if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
1732 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
1733 else
1734 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001735 wait_event(qhp->wait, !qhp->ep);
1736
Steve Wise05eb2382014-03-14 21:52:08 +05301737 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001738
Steve Wise05eb2382014-03-14 21:52:08 +05301739 spin_lock_irq(&rhp->lock);
1740 if (!list_empty(&qhp->db_fc_entry))
1741 list_del_init(&qhp->db_fc_entry);
1742 spin_unlock_irq(&rhp->lock);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301743 free_ird(rhp, qhp->attr.max_ird);
Steve Wise05eb2382014-03-14 21:52:08 +05301744
Steve Wisead61a4c2016-07-29 11:00:54 -07001745 c4iw_qp_rem_ref(ib_qp);
1746
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301747 pr_debug("ib_qp %p qpid 0x%0x\n", ib_qp, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001748 return 0;
1749}
1750
1751struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
1752 struct ib_udata *udata)
1753{
1754 struct c4iw_dev *rhp;
1755 struct c4iw_qp *qhp;
1756 struct c4iw_pd *php;
1757 struct c4iw_cq *schp;
1758 struct c4iw_cq *rchp;
1759 struct c4iw_create_qp_resp uresp;
Dan Carpenterff1706f2013-10-19 12:14:12 +03001760 unsigned int sqsize, rqsize;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001761 struct c4iw_ucontext *ucontext;
1762 int ret;
Hariprasad Sa6054df2016-02-05 11:43:28 +05301763 struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
1764 struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001765
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301766 pr_debug("ib_pd %p\n", pd);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001767
1768 if (attrs->qp_type != IB_QPT_RC)
1769 return ERR_PTR(-EINVAL);
1770
1771 php = to_c4iw_pd(pd);
1772 rhp = php->rhp;
1773 schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
1774 rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
1775 if (!schp || !rchp)
1776 return ERR_PTR(-EINVAL);
1777
1778 if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
1779 return ERR_PTR(-EINVAL);
1780
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301781 if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001782 return ERR_PTR(-E2BIG);
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301783 rqsize = attrs->cap.max_recv_wr + 1;
1784 if (rqsize < 8)
1785 rqsize = 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001786
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301787 if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001788 return ERR_PTR(-E2BIG);
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301789 sqsize = attrs->cap.max_send_wr + 1;
1790 if (sqsize < 8)
1791 sqsize = 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001792
1793 ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
1794
Steve Wisecfdda9d2010-04-21 15:30:06 -07001795 qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
1796 if (!qhp)
1797 return ERR_PTR(-ENOMEM);
Steve Wise7088a9b2017-09-26 13:11:36 -07001798
1799 qhp->wr_waitp = kzalloc(sizeof(*qhp), GFP_KERNEL);
1800 if (!qhp->wr_waitp) {
1801 ret = -ENOMEM;
1802 goto err_free_qhp;
1803 }
1804
Steve Wisecfdda9d2010-04-21 15:30:06 -07001805 qhp->wq.sq.size = sqsize;
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301806 qhp->wq.sq.memsize =
1807 (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1808 sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301809 qhp->wq.sq.flush_cidx = -1;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001810 qhp->wq.rq.size = rqsize;
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301811 qhp->wq.rq.memsize =
1812 (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1813 sizeof(*qhp->wq.rq.queue);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001814
1815 if (ucontext) {
1816 qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
1817 qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
1818 }
1819
Steve Wisecfdda9d2010-04-21 15:30:06 -07001820 ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
Steve Wise7088a9b2017-09-26 13:11:36 -07001821 ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
1822 qhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001823 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001824 goto err_free_wr_wait;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001825
1826 attrs->cap.max_recv_wr = rqsize - 1;
1827 attrs->cap.max_send_wr = sqsize - 1;
1828 attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
1829
1830 qhp->rhp = rhp;
1831 qhp->attr.pd = php->pdid;
1832 qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
1833 qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
1834 qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
1835 qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
1836 qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
1837 qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
1838 qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
1839 qhp->attr.state = C4IW_QP_STATE_IDLE;
1840 qhp->attr.next_state = C4IW_QP_STATE_IDLE;
1841 qhp->attr.enable_rdma_read = 1;
1842 qhp->attr.enable_rdma_write = 1;
1843 qhp->attr.enable_bind = 1;
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301844 qhp->attr.max_ord = 0;
1845 qhp->attr.max_ird = 0;
Steve Wiseba32de92014-03-19 17:44:43 +05301846 qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001847 spin_lock_init(&qhp->lock);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001848 mutex_init(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001849 init_waitqueue_head(&qhp->wait);
Steve Wisead61a4c2016-07-29 11:00:54 -07001850 kref_init(&qhp->kref);
Steve Wisec12a67f2016-12-22 07:40:36 -08001851 INIT_WORK(&qhp->free_work, free_qp_work);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001852
Steve Wise05eb2382014-03-14 21:52:08 +05301853 ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001854 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001855 goto err_destroy_qp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001856
Steve Wisecfdda9d2010-04-21 15:30:06 -07001857 if (udata) {
Hariprasad Sa6054df2016-02-05 11:43:28 +05301858 sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
1859 if (!sq_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001860 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001861 goto err_remove_handle;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001862 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301863 rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
1864 if (!rq_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001865 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001866 goto err_free_sq_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001867 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301868 sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
1869 if (!sq_db_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001870 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001871 goto err_free_rq_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001872 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301873 rq_db_key_mm = kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
1874 if (!rq_db_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001875 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001876 goto err_free_sq_db_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001877 }
Steve Wisec6d7b262010-09-13 11:23:57 -05001878 if (t4_sq_onchip(&qhp->wq.sq)) {
Hariprasad Sa6054df2016-02-05 11:43:28 +05301879 ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
1880 GFP_KERNEL);
1881 if (!ma_sync_key_mm) {
Steve Wisec6d7b262010-09-13 11:23:57 -05001882 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001883 goto err_free_rq_db_key;
Steve Wisec6d7b262010-09-13 11:23:57 -05001884 }
1885 uresp.flags = C4IW_QPF_ONCHIP;
1886 } else
1887 uresp.flags = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001888 uresp.qid_mask = rhp->rdev.qpmask;
1889 uresp.sqid = qhp->wq.sq.qid;
1890 uresp.sq_size = qhp->wq.sq.size;
1891 uresp.sq_memsize = qhp->wq.sq.memsize;
1892 uresp.rqid = qhp->wq.rq.qid;
1893 uresp.rq_size = qhp->wq.rq.size;
1894 uresp.rq_memsize = qhp->wq.rq.memsize;
1895 spin_lock(&ucontext->mmap_lock);
Hariprasad Sa6054df2016-02-05 11:43:28 +05301896 if (ma_sync_key_mm) {
Steve Wisec6d7b262010-09-13 11:23:57 -05001897 uresp.ma_sync_key = ucontext->key;
1898 ucontext->key += PAGE_SIZE;
Dan Carpenterae1fe072013-07-25 19:48:32 +03001899 } else {
1900 uresp.ma_sync_key = 0;
Steve Wisec6d7b262010-09-13 11:23:57 -05001901 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001902 uresp.sq_key = ucontext->key;
1903 ucontext->key += PAGE_SIZE;
1904 uresp.rq_key = ucontext->key;
1905 ucontext->key += PAGE_SIZE;
1906 uresp.sq_db_gts_key = ucontext->key;
1907 ucontext->key += PAGE_SIZE;
1908 uresp.rq_db_gts_key = ucontext->key;
1909 ucontext->key += PAGE_SIZE;
1910 spin_unlock(&ucontext->mmap_lock);
1911 ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
1912 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001913 goto err_free_ma_sync_key;
Hariprasad Sa6054df2016-02-05 11:43:28 +05301914 sq_key_mm->key = uresp.sq_key;
1915 sq_key_mm->addr = qhp->wq.sq.phys_addr;
1916 sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
1917 insert_mmap(ucontext, sq_key_mm);
1918 rq_key_mm->key = uresp.rq_key;
1919 rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
1920 rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
1921 insert_mmap(ucontext, rq_key_mm);
1922 sq_db_key_mm->key = uresp.sq_db_gts_key;
1923 sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
1924 sq_db_key_mm->len = PAGE_SIZE;
1925 insert_mmap(ucontext, sq_db_key_mm);
1926 rq_db_key_mm->key = uresp.rq_db_gts_key;
1927 rq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.rq.bar2_pa;
1928 rq_db_key_mm->len = PAGE_SIZE;
1929 insert_mmap(ucontext, rq_db_key_mm);
1930 if (ma_sync_key_mm) {
1931 ma_sync_key_mm->key = uresp.ma_sync_key;
1932 ma_sync_key_mm->addr =
1933 (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
1934 PCIE_MA_SYNC_A) & PAGE_MASK;
1935 ma_sync_key_mm->len = PAGE_SIZE;
1936 insert_mmap(ucontext, ma_sync_key_mm);
Steve Wisec6d7b262010-09-13 11:23:57 -05001937 }
Steve Wisec12a67f2016-12-22 07:40:36 -08001938
1939 c4iw_get_ucontext(ucontext);
1940 qhp->ucontext = ucontext;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001941 }
1942 qhp->ibqp.qp_num = qhp->wq.sq.qid;
1943 init_timer(&(qhp->timer));
Steve Wise05eb2382014-03-14 21:52:08 +05301944 INIT_LIST_HEAD(&qhp->db_fc_entry);
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301945 pr_debug("sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001946 qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
1947 attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
1948 qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001949 return &qhp->ibqp;
Steve Wise7088a9b2017-09-26 13:11:36 -07001950err_free_ma_sync_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301951 kfree(ma_sync_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001952err_free_rq_db_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301953 kfree(rq_db_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001954err_free_sq_db_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301955 kfree(sq_db_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001956err_free_rq_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301957 kfree(rq_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001958err_free_sq_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301959 kfree(sq_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001960err_remove_handle:
Steve Wisecfdda9d2010-04-21 15:30:06 -07001961 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
Steve Wise7088a9b2017-09-26 13:11:36 -07001962err_destroy_qp:
Steve Wisecfdda9d2010-04-21 15:30:06 -07001963 destroy_qp(&rhp->rdev, &qhp->wq,
1964 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
Steve Wise7088a9b2017-09-26 13:11:36 -07001965err_free_wr_wait:
1966 kfree(qhp->wr_waitp);
1967err_free_qhp:
Steve Wisecfdda9d2010-04-21 15:30:06 -07001968 kfree(qhp);
1969 return ERR_PTR(ret);
1970}
1971
1972int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1973 int attr_mask, struct ib_udata *udata)
1974{
1975 struct c4iw_dev *rhp;
1976 struct c4iw_qp *qhp;
1977 enum c4iw_qp_attr_mask mask = 0;
1978 struct c4iw_qp_attributes attrs;
1979
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301980 pr_debug("ib_qp %p\n", ibqp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001981
1982 /* iwarp does not support the RTR state */
1983 if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
1984 attr_mask &= ~IB_QP_STATE;
1985
1986 /* Make sure we still have something left to do */
1987 if (!attr_mask)
1988 return 0;
1989
1990 memset(&attrs, 0, sizeof attrs);
1991 qhp = to_c4iw_qp(ibqp);
1992 rhp = qhp->rhp;
1993
1994 attrs.next_state = c4iw_convert_state(attr->qp_state);
1995 attrs.enable_rdma_read = (attr->qp_access_flags &
1996 IB_ACCESS_REMOTE_READ) ? 1 : 0;
1997 attrs.enable_rdma_write = (attr->qp_access_flags &
1998 IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
1999 attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
2000
2001
2002 mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
2003 mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
2004 (C4IW_QP_ATTR_ENABLE_RDMA_READ |
2005 C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
2006 C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
2007
Vipul Pandya2c974782012-05-18 15:29:28 +05302008 /*
2009 * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
2010 * ringing the queue db when we're in DB_FULL mode.
Steve Wisec2f9da92014-04-24 14:32:04 -05002011 * Only allow this on T4 devices.
Vipul Pandya2c974782012-05-18 15:29:28 +05302012 */
2013 attrs.sq_db_inc = attr->sq_psn;
2014 attrs.rq_db_inc = attr->rq_psn;
2015 mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
2016 mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
Hariprasad S963cab52015-09-23 17:19:27 +05302017 if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
Steve Wisec2f9da92014-04-24 14:32:04 -05002018 (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
2019 return -EINVAL;
Vipul Pandya2c974782012-05-18 15:29:28 +05302020
Steve Wisecfdda9d2010-04-21 15:30:06 -07002021 return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
2022}
2023
2024struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
2025{
Bharat Potnuri548ddb12017-09-27 13:05:49 +05302026 pr_debug("ib_dev %p qpn 0x%x\n", dev, qpn);
Steve Wisecfdda9d2010-04-21 15:30:06 -07002027 return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
2028}
Vipul Pandya67bbc052012-05-18 15:29:33 +05302029
2030int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2031 int attr_mask, struct ib_qp_init_attr *init_attr)
2032{
2033 struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
2034
2035 memset(attr, 0, sizeof *attr);
2036 memset(init_attr, 0, sizeof *init_attr);
2037 attr->qp_state = to_ib_qp_state(qhp->attr.state);
Hariprasad Shenai3e5c02c2014-07-21 20:55:14 +05302038 init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
2039 init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
2040 init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
2041 init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
2042 init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
2043 init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
Vipul Pandya67bbc052012-05-18 15:29:33 +05302044 return 0;
2045}