blob: 5bfc1a9665320668871eca500ca34815012c02a8 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +02002/*
3 * pxa2xx-i2s.c -- ALSA Soc Audio Layer
4 *
5 * Copyright 2005 Wolfson Microelectronics PLC.
6 * Author: Liam Girdwood
Liam Girdwoodd3311242008-10-12 13:17:36 +01007 * lrg@slimlogic.co.uk
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +02008 */
9
10#include <linux/init.h>
11#include <linux/module.h>
12#include <linux/device.h>
13#include <linux/delay.h>
eric miao5a2cc502008-05-26 03:28:09 +010014#include <linux/clk.h>
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +040015#include <linux/platform_device.h>
Martin Jansae95cee02012-04-02 10:24:08 +020016#include <linux/io.h>
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020017#include <sound/core.h>
18#include <sound/pcm.h>
19#include <sound/initval.h>
20#include <sound/soc.h>
Dmitry Baryshkova6d77312008-09-10 05:01:20 +040021#include <sound/pxa2xx-lib.h>
Daniel Mackd65a1452013-08-12 10:42:39 +020022#include <sound/dmaengine_pcm.h>
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020023
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/hardware.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/audio.h>
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020026
Philipp Zabeleaff2ae2007-02-02 17:20:40 +010027#include "pxa2xx-i2s.h"
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020028
Eric Miao52358ba2008-09-08 15:37:50 +080029/*
30 * I2S Controller Register and Bit Definitions
31 */
32#define SACR0 __REG(0x40400000) /* Global Control Register */
33#define SACR1 __REG(0x40400004) /* Serial Audio I 2 S/MSB-Justified Control Register */
34#define SASR0 __REG(0x4040000C) /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
35#define SAIMR __REG(0x40400014) /* Serial Audio Interrupt Mask Register */
36#define SAICR __REG(0x40400018) /* Serial Audio Interrupt Clear Register */
37#define SADIV __REG(0x40400060) /* Audio Clock Divider Register. */
38#define SADR __REG(0x40400080) /* Serial Audio Data Register (TX and RX FIFO access Register). */
39
40#define SACR0_RFTH(x) ((x) << 12) /* Rx FIFO Interrupt or DMA Trigger Threshold */
41#define SACR0_TFTH(x) ((x) << 8) /* Tx FIFO Interrupt or DMA Trigger Threshold */
42#define SACR0_STRF (1 << 5) /* FIFO Select for EFWR Special Function */
43#define SACR0_EFWR (1 << 4) /* Enable EFWR Function */
44#define SACR0_RST (1 << 3) /* FIFO, i2s Register Reset */
Codrut Grosu672e3cb2017-02-25 22:50:29 +020045#define SACR0_BCKD (1 << 2) /* Bit Clock Direction */
Eric Miao52358ba2008-09-08 15:37:50 +080046#define SACR0_ENB (1 << 0) /* Enable I2S Link */
47#define SACR1_ENLBF (1 << 5) /* Enable Loopback */
Codrut Grosu672e3cb2017-02-25 22:50:29 +020048#define SACR1_DRPL (1 << 4) /* Disable Replaying Function */
Eric Miao52358ba2008-09-08 15:37:50 +080049#define SACR1_DREC (1 << 3) /* Disable Recording Function */
50#define SACR1_AMSL (1 << 0) /* Specify Alternate Mode */
51
52#define SASR0_I2SOFF (1 << 7) /* Controller Status */
53#define SASR0_ROR (1 << 6) /* Rx FIFO Overrun */
54#define SASR0_TUR (1 << 5) /* Tx FIFO Underrun */
55#define SASR0_RFS (1 << 4) /* Rx FIFO Service Request */
56#define SASR0_TFS (1 << 3) /* Tx FIFO Service Request */
57#define SASR0_BSY (1 << 2) /* I2S Busy */
58#define SASR0_RNE (1 << 1) /* Rx FIFO Not Empty */
Codrut Grosu672e3cb2017-02-25 22:50:29 +020059#define SASR0_TNF (1 << 0) /* Tx FIFO Not Empty */
Eric Miao52358ba2008-09-08 15:37:50 +080060
61#define SAICR_ROR (1 << 6) /* Clear Rx FIFO Overrun Interrupt */
62#define SAICR_TUR (1 << 5) /* Clear Tx FIFO Underrun Interrupt */
63
64#define SAIMR_ROR (1 << 6) /* Enable Rx FIFO Overrun Condition Interrupt */
65#define SAIMR_TUR (1 << 5) /* Enable Tx FIFO Underrun Condition Interrupt */
66#define SAIMR_RFS (1 << 4) /* Enable Rx FIFO Service Interrupt */
67#define SAIMR_TFS (1 << 3) /* Enable Tx FIFO Service Interrupt */
Dmitry Baryshkova6d77312008-09-10 05:01:20 +040068
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020069struct pxa_i2s_port {
70 u32 sadiv;
71 u32 sacr0;
72 u32 sacr1;
73 u32 saimr;
74 int master;
Philipp Zabeleaff2ae2007-02-02 17:20:40 +010075 u32 fmt;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020076};
77static struct pxa_i2s_port pxa_i2s;
eric miao5a2cc502008-05-26 03:28:09 +010078static struct clk *clk_i2s;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000079static int clk_ena = 0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020080
Daniel Mackd65a1452013-08-12 10:42:39 +020081static struct snd_dmaengine_dai_dma_data pxa2xx_i2s_pcm_stereo_out = {
82 .addr = __PREG(SADR),
83 .addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
Robert Jarzmik8f540612018-06-28 22:08:37 +020084 .chan_name = "tx",
Daniel Mackd65a1452013-08-12 10:42:39 +020085 .maxburst = 32,
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020086};
87
Daniel Mackd65a1452013-08-12 10:42:39 +020088static struct snd_dmaengine_dai_dma_data pxa2xx_i2s_pcm_stereo_in = {
89 .addr = __PREG(SADR),
90 .addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
Robert Jarzmik8f540612018-06-28 22:08:37 +020091 .chan_name = "rx",
Daniel Mackd65a1452013-08-12 10:42:39 +020092 .maxburst = 32,
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020093};
94
Mark Browndee89c42008-11-18 22:11:38 +000095static int pxa2xx_i2s_startup(struct snd_pcm_substream *substream,
96 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020097{
Kuninori Morimoto83b95c22020-07-20 10:18:20 +090098 struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
Kuninori Morimoto8d8fef22020-03-23 14:19:49 +090099 struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200100
eric miao5a2cc502008-05-26 03:28:09 +0100101 if (IS_ERR(clk_i2s))
102 return PTR_ERR(clk_i2s);
103
Kuninori Morimotoaaeb5fb2020-05-15 09:47:41 +0900104 if (!snd_soc_dai_active(cpu_dai))
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200105 SACR0 = 0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200106
107 return 0;
108}
109
110/* wait for I2S controller to be ready */
111static int pxa_i2s_wait(void)
112{
113 int i;
114
115 /* flush the Rx FIFO */
Codrut Grosuca87cfa2017-02-25 22:42:33 +0200116 for (i = 0; i < 16; i++)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200117 SADR;
118 return 0;
119}
120
Liam Girdwood917f93a2008-07-07 16:08:11 +0100121static int pxa2xx_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100122 unsigned int fmt)
123{
124 /* interface format */
125 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
126 case SND_SOC_DAIFMT_I2S:
127 pxa_i2s.fmt = 0;
128 break;
129 case SND_SOC_DAIFMT_LEFT_J:
130 pxa_i2s.fmt = SACR1_AMSL;
131 break;
132 }
133
134 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
135 case SND_SOC_DAIFMT_CBS_CFS:
136 pxa_i2s.master = 1;
137 break;
138 case SND_SOC_DAIFMT_CBM_CFS:
139 pxa_i2s.master = 0;
140 break;
141 default:
142 break;
143 }
144 return 0;
145}
146
Liam Girdwood917f93a2008-07-07 16:08:11 +0100147static int pxa2xx_i2s_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100148 int clk_id, unsigned int freq, int dir)
149{
150 if (clk_id != PXA2XX_I2S_SYSCLK)
151 return -ENODEV;
152
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100153 return 0;
154}
155
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200156static int pxa2xx_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000157 struct snd_pcm_hw_params *params,
158 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200159{
Daniel Mackd65a1452013-08-12 10:42:39 +0200160 struct snd_dmaengine_dai_dma_data *dma_data;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200161
Takashi Iwai8a2e2c82013-11-05 18:40:03 +0100162 if (WARN_ON(IS_ERR(clk_i2s)))
163 return -EINVAL;
Philipp Zabel5f1cba62012-03-15 19:16:12 +0100164 clk_prepare_enable(clk_i2s);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000165 clk_ena = 1;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200166 pxa_i2s_wait();
167
168 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Daniel Mack5f712b22010-03-22 10:11:15 +0100169 dma_data = &pxa2xx_i2s_pcm_stereo_out;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200170 else
Daniel Mack5f712b22010-03-22 10:11:15 +0100171 dma_data = &pxa2xx_i2s_pcm_stereo_in;
172
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000173 snd_soc_dai_set_dma_data(dai, substream, dma_data);
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200174
175 /* is port used by another stream */
176 if (!(SACR0 & SACR0_ENB)) {
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200177 SACR0 = 0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200178 if (pxa_i2s.master)
179 SACR0 |= SACR0_BCKD;
180
181 SACR0 |= SACR0_RFTH(14) | SACR0_TFTH(1);
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100182 SACR1 |= pxa_i2s.fmt;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200183 }
184 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
185 SAIMR |= SAIMR_TFS;
186 else
187 SAIMR |= SAIMR_RFS;
188
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100189 switch (params_rate(params)) {
190 case 8000:
191 SADIV = 0x48;
192 break;
193 case 11025:
194 SADIV = 0x34;
195 break;
196 case 16000:
197 SADIV = 0x24;
198 break;
199 case 22050:
200 SADIV = 0x1a;
201 break;
202 case 44100:
203 SADIV = 0xd;
204 break;
205 case 48000:
206 SADIV = 0xc;
207 break;
208 case 96000: /* not in manual and possibly slightly inaccurate */
209 SADIV = 0x6;
210 break;
211 }
212
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200213 return 0;
214}
215
Mark Browndee89c42008-11-18 22:11:38 +0000216static int pxa2xx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
217 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200218{
219 int ret = 0;
220
221 switch (cmd) {
222 case SNDRV_PCM_TRIGGER_START:
Karl Beldan34555c12009-05-13 22:16:46 +0200223 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
224 SACR1 &= ~SACR1_DRPL;
225 else
226 SACR1 &= ~SACR1_DREC;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200227 SACR0 |= SACR0_ENB;
228 break;
229 case SNDRV_PCM_TRIGGER_RESUME:
230 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
231 case SNDRV_PCM_TRIGGER_STOP:
232 case SNDRV_PCM_TRIGGER_SUSPEND:
233 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
234 break;
235 default:
236 ret = -EINVAL;
237 }
238
239 return ret;
240}
241
Mark Browndee89c42008-11-18 22:11:38 +0000242static void pxa2xx_i2s_shutdown(struct snd_pcm_substream *substream,
243 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200244{
245 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
246 SACR1 |= SACR1_DRPL;
247 SAIMR &= ~SAIMR_TFS;
248 } else {
249 SACR1 |= SACR1_DREC;
250 SAIMR &= ~SAIMR_RFS;
251 }
252
Karl Beldan34555c12009-05-13 22:16:46 +0200253 if ((SACR1 & (SACR1_DREC | SACR1_DRPL)) == (SACR1_DREC | SACR1_DRPL)) {
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200254 SACR0 &= ~SACR0_ENB;
255 pxa_i2s_wait();
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000256 if (clk_ena) {
Philipp Zabel5f1cba62012-03-15 19:16:12 +0100257 clk_disable_unprepare(clk_i2s);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000258 clk_ena = 0;
Mark Brownda9ff1f2009-07-01 18:23:26 +0100259 }
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200260 }
261}
262
263#ifdef CONFIG_PM
Kuninori Morimoto0b1c8992020-01-20 10:04:59 +0900264static int pxa2xx_soc_pcm_suspend(struct snd_soc_component *component)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200265{
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200266 /* store registers */
267 pxa_i2s.sacr0 = SACR0;
268 pxa_i2s.sacr1 = SACR1;
269 pxa_i2s.saimr = SAIMR;
270 pxa_i2s.sadiv = SADIV;
271
272 /* deactivate link */
273 SACR0 &= ~SACR0_ENB;
274 pxa_i2s_wait();
275 return 0;
276}
277
Kuninori Morimoto0b1c8992020-01-20 10:04:59 +0900278static int pxa2xx_soc_pcm_resume(struct snd_soc_component *component)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200279{
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200280 pxa_i2s_wait();
281
Karl Beldan916465a2009-05-13 22:16:59 +0200282 SACR0 = pxa_i2s.sacr0 & ~SACR0_ENB;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200283 SACR1 = pxa_i2s.sacr1;
284 SAIMR = pxa_i2s.saimr;
285 SADIV = pxa_i2s.sadiv;
Karl Beldan916465a2009-05-13 22:16:59 +0200286
287 SACR0 = pxa_i2s.sacr0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200288
289 return 0;
290}
291
292#else
Kuninori Morimoto0b1c8992020-01-20 10:04:59 +0900293#define pxa2xx_soc_pcm_suspend NULL
294#define pxa2xx_soc_pcm_resume NULL
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200295#endif
296
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000297static int pxa2xx_i2s_probe(struct snd_soc_dai *dai)
298{
299 clk_i2s = clk_get(dai->dev, "I2SCLK");
300 if (IS_ERR(clk_i2s))
301 return PTR_ERR(clk_i2s);
302
303 /*
304 * PXA Developer's Manual:
305 * If SACR0[ENB] is toggled in the middle of a normal operation,
306 * the SACR0[RST] bit must also be set and cleared to reset all
307 * I2S controller registers.
308 */
309 SACR0 = SACR0_RST;
310 SACR0 = 0;
311 /* Make sure RPL and REC are disabled */
312 SACR1 = SACR1_DRPL | SACR1_DREC;
313 /* Along with FIFO servicing */
314 SAIMR &= ~(SAIMR_RFS | SAIMR_TFS);
315
Daniel Mack58ceb572015-09-30 22:51:52 +0200316 snd_soc_dai_init_dma_data(dai, &pxa2xx_i2s_pcm_stereo_out,
317 &pxa2xx_i2s_pcm_stereo_in);
318
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000319 return 0;
320}
321
322static int pxa2xx_i2s_remove(struct snd_soc_dai *dai)
323{
324 clk_put(clk_i2s);
325 clk_i2s = ERR_PTR(-ENOENT);
326 return 0;
327}
328
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100329#define PXA2XX_I2S_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
330 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
331 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200332
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100333static const struct snd_soc_dai_ops pxa_i2s_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800334 .startup = pxa2xx_i2s_startup,
335 .shutdown = pxa2xx_i2s_shutdown,
336 .trigger = pxa2xx_i2s_trigger,
337 .hw_params = pxa2xx_i2s_hw_params,
338 .set_fmt = pxa2xx_i2s_set_dai_fmt,
339 .set_sysclk = pxa2xx_i2s_set_dai_sysclk,
340};
341
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000342static struct snd_soc_dai_driver pxa_i2s_dai = {
343 .probe = pxa2xx_i2s_probe,
344 .remove = pxa2xx_i2s_remove,
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200345 .playback = {
346 .channels_min = 2,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100347 .channels_max = 2,
348 .rates = PXA2XX_I2S_RATES,
349 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200350 .capture = {
351 .channels_min = 2,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100352 .channels_max = 2,
353 .rates = PXA2XX_I2S_RATES,
354 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
Eric Miao6335d052009-03-03 09:41:00 +0800355 .ops = &pxa_i2s_dai_ops,
Kuninori Morimotoc658b212021-01-15 13:53:58 +0900356 .symmetric_rate = 1,
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200357};
358
Kuninori Morimotobccf7d82013-03-21 03:34:37 -0700359static const struct snd_soc_component_driver pxa_i2s_component = {
360 .name = "pxa-i2s",
Kuninori Morimotof8772e12019-10-02 14:33:50 +0900361 .pcm_construct = pxa2xx_soc_pcm_new,
Kuninori Morimotof8772e12019-10-02 14:33:50 +0900362 .open = pxa2xx_soc_pcm_open,
363 .close = pxa2xx_soc_pcm_close,
Kuninori Morimotof8772e12019-10-02 14:33:50 +0900364 .hw_params = pxa2xx_soc_pcm_hw_params,
Kuninori Morimotof8772e12019-10-02 14:33:50 +0900365 .prepare = pxa2xx_soc_pcm_prepare,
366 .trigger = pxa2xx_soc_pcm_trigger,
367 .pointer = pxa2xx_soc_pcm_pointer,
Kuninori Morimoto0b1c8992020-01-20 10:04:59 +0900368 .suspend = pxa2xx_soc_pcm_suspend,
369 .resume = pxa2xx_soc_pcm_resume,
Kuninori Morimotobccf7d82013-03-21 03:34:37 -0700370};
371
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000372static int pxa2xx_i2s_drv_probe(struct platform_device *pdev)
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400373{
Axel Lin2cf32b72015-08-28 10:49:44 +0800374 return devm_snd_soc_register_component(&pdev->dev, &pxa_i2s_component,
375 &pxa_i2s_dai, 1);
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400376}
377
378static struct platform_driver pxa2xx_i2s_driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000379 .probe = pxa2xx_i2s_drv_probe,
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400380
381 .driver = {
382 .name = "pxa2xx-i2s",
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400383 },
384};
385
386static int __init pxa2xx_i2s_init(void)
387{
388 clk_i2s = ERR_PTR(-ENOENT);
389 return platform_driver_register(&pxa2xx_i2s_driver);
390}
391
392static void __exit pxa2xx_i2s_exit(void)
393{
394 platform_driver_unregister(&pxa2xx_i2s_driver);
395}
396
397module_init(pxa2xx_i2s_init);
398module_exit(pxa2xx_i2s_exit);
399
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200400/* Module information */
Liam Girdwoodd3311242008-10-12 13:17:36 +0100401MODULE_AUTHOR("Liam Girdwood, lrg@slimlogic.co.uk");
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200402MODULE_DESCRIPTION("pxa2xx I2S SoC Interface");
403MODULE_LICENSE("GPL");
Ian Lartey72fba572010-08-20 17:18:45 +0100404MODULE_ALIAS("platform:pxa2xx-i2s");