blob: aaafb931922faf88d3d29eb52fb629cd0d00bfdc [file] [log] [blame]
Rafał Miłecki74338742009-11-03 00:53:02 +01001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
Alex Deucher56278a82009-12-28 13:58:44 -050021 * Alex Deucher <alexdeucher@gmail.com>
Rafał Miłecki74338742009-11-03 00:53:02 +010022 */
David Howells760285e2012-10-02 18:01:07 +010023#include <drm/drmP.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010024#include "radeon.h"
Dave Airlief7352612010-02-18 15:58:36 +100025#include "avivod.h"
Alex Deucher8a83ec52011-04-12 14:49:23 -040026#include "atom.h"
Alex Deucherce8f5372010-05-07 15:10:16 -040027#include <linux/power_supply.h>
Alex Deucher21a81222010-07-02 12:58:16 -040028#include <linux/hwmon.h>
29#include <linux/hwmon-sysfs.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010030
Rafał Miłeckic913e232009-12-22 23:02:16 +010031#define RADEON_IDLE_LOOP_MS 100
32#define RADEON_RECLOCK_DELAY_MS 200
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +010033#define RADEON_WAIT_VBLANK_TIMEOUT 200
Rafał Miłeckic913e232009-12-22 23:02:16 +010034
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040035static const char *radeon_pm_state_type_name[5] = {
Alex Deuchereb2c27a2012-10-01 18:28:09 -040036 "",
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040037 "Powersave",
38 "Battery",
39 "Balanced",
40 "Performance",
41};
42
Alex Deucherce8f5372010-05-07 15:10:16 -040043static void radeon_dynpm_idle_work_handler(struct work_struct *work);
Rafał Miłeckic913e232009-12-22 23:02:16 +010044static int radeon_debugfs_pm_init(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -040045static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47static void radeon_pm_update_profile(struct radeon_device *rdev);
48static void radeon_pm_set_clocks(struct radeon_device *rdev);
49
Alex Deuchera4c9e2e2011-11-04 10:09:41 -040050int radeon_pm_get_type_index(struct radeon_device *rdev,
51 enum radeon_pm_state_type ps_type,
52 int instance)
53{
54 int i;
55 int found_instance = -1;
56
57 for (i = 0; i < rdev->pm.num_power_states; i++) {
58 if (rdev->pm.power_state[i].type == ps_type) {
59 found_instance++;
60 if (found_instance == instance)
61 return i;
62 }
63 }
64 /* return default if no match */
65 return rdev->pm.default_power_state_index;
66}
67
Alex Deucherc4917072012-07-31 17:14:35 -040068void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
Alex Deucherce8f5372010-05-07 15:10:16 -040069{
Alex Deucherc4917072012-07-31 17:14:35 -040070 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
71 if (rdev->pm.profile == PM_PROFILE_AUTO) {
72 mutex_lock(&rdev->pm.mutex);
73 radeon_pm_update_profile(rdev);
74 radeon_pm_set_clocks(rdev);
75 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -040076 }
77 }
Alex Deucherce8f5372010-05-07 15:10:16 -040078}
Alex Deucherce8f5372010-05-07 15:10:16 -040079
80static void radeon_pm_update_profile(struct radeon_device *rdev)
81{
82 switch (rdev->pm.profile) {
83 case PM_PROFILE_DEFAULT:
84 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
85 break;
86 case PM_PROFILE_AUTO:
87 if (power_supply_is_system_supplied() > 0) {
88 if (rdev->pm.active_crtc_count > 1)
89 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
90 else
91 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
92 } else {
93 if (rdev->pm.active_crtc_count > 1)
Alex Deucherc9e75b22010-06-02 17:56:01 -040094 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -040095 else
Alex Deucherc9e75b22010-06-02 17:56:01 -040096 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -040097 }
98 break;
99 case PM_PROFILE_LOW:
100 if (rdev->pm.active_crtc_count > 1)
101 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
102 else
103 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
104 break;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400105 case PM_PROFILE_MID:
106 if (rdev->pm.active_crtc_count > 1)
107 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
108 else
109 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
110 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400111 case PM_PROFILE_HIGH:
112 if (rdev->pm.active_crtc_count > 1)
113 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
114 else
115 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
116 break;
117 }
118
119 if (rdev->pm.active_crtc_count == 0) {
120 rdev->pm.requested_power_state_index =
121 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
122 rdev->pm.requested_clock_mode_index =
123 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
124 } else {
125 rdev->pm.requested_power_state_index =
126 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
127 rdev->pm.requested_clock_mode_index =
128 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
129 }
130}
Rafał Miłeckic913e232009-12-22 23:02:16 +0100131
Matthew Garrett5876dd22010-04-26 15:52:20 -0400132static void radeon_unmap_vram_bos(struct radeon_device *rdev)
133{
134 struct radeon_bo *bo, *n;
135
136 if (list_empty(&rdev->gem.objects))
137 return;
138
139 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
140 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
141 ttm_bo_unmap_virtual(&bo->tbo);
142 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400143}
144
Alex Deucherce8f5372010-05-07 15:10:16 -0400145static void radeon_sync_with_vblank(struct radeon_device *rdev)
146{
147 if (rdev->pm.active_crtcs) {
148 rdev->pm.vblank_sync = false;
149 wait_event_timeout(
150 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
151 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
152 }
153}
154
155static void radeon_set_power_state(struct radeon_device *rdev)
156{
157 u32 sclk, mclk;
Alex Deucher92645872010-05-27 17:01:41 -0400158 bool misc_after = false;
Alex Deucherce8f5372010-05-07 15:10:16 -0400159
160 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
161 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
162 return;
163
164 if (radeon_gui_idle(rdev)) {
165 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
166 clock_info[rdev->pm.requested_clock_mode_index].sclk;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500167 if (sclk > rdev->pm.default_sclk)
168 sclk = rdev->pm.default_sclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400169
Alex Deucher27810fb2012-10-01 19:25:11 -0400170 /* starting with BTC, there is one state that is used for both
171 * MH and SH. Difference is that we always use the high clock index for
Alex Deucher7ae764b2013-02-11 08:44:48 -0500172 * mclk and vddci.
Alex Deucher27810fb2012-10-01 19:25:11 -0400173 */
174 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
175 (rdev->family >= CHIP_BARTS) &&
176 rdev->pm.active_crtc_count &&
177 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
178 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
179 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
180 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
181 else
182 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
183 clock_info[rdev->pm.requested_clock_mode_index].mclk;
184
Alex Deucher9ace9f72011-01-06 21:19:26 -0500185 if (mclk > rdev->pm.default_mclk)
186 mclk = rdev->pm.default_mclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400187
Alex Deucher92645872010-05-27 17:01:41 -0400188 /* upvolt before raising clocks, downvolt after lowering clocks */
189 if (sclk < rdev->pm.current_sclk)
190 misc_after = true;
191
192 radeon_sync_with_vblank(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400193
194 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400195 if (!radeon_pm_in_vbl(rdev))
196 return;
Alex Deucherce8f5372010-05-07 15:10:16 -0400197 }
198
Alex Deucher92645872010-05-27 17:01:41 -0400199 radeon_pm_prepare(rdev);
200
201 if (!misc_after)
202 /* voltage, pcie lanes, etc.*/
203 radeon_pm_misc(rdev);
204
205 /* set engine clock */
206 if (sclk != rdev->pm.current_sclk) {
207 radeon_pm_debug_check_in_vbl(rdev, false);
208 radeon_set_engine_clock(rdev, sclk);
209 radeon_pm_debug_check_in_vbl(rdev, true);
210 rdev->pm.current_sclk = sclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000211 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
Alex Deucher92645872010-05-27 17:01:41 -0400212 }
213
214 /* set memory clock */
Alex Deucher798bcf72012-02-23 17:53:48 -0500215 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deucher92645872010-05-27 17:01:41 -0400216 radeon_pm_debug_check_in_vbl(rdev, false);
217 radeon_set_memory_clock(rdev, mclk);
218 radeon_pm_debug_check_in_vbl(rdev, true);
219 rdev->pm.current_mclk = mclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000220 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
Alex Deucher92645872010-05-27 17:01:41 -0400221 }
222
223 if (misc_after)
224 /* voltage, pcie lanes, etc.*/
225 radeon_pm_misc(rdev);
226
227 radeon_pm_finish(rdev);
228
Alex Deucherce8f5372010-05-07 15:10:16 -0400229 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
230 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
231 } else
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000232 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400233}
234
235static void radeon_pm_set_clocks(struct radeon_device *rdev)
Alex Deuchera4248162010-04-24 14:50:23 -0400236{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500237 int i, r;
Matthew Garrett2aba631c02010-04-26 15:45:23 -0400238
Alex Deucher4e186b22010-08-13 10:53:35 -0400239 /* no need to take locks, etc. if nothing's going to change */
240 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
241 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
242 return;
243
Matthew Garrett612e06c2010-04-27 17:16:58 -0400244 mutex_lock(&rdev->ddev->struct_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +0200245 down_write(&rdev->pm.mclk_lock);
Christian Königd6999bc2012-05-09 15:34:45 +0200246 mutex_lock(&rdev->ring_lock);
Alex Deucher4f3218c2010-04-29 16:14:02 -0400247
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400248 /* wait for the rings to drain */
249 for (i = 0; i < RADEON_NUM_RINGS; i++) {
250 struct radeon_ring *ring = &rdev->ring[i];
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500251 if (!ring->ready) {
252 continue;
253 }
254 r = radeon_fence_wait_empty_locked(rdev, i);
255 if (r) {
256 /* needs a GPU reset dont reset here */
257 mutex_unlock(&rdev->ring_lock);
258 up_write(&rdev->pm.mclk_lock);
259 mutex_unlock(&rdev->ddev->struct_mutex);
260 return;
261 }
Alex Deucher4f3218c2010-04-29 16:14:02 -0400262 }
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400263
Matthew Garrett5876dd22010-04-26 15:52:20 -0400264 radeon_unmap_vram_bos(rdev);
265
Alex Deucherce8f5372010-05-07 15:10:16 -0400266 if (rdev->irq.installed) {
Matthew Garrett2aba631c02010-04-26 15:45:23 -0400267 for (i = 0; i < rdev->num_crtc; i++) {
268 if (rdev->pm.active_crtcs & (1 << i)) {
269 rdev->pm.req_vblank |= (1 << i);
270 drm_vblank_get(rdev->ddev, i);
271 }
272 }
273 }
Alex Deucher539d2412010-04-29 00:22:43 -0400274
Alex Deucherce8f5372010-05-07 15:10:16 -0400275 radeon_set_power_state(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400276
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 if (rdev->irq.installed) {
Matthew Garrett2aba631c02010-04-26 15:45:23 -0400278 for (i = 0; i < rdev->num_crtc; i++) {
279 if (rdev->pm.req_vblank & (1 << i)) {
280 rdev->pm.req_vblank &= ~(1 << i);
281 drm_vblank_put(rdev->ddev, i);
282 }
283 }
284 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400285
Alex Deuchera4248162010-04-24 14:50:23 -0400286 /* update display watermarks based on new power state */
287 radeon_update_bandwidth_info(rdev);
288 if (rdev->pm.active_crtc_count)
289 radeon_bandwidth_update(rdev);
290
Alex Deucherce8f5372010-05-07 15:10:16 -0400291 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Matthew Garrett2aba631c02010-04-26 15:45:23 -0400292
Christian Königd6999bc2012-05-09 15:34:45 +0200293 mutex_unlock(&rdev->ring_lock);
Christian Königdb7fce32012-05-11 14:57:18 +0200294 up_write(&rdev->pm.mclk_lock);
Matthew Garrett612e06c2010-04-27 17:16:58 -0400295 mutex_unlock(&rdev->ddev->struct_mutex);
Alex Deuchera4248162010-04-24 14:50:23 -0400296}
297
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400298static void radeon_pm_print_states(struct radeon_device *rdev)
299{
300 int i, j;
301 struct radeon_power_state *power_state;
302 struct radeon_pm_clock_info *clock_info;
303
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000304 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400305 for (i = 0; i < rdev->pm.num_power_states; i++) {
306 power_state = &rdev->pm.power_state[i];
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000307 DRM_DEBUG_DRIVER("State %d: %s\n", i,
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400308 radeon_pm_state_type_name[power_state->type]);
309 if (i == rdev->pm.default_power_state_index)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000310 DRM_DEBUG_DRIVER("\tDefault");
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400311 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000312 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400313 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000314 DRM_DEBUG_DRIVER("\tSingle display only\n");
315 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400316 for (j = 0; j < power_state->num_clock_modes; j++) {
317 clock_info = &(power_state->clock_info[j]);
318 if (rdev->flags & RADEON_IS_IGP)
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400319 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
320 j,
321 clock_info->sclk * 10);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400322 else
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400323 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
324 j,
325 clock_info->sclk * 10,
326 clock_info->mclk * 10,
327 clock_info->voltage.voltage);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400328 }
329 }
330}
331
Alex Deucherce8f5372010-05-07 15:10:16 -0400332static ssize_t radeon_get_pm_profile(struct device *dev,
333 struct device_attribute *attr,
334 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400335{
336 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
337 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400338 int cp = rdev->pm.profile;
Alex Deuchera4248162010-04-24 14:50:23 -0400339
Alex Deucherce8f5372010-05-07 15:10:16 -0400340 return snprintf(buf, PAGE_SIZE, "%s\n",
341 (cp == PM_PROFILE_AUTO) ? "auto" :
342 (cp == PM_PROFILE_LOW) ? "low" :
Daniel J Blueman12e27be2010-07-28 12:25:58 +0100343 (cp == PM_PROFILE_MID) ? "mid" :
Alex Deucherce8f5372010-05-07 15:10:16 -0400344 (cp == PM_PROFILE_HIGH) ? "high" : "default");
Alex Deuchera4248162010-04-24 14:50:23 -0400345}
346
Alex Deucherce8f5372010-05-07 15:10:16 -0400347static ssize_t radeon_set_pm_profile(struct device *dev,
348 struct device_attribute *attr,
349 const char *buf,
350 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400351{
352 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
353 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400354
355 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400356 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
357 if (strncmp("default", buf, strlen("default")) == 0)
358 rdev->pm.profile = PM_PROFILE_DEFAULT;
359 else if (strncmp("auto", buf, strlen("auto")) == 0)
360 rdev->pm.profile = PM_PROFILE_AUTO;
361 else if (strncmp("low", buf, strlen("low")) == 0)
362 rdev->pm.profile = PM_PROFILE_LOW;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400363 else if (strncmp("mid", buf, strlen("mid")) == 0)
364 rdev->pm.profile = PM_PROFILE_MID;
Alex Deucherce8f5372010-05-07 15:10:16 -0400365 else if (strncmp("high", buf, strlen("high")) == 0)
366 rdev->pm.profile = PM_PROFILE_HIGH;
367 else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000368 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400369 goto fail;
Alex Deuchera4248162010-04-24 14:50:23 -0400370 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400371 radeon_pm_update_profile(rdev);
372 radeon_pm_set_clocks(rdev);
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000373 } else
374 count = -EINVAL;
375
Alex Deucherce8f5372010-05-07 15:10:16 -0400376fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400377 mutex_unlock(&rdev->pm.mutex);
378
379 return count;
380}
381
Alex Deucherce8f5372010-05-07 15:10:16 -0400382static ssize_t radeon_get_pm_method(struct device *dev,
383 struct device_attribute *attr,
384 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400385{
386 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
387 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400388 int pm = rdev->pm.pm_method;
Alex Deuchera4248162010-04-24 14:50:23 -0400389
390 return snprintf(buf, PAGE_SIZE, "%s\n",
Alex Deucherda321c82013-04-12 13:55:22 -0400391 (pm == PM_METHOD_DYNPM) ? "dynpm" :
392 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
Alex Deuchera4248162010-04-24 14:50:23 -0400393}
394
Alex Deucherce8f5372010-05-07 15:10:16 -0400395static ssize_t radeon_set_pm_method(struct device *dev,
396 struct device_attribute *attr,
397 const char *buf,
398 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400399{
400 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
401 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400402
Alex Deucherda321c82013-04-12 13:55:22 -0400403 /* we don't support the legacy modes with dpm */
404 if (rdev->pm.pm_method == PM_METHOD_DPM) {
405 count = -EINVAL;
406 goto fail;
407 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400408
409 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
Alex Deuchera4248162010-04-24 14:50:23 -0400410 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400411 rdev->pm.pm_method = PM_METHOD_DYNPM;
412 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
413 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
Alex Deuchera4248162010-04-24 14:50:23 -0400414 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400415 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
416 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400417 /* disable dynpm */
418 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
419 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000420 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucherce8f5372010-05-07 15:10:16 -0400421 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100422 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucherce8f5372010-05-07 15:10:16 -0400423 } else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000424 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400425 goto fail;
426 }
427 radeon_pm_compute_clocks(rdev);
428fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400429 return count;
430}
431
Alex Deucherda321c82013-04-12 13:55:22 -0400432static ssize_t radeon_get_dpm_state(struct device *dev,
433 struct device_attribute *attr,
434 char *buf)
435{
436 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
437 struct radeon_device *rdev = ddev->dev_private;
438 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
439
440 return snprintf(buf, PAGE_SIZE, "%s\n",
441 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
442 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
443}
444
445static ssize_t radeon_set_dpm_state(struct device *dev,
446 struct device_attribute *attr,
447 const char *buf,
448 size_t count)
449{
450 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
451 struct radeon_device *rdev = ddev->dev_private;
452
453 mutex_lock(&rdev->pm.mutex);
454 if (strncmp("battery", buf, strlen("battery")) == 0)
455 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
456 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
457 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
458 else if (strncmp("performance", buf, strlen("performance")) == 0)
459 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
460 else {
461 mutex_unlock(&rdev->pm.mutex);
462 count = -EINVAL;
463 goto fail;
464 }
465 mutex_unlock(&rdev->pm.mutex);
466 radeon_pm_compute_clocks(rdev);
467fail:
468 return count;
469}
470
Alex Deucherce8f5372010-05-07 15:10:16 -0400471static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
472static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
Alex Deucherda321c82013-04-12 13:55:22 -0400473static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
Alex Deuchera4248162010-04-24 14:50:23 -0400474
Alex Deucher21a81222010-07-02 12:58:16 -0400475static ssize_t radeon_hwmon_show_temp(struct device *dev,
476 struct device_attribute *attr,
477 char *buf)
478{
479 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
480 struct radeon_device *rdev = ddev->dev_private;
Alex Deucher20d391d2011-02-01 16:12:34 -0500481 int temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400482
Alex Deucher6bd1c382013-06-21 14:38:03 -0400483 if (rdev->asic->pm.get_temperature)
484 temp = radeon_get_temperature(rdev);
485 else
Alex Deucher21a81222010-07-02 12:58:16 -0400486 temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400487
488 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
489}
490
491static ssize_t radeon_hwmon_show_name(struct device *dev,
492 struct device_attribute *attr,
493 char *buf)
494{
495 return sprintf(buf, "radeon\n");
496}
497
498static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
499static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
500
501static struct attribute *hwmon_attributes[] = {
502 &sensor_dev_attr_temp1_input.dev_attr.attr,
503 &sensor_dev_attr_name.dev_attr.attr,
504 NULL
505};
506
507static const struct attribute_group hwmon_attrgroup = {
508 .attrs = hwmon_attributes,
509};
510
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200511static int radeon_hwmon_init(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400512{
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200513 int err = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400514
515 rdev->pm.int_hwmon_dev = NULL;
516
517 switch (rdev->pm.int_thermal_type) {
518 case THERMAL_TYPE_RV6XX:
519 case THERMAL_TYPE_RV770:
520 case THERMAL_TYPE_EVERGREEN:
Alex Deucher457558e2011-05-25 17:49:54 -0400521 case THERMAL_TYPE_NI:
Alex Deuchere33df252010-11-22 17:56:32 -0500522 case THERMAL_TYPE_SUMO:
Alex Deucher1bd47d22012-03-20 17:18:10 -0400523 case THERMAL_TYPE_SI:
Alex Deucher6bd1c382013-06-21 14:38:03 -0400524 if (rdev->asic->pm.get_temperature == NULL)
Alex Deucher5d7486c2012-03-20 17:18:29 -0400525 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400526 rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200527 if (IS_ERR(rdev->pm.int_hwmon_dev)) {
528 err = PTR_ERR(rdev->pm.int_hwmon_dev);
529 dev_err(rdev->dev,
530 "Unable to register hwmon device: %d\n", err);
531 break;
532 }
Alex Deucher21a81222010-07-02 12:58:16 -0400533 dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
534 err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
535 &hwmon_attrgroup);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200536 if (err) {
537 dev_err(rdev->dev,
538 "Unable to create hwmon sysfs file: %d\n", err);
539 hwmon_device_unregister(rdev->dev);
540 }
Alex Deucher21a81222010-07-02 12:58:16 -0400541 break;
542 default:
543 break;
544 }
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200545
546 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400547}
548
549static void radeon_hwmon_fini(struct radeon_device *rdev)
550{
551 if (rdev->pm.int_hwmon_dev) {
552 sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
553 hwmon_device_unregister(rdev->pm.int_hwmon_dev);
554 }
555}
556
Alex Deucherda321c82013-04-12 13:55:22 -0400557static void radeon_dpm_thermal_work_handler(struct work_struct *work)
558{
559 struct radeon_device *rdev =
560 container_of(work, struct radeon_device,
561 pm.dpm.thermal.work);
562 /* switch to the thermal state */
563 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
564
565 if (!rdev->pm.dpm_enabled)
566 return;
567
568 if (rdev->asic->pm.get_temperature) {
569 int temp = radeon_get_temperature(rdev);
570
571 if (temp < rdev->pm.dpm.thermal.min_temp)
572 /* switch back the user state */
573 dpm_state = rdev->pm.dpm.user_state;
574 } else {
575 if (rdev->pm.dpm.thermal.high_to_low)
576 /* switch back the user state */
577 dpm_state = rdev->pm.dpm.user_state;
578 }
579 radeon_dpm_enable_power_state(rdev, dpm_state);
580}
581
582static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
583 enum radeon_pm_state_type dpm_state)
584{
585 int i;
586 struct radeon_ps *ps;
587 u32 ui_class;
588
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400589 /* certain older asics have a separare 3D performance state,
590 * so try that first if the user selected performance
591 */
592 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
593 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
Alex Deucherda321c82013-04-12 13:55:22 -0400594 /* balanced states don't exist at the moment */
595 if (dpm_state == POWER_STATE_TYPE_BALANCED)
596 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
597
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400598restart_search:
Alex Deucherda321c82013-04-12 13:55:22 -0400599 /* Pick the best power state based on current conditions */
600 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
601 ps = &rdev->pm.dpm.ps[i];
602 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
603 switch (dpm_state) {
604 /* user states */
605 case POWER_STATE_TYPE_BATTERY:
606 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
607 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
608 if (rdev->pm.dpm.new_active_crtc_count < 2)
609 return ps;
610 } else
611 return ps;
612 }
613 break;
614 case POWER_STATE_TYPE_BALANCED:
615 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
616 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
617 if (rdev->pm.dpm.new_active_crtc_count < 2)
618 return ps;
619 } else
620 return ps;
621 }
622 break;
623 case POWER_STATE_TYPE_PERFORMANCE:
624 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
625 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
626 if (rdev->pm.dpm.new_active_crtc_count < 2)
627 return ps;
628 } else
629 return ps;
630 }
631 break;
632 /* internal states */
633 case POWER_STATE_TYPE_INTERNAL_UVD:
634 return rdev->pm.dpm.uvd_ps;
635 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
636 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
637 return ps;
638 break;
639 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
640 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
641 return ps;
642 break;
643 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
644 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
645 return ps;
646 break;
647 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
648 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
649 return ps;
650 break;
651 case POWER_STATE_TYPE_INTERNAL_BOOT:
652 return rdev->pm.dpm.boot_ps;
653 case POWER_STATE_TYPE_INTERNAL_THERMAL:
654 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
655 return ps;
656 break;
657 case POWER_STATE_TYPE_INTERNAL_ACPI:
658 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
659 return ps;
660 break;
661 case POWER_STATE_TYPE_INTERNAL_ULV:
662 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
663 return ps;
664 break;
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400665 case POWER_STATE_TYPE_INTERNAL_3DPERF:
666 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
667 return ps;
668 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400669 default:
670 break;
671 }
672 }
673 /* use a fallback state if we didn't match */
674 switch (dpm_state) {
675 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
676 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
677 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
678 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
679 return rdev->pm.dpm.uvd_ps;
680 case POWER_STATE_TYPE_INTERNAL_THERMAL:
681 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
682 goto restart_search;
683 case POWER_STATE_TYPE_INTERNAL_ACPI:
684 dpm_state = POWER_STATE_TYPE_BATTERY;
685 goto restart_search;
686 case POWER_STATE_TYPE_BATTERY:
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400687 case POWER_STATE_TYPE_BALANCED:
688 case POWER_STATE_TYPE_INTERNAL_3DPERF:
Alex Deucherda321c82013-04-12 13:55:22 -0400689 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
690 goto restart_search;
691 default:
692 break;
693 }
694
695 return NULL;
696}
697
698static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
699{
700 int i;
701 struct radeon_ps *ps;
702 enum radeon_pm_state_type dpm_state;
Alex Deucher84dd1922013-01-16 12:52:04 -0500703 int ret;
Alex Deucherda321c82013-04-12 13:55:22 -0400704
705 /* if dpm init failed */
706 if (!rdev->pm.dpm_enabled)
707 return;
708
709 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
710 /* add other state override checks here */
Alex Deucher8a227552013-06-21 15:12:57 -0400711 if ((!rdev->pm.dpm.thermal_active) &&
712 (!rdev->pm.dpm.uvd_active))
Alex Deucherda321c82013-04-12 13:55:22 -0400713 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
714 }
715 dpm_state = rdev->pm.dpm.state;
716
717 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
718 if (ps)
Alex Deucher89c9bc52013-01-16 14:40:26 -0500719 rdev->pm.dpm.requested_ps = ps;
Alex Deucherda321c82013-04-12 13:55:22 -0400720 else
721 return;
722
Alex Deucherd22b7e42012-11-29 19:27:56 -0500723 /* no need to reprogram if nothing changed unless we are on BTC+ */
Alex Deucherda321c82013-04-12 13:55:22 -0400724 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
Alex Deucherd22b7e42012-11-29 19:27:56 -0500725 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
726 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
727 * all we need to do is update the display configuration.
728 */
729 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
730 /* update display watermarks based on new power state */
731 radeon_bandwidth_update(rdev);
732 /* update displays */
733 radeon_dpm_display_configuration_changed(rdev);
734 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
735 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
736 }
737 return;
738 } else {
739 /* for BTC+ if the num crtcs hasn't changed and state is the same,
740 * nothing to do, if the num crtcs is > 1 and state is the same,
741 * update display configuration.
742 */
743 if (rdev->pm.dpm.new_active_crtcs ==
744 rdev->pm.dpm.current_active_crtcs) {
745 return;
746 } else {
747 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
748 (rdev->pm.dpm.new_active_crtc_count > 1)) {
749 /* update display watermarks based on new power state */
750 radeon_bandwidth_update(rdev);
751 /* update displays */
752 radeon_dpm_display_configuration_changed(rdev);
753 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
754 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
755 return;
756 }
757 }
Alex Deucherda321c82013-04-12 13:55:22 -0400758 }
Alex Deucherda321c82013-04-12 13:55:22 -0400759 }
760
761 printk("switching from power state:\n");
762 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
763 printk("switching to power state:\n");
764 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
765
766 mutex_lock(&rdev->ddev->struct_mutex);
767 down_write(&rdev->pm.mclk_lock);
768 mutex_lock(&rdev->ring_lock);
769
Alex Deucher89c9bc52013-01-16 14:40:26 -0500770 ret = radeon_dpm_pre_set_power_state(rdev);
771 if (ret)
772 goto done;
Alex Deucher84dd1922013-01-16 12:52:04 -0500773
Alex Deucherda321c82013-04-12 13:55:22 -0400774 /* update display watermarks based on new power state */
775 radeon_bandwidth_update(rdev);
776 /* update displays */
777 radeon_dpm_display_configuration_changed(rdev);
778
779 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
780 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
781
782 /* wait for the rings to drain */
783 for (i = 0; i < RADEON_NUM_RINGS; i++) {
784 struct radeon_ring *ring = &rdev->ring[i];
785 if (ring->ready)
786 radeon_fence_wait_empty_locked(rdev, i);
787 }
788
789 /* program the new power state */
790 radeon_dpm_set_power_state(rdev);
791
792 /* update current power state */
793 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
794
Alex Deucher89c9bc52013-01-16 14:40:26 -0500795 radeon_dpm_post_set_power_state(rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -0500796
797done:
Alex Deucherda321c82013-04-12 13:55:22 -0400798 mutex_unlock(&rdev->ring_lock);
799 up_write(&rdev->pm.mclk_lock);
800 mutex_unlock(&rdev->ddev->struct_mutex);
801}
802
803void radeon_dpm_enable_power_state(struct radeon_device *rdev,
804 enum radeon_pm_state_type dpm_state)
805{
806 if (!rdev->pm.dpm_enabled)
807 return;
808
809 mutex_lock(&rdev->pm.mutex);
810 switch (dpm_state) {
811 case POWER_STATE_TYPE_INTERNAL_THERMAL:
812 rdev->pm.dpm.thermal_active = true;
813 break;
Alex Deucher8a227552013-06-21 15:12:57 -0400814 case POWER_STATE_TYPE_INTERNAL_UVD:
815 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
816 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
817 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
818 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
819 rdev->pm.dpm.uvd_active = true;
820 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400821 default:
822 rdev->pm.dpm.thermal_active = false;
Alex Deucher8a227552013-06-21 15:12:57 -0400823 rdev->pm.dpm.uvd_active = false;
Alex Deucherda321c82013-04-12 13:55:22 -0400824 break;
825 }
826 rdev->pm.dpm.state = dpm_state;
827 mutex_unlock(&rdev->pm.mutex);
828 radeon_pm_compute_clocks(rdev);
829}
830
831static void radeon_pm_suspend_old(struct radeon_device *rdev)
Alex Deucher56278a82009-12-28 13:58:44 -0500832{
Alex Deucherce8f5372010-05-07 15:10:16 -0400833 mutex_lock(&rdev->pm.mutex);
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000834 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000835 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
836 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000837 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400838 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100839
840 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher56278a82009-12-28 13:58:44 -0500841}
842
Alex Deucherda321c82013-04-12 13:55:22 -0400843static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
844{
845 mutex_lock(&rdev->pm.mutex);
846 /* disable dpm */
847 radeon_dpm_disable(rdev);
848 /* reset the power state */
849 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
850 rdev->pm.dpm_enabled = false;
851 mutex_unlock(&rdev->pm.mutex);
852}
853
854void radeon_pm_suspend(struct radeon_device *rdev)
855{
856 if (rdev->pm.pm_method == PM_METHOD_DPM)
857 radeon_pm_suspend_dpm(rdev);
858 else
859 radeon_pm_suspend_old(rdev);
860}
861
862static void radeon_pm_resume_old(struct radeon_device *rdev)
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +0100863{
Alex Deuchered18a362011-01-06 21:19:32 -0500864 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400865 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -0400866 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400867 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -0500868 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400869 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
870 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher2feea492011-04-12 14:49:24 -0400871 if (rdev->pm.default_vddci)
872 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
873 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -0500874 if (rdev->pm.default_sclk)
875 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
876 if (rdev->pm.default_mclk)
877 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
878 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -0400879 /* asic init will reset the default power state */
880 mutex_lock(&rdev->pm.mutex);
881 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
882 rdev->pm.current_clock_mode_index = 0;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500883 rdev->pm.current_sclk = rdev->pm.default_sclk;
884 rdev->pm.current_mclk = rdev->pm.default_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400885 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400886 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000887 if (rdev->pm.pm_method == PM_METHOD_DYNPM
888 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
889 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +0100890 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
891 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000892 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -0400893 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400894 radeon_pm_compute_clocks(rdev);
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +0100895}
896
Alex Deucherda321c82013-04-12 13:55:22 -0400897static void radeon_pm_resume_dpm(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +0100898{
Dave Airlie26481fb2010-05-18 19:00:14 +1000899 int ret;
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200900
Alex Deucherda321c82013-04-12 13:55:22 -0400901 /* asic init will reset to the boot state */
902 mutex_lock(&rdev->pm.mutex);
903 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
904 radeon_dpm_setup_asic(rdev);
905 ret = radeon_dpm_enable(rdev);
906 mutex_unlock(&rdev->pm.mutex);
907 if (ret) {
908 DRM_ERROR("radeon: dpm resume failed\n");
909 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -0400910 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -0400911 rdev->mc_fw) {
912 if (rdev->pm.default_vddc)
913 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
914 SET_VOLTAGE_TYPE_ASIC_VDDC);
915 if (rdev->pm.default_vddci)
916 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
917 SET_VOLTAGE_TYPE_ASIC_VDDCI);
918 if (rdev->pm.default_sclk)
919 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
920 if (rdev->pm.default_mclk)
921 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
922 }
923 } else {
924 rdev->pm.dpm_enabled = true;
925 radeon_pm_compute_clocks(rdev);
926 }
927}
928
929void radeon_pm_resume(struct radeon_device *rdev)
930{
931 if (rdev->pm.pm_method == PM_METHOD_DPM)
932 radeon_pm_resume_dpm(rdev);
933 else
934 radeon_pm_resume_old(rdev);
935}
936
937static int radeon_pm_init_old(struct radeon_device *rdev)
938{
939 int ret;
940
Alex Deucherf8ed8b42010-06-07 17:49:51 -0400941 rdev->pm.profile = PM_PROFILE_DEFAULT;
Alex Deucherce8f5372010-05-07 15:10:16 -0400942 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
943 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
944 rdev->pm.dynpm_can_upclock = true;
945 rdev->pm.dynpm_can_downclock = true;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500946 rdev->pm.default_sclk = rdev->clock.default_sclk;
947 rdev->pm.default_mclk = rdev->clock.default_mclk;
Alex Deucherf8ed8b42010-06-07 17:49:51 -0400948 rdev->pm.current_sclk = rdev->clock.default_sclk;
949 rdev->pm.current_mclk = rdev->clock.default_mclk;
Alex Deucher21a81222010-07-02 12:58:16 -0400950 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100951
Alex Deucher56278a82009-12-28 13:58:44 -0500952 if (rdev->bios) {
953 if (rdev->is_atom_bios)
954 radeon_atombios_get_power_modes(rdev);
955 else
956 radeon_combios_get_power_modes(rdev);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400957 radeon_pm_print_states(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400958 radeon_pm_init_profile(rdev);
Alex Deuchered18a362011-01-06 21:19:32 -0500959 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400960 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -0400961 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400962 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -0500963 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400964 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
965 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4639dd22011-07-25 18:50:08 -0400966 if (rdev->pm.default_vddci)
967 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
968 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -0500969 if (rdev->pm.default_sclk)
970 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
971 if (rdev->pm.default_mclk)
972 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
973 }
Alex Deucher56278a82009-12-28 13:58:44 -0500974 }
975
Alex Deucher21a81222010-07-02 12:58:16 -0400976 /* set up the internal thermal sensor if applicable */
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200977 ret = radeon_hwmon_init(rdev);
978 if (ret)
979 return ret;
Tejun Heo32c87fc2011-01-03 14:49:32 +0100980
981 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
982
Alex Deucherce8f5372010-05-07 15:10:16 -0400983 if (rdev->pm.num_power_states > 1) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400984 /* where's the best place to put these? */
Dave Airlie26481fb2010-05-18 19:00:14 +1000985 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
986 if (ret)
987 DRM_ERROR("failed to create device file for power profile\n");
988 ret = device_create_file(rdev->dev, &dev_attr_power_method);
989 if (ret)
990 DRM_ERROR("failed to create device file for power method\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400991
Alex Deucherce8f5372010-05-07 15:10:16 -0400992 if (radeon_debugfs_pm_init(rdev)) {
993 DRM_ERROR("Failed to register debugfs file for PM!\n");
994 }
995
996 DRM_INFO("radeon: power management initialized\n");
Rafał Miłecki74338742009-11-03 00:53:02 +0100997 }
998
999 return 0;
1000}
1001
Alex Deucherda321c82013-04-12 13:55:22 -04001002static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1003{
1004 int i;
1005
1006 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1007 printk("== power state %d ==\n", i);
1008 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1009 }
1010}
1011
1012static int radeon_pm_init_dpm(struct radeon_device *rdev)
1013{
1014 int ret;
1015
1016 /* default to performance state */
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001017 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1018 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Alex Deucherda321c82013-04-12 13:55:22 -04001019 rdev->pm.default_sclk = rdev->clock.default_sclk;
1020 rdev->pm.default_mclk = rdev->clock.default_mclk;
1021 rdev->pm.current_sclk = rdev->clock.default_sclk;
1022 rdev->pm.current_mclk = rdev->clock.default_mclk;
1023 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1024
1025 if (rdev->bios && rdev->is_atom_bios)
1026 radeon_atombios_get_power_modes(rdev);
1027 else
1028 return -EINVAL;
1029
1030 /* set up the internal thermal sensor if applicable */
1031 ret = radeon_hwmon_init(rdev);
1032 if (ret)
1033 return ret;
1034
1035 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1036 mutex_lock(&rdev->pm.mutex);
1037 radeon_dpm_init(rdev);
1038 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1039 radeon_dpm_print_power_states(rdev);
1040 radeon_dpm_setup_asic(rdev);
1041 ret = radeon_dpm_enable(rdev);
1042 mutex_unlock(&rdev->pm.mutex);
1043 if (ret) {
1044 rdev->pm.dpm_enabled = false;
1045 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001046 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001047 rdev->mc_fw) {
1048 if (rdev->pm.default_vddc)
1049 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1050 SET_VOLTAGE_TYPE_ASIC_VDDC);
1051 if (rdev->pm.default_vddci)
1052 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1053 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1054 if (rdev->pm.default_sclk)
1055 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1056 if (rdev->pm.default_mclk)
1057 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1058 }
1059 DRM_ERROR("radeon: dpm initialization failed\n");
1060 return ret;
1061 }
1062 rdev->pm.dpm_enabled = true;
1063 radeon_pm_compute_clocks(rdev);
1064
1065 if (rdev->pm.num_power_states > 1) {
1066 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1067 if (ret)
1068 DRM_ERROR("failed to create device file for dpm state\n");
1069 /* XXX: these are noops for dpm but are here for backwards compat */
1070 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1071 if (ret)
1072 DRM_ERROR("failed to create device file for power profile\n");
1073 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1074 if (ret)
1075 DRM_ERROR("failed to create device file for power method\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001076
1077 if (radeon_debugfs_pm_init(rdev)) {
1078 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1079 }
1080
Alex Deucherda321c82013-04-12 13:55:22 -04001081 DRM_INFO("radeon: dpm initialized\n");
1082 }
1083
1084 return 0;
1085}
1086
1087int radeon_pm_init(struct radeon_device *rdev)
1088{
1089 /* enable dpm on rv6xx+ */
1090 switch (rdev->family) {
Alex Deucher4a6369e2013-04-12 14:04:10 -04001091 case CHIP_RV610:
1092 case CHIP_RV630:
1093 case CHIP_RV620:
1094 case CHIP_RV635:
1095 case CHIP_RV670:
Alex Deucher9d670062013-04-12 13:59:22 -04001096 case CHIP_RS780:
1097 case CHIP_RS880:
Alex Deucher66229b22013-06-26 00:11:19 -04001098 case CHIP_RV770:
1099 case CHIP_RV730:
1100 case CHIP_RV710:
1101 case CHIP_RV740:
Alex Deucherdc50ba72013-06-26 00:33:35 -04001102 case CHIP_CEDAR:
1103 case CHIP_REDWOOD:
1104 case CHIP_JUNIPER:
1105 case CHIP_CYPRESS:
1106 case CHIP_HEMLOCK:
Alex Deucher80ea2c12013-04-12 14:56:21 -04001107 case CHIP_PALM:
1108 case CHIP_SUMO:
1109 case CHIP_SUMO2:
Alex Deucher6596afd2013-06-26 00:15:24 -04001110 case CHIP_BARTS:
1111 case CHIP_TURKS:
1112 case CHIP_CAICOS:
Alex Deucher69e0b572013-04-12 16:42:42 -04001113 case CHIP_CAYMAN:
Alex Deucherd70229f2013-04-12 16:40:41 -04001114 case CHIP_ARUBA:
Alex Deuchera9e61412013-06-25 17:56:16 -04001115 case CHIP_TAHITI:
1116 case CHIP_PITCAIRN:
1117 case CHIP_VERDE:
1118 case CHIP_OLAND:
1119 case CHIP_HAINAN:
Alex Deucher9d670062013-04-12 13:59:22 -04001120 if (radeon_dpm == 1)
1121 rdev->pm.pm_method = PM_METHOD_DPM;
1122 else
1123 rdev->pm.pm_method = PM_METHOD_PROFILE;
1124 break;
Alex Deucherda321c82013-04-12 13:55:22 -04001125 default:
1126 /* default to profile method */
1127 rdev->pm.pm_method = PM_METHOD_PROFILE;
1128 break;
1129 }
1130
1131 if (rdev->pm.pm_method == PM_METHOD_DPM)
1132 return radeon_pm_init_dpm(rdev);
1133 else
1134 return radeon_pm_init_old(rdev);
1135}
1136
1137static void radeon_pm_fini_old(struct radeon_device *rdev)
Alex Deucher29fb52c2010-03-11 10:01:17 -05001138{
Alex Deucherce8f5372010-05-07 15:10:16 -04001139 if (rdev->pm.num_power_states > 1) {
Alex Deuchera4248162010-04-24 14:50:23 -04001140 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001141 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1142 rdev->pm.profile = PM_PROFILE_DEFAULT;
1143 radeon_pm_update_profile(rdev);
1144 radeon_pm_set_clocks(rdev);
1145 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001146 /* reset default clocks */
1147 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1148 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1149 radeon_pm_set_clocks(rdev);
1150 }
Alex Deuchera4248162010-04-24 14:50:23 -04001151 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001152
1153 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher58e21df2010-03-22 13:31:08 -04001154
Alex Deucherce8f5372010-05-07 15:10:16 -04001155 device_remove_file(rdev->dev, &dev_attr_power_profile);
1156 device_remove_file(rdev->dev, &dev_attr_power_method);
Alex Deucherce8f5372010-05-07 15:10:16 -04001157 }
Alex Deuchera4248162010-04-24 14:50:23 -04001158
Alex Deucher0975b162011-02-02 18:42:03 -05001159 if (rdev->pm.power_state)
1160 kfree(rdev->pm.power_state);
1161
Alex Deucher21a81222010-07-02 12:58:16 -04001162 radeon_hwmon_fini(rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001163}
1164
Alex Deucherda321c82013-04-12 13:55:22 -04001165static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1166{
1167 if (rdev->pm.num_power_states > 1) {
1168 mutex_lock(&rdev->pm.mutex);
1169 radeon_dpm_disable(rdev);
1170 mutex_unlock(&rdev->pm.mutex);
1171
1172 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
1173 /* XXX backwards compat */
1174 device_remove_file(rdev->dev, &dev_attr_power_profile);
1175 device_remove_file(rdev->dev, &dev_attr_power_method);
1176 }
1177 radeon_dpm_fini(rdev);
1178
1179 if (rdev->pm.power_state)
1180 kfree(rdev->pm.power_state);
1181
1182 radeon_hwmon_fini(rdev);
1183}
1184
1185void radeon_pm_fini(struct radeon_device *rdev)
1186{
1187 if (rdev->pm.pm_method == PM_METHOD_DPM)
1188 radeon_pm_fini_dpm(rdev);
1189 else
1190 radeon_pm_fini_old(rdev);
1191}
1192
1193static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001194{
1195 struct drm_device *ddev = rdev->ddev;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001196 struct drm_crtc *crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001197 struct radeon_crtc *radeon_crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001198
Alex Deucherce8f5372010-05-07 15:10:16 -04001199 if (rdev->pm.num_power_states < 2)
1200 return;
1201
Alex Deucher4a6369e2013-04-12 14:04:10 -04001202 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001203 mutex_lock(&rdev->pm.mutex);
1204
1205 rdev->pm.active_crtcs = 0;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001206 rdev->pm.active_crtc_count = 0;
1207 list_for_each_entry(crtc,
1208 &ddev->mode_config.crtc_list, head) {
1209 radeon_crtc = to_radeon_crtc(crtc);
1210 if (radeon_crtc->enabled) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001211 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
Alex Deuchera48b9b42010-04-22 14:03:55 -04001212 rdev->pm.active_crtc_count++;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001213 }
1214 }
1215
Alex Deucherce8f5372010-05-07 15:10:16 -04001216 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1217 radeon_pm_update_profile(rdev);
1218 radeon_pm_set_clocks(rdev);
1219 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1220 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1221 if (rdev->pm.active_crtc_count > 1) {
1222 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1223 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Alex Deucherd7311172010-05-03 01:13:14 -04001224
Alex Deucherce8f5372010-05-07 15:10:16 -04001225 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1226 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1227 radeon_pm_get_dynpm_state(rdev);
1228 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001229
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001230 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001231 }
1232 } else if (rdev->pm.active_crtc_count == 1) {
1233 /* TODO: Increase clocks if needed for current mode */
Rafał Miłeckic913e232009-12-22 23:02:16 +01001234
Alex Deucherce8f5372010-05-07 15:10:16 -04001235 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1236 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1237 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1238 radeon_pm_get_dynpm_state(rdev);
1239 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001240
Tejun Heo32c87fc2011-01-03 14:49:32 +01001241 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1242 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Alex Deucherce8f5372010-05-07 15:10:16 -04001243 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1244 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001245 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1246 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001247 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001248 }
1249 } else { /* count == 0 */
1250 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1251 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001252
Alex Deucherce8f5372010-05-07 15:10:16 -04001253 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1254 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1255 radeon_pm_get_dynpm_state(rdev);
1256 radeon_pm_set_clocks(rdev);
1257 }
1258 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001259 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001260 }
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001261
1262 mutex_unlock(&rdev->pm.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001263}
1264
Alex Deucherda321c82013-04-12 13:55:22 -04001265static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1266{
1267 struct drm_device *ddev = rdev->ddev;
1268 struct drm_crtc *crtc;
1269 struct radeon_crtc *radeon_crtc;
1270
1271 mutex_lock(&rdev->pm.mutex);
1272
Alex Deucher5ca302f2012-11-30 10:56:57 -05001273 /* update active crtc counts */
Alex Deucherda321c82013-04-12 13:55:22 -04001274 rdev->pm.dpm.new_active_crtcs = 0;
1275 rdev->pm.dpm.new_active_crtc_count = 0;
1276 list_for_each_entry(crtc,
1277 &ddev->mode_config.crtc_list, head) {
1278 radeon_crtc = to_radeon_crtc(crtc);
1279 if (crtc->enabled) {
1280 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1281 rdev->pm.dpm.new_active_crtc_count++;
1282 }
1283 }
1284
Alex Deucher5ca302f2012-11-30 10:56:57 -05001285 /* update battery/ac status */
1286 if (power_supply_is_system_supplied() > 0)
1287 rdev->pm.dpm.ac_power = true;
1288 else
1289 rdev->pm.dpm.ac_power = false;
1290
Alex Deucherda321c82013-04-12 13:55:22 -04001291 radeon_dpm_change_power_state_locked(rdev);
1292
1293 mutex_unlock(&rdev->pm.mutex);
Alex Deucher8a227552013-06-21 15:12:57 -04001294
Alex Deucherda321c82013-04-12 13:55:22 -04001295}
1296
1297void radeon_pm_compute_clocks(struct radeon_device *rdev)
1298{
1299 if (rdev->pm.pm_method == PM_METHOD_DPM)
1300 radeon_pm_compute_clocks_dpm(rdev);
1301 else
1302 radeon_pm_compute_clocks_old(rdev);
1303}
1304
Alex Deucherce8f5372010-05-07 15:10:16 -04001305static bool radeon_pm_in_vbl(struct radeon_device *rdev)
Dave Airlief7352612010-02-18 15:58:36 +10001306{
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001307 int crtc, vpos, hpos, vbl_status;
Dave Airlief7352612010-02-18 15:58:36 +10001308 bool in_vbl = true;
1309
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001310 /* Iterate over all active crtc's. All crtc's must be in vblank,
1311 * otherwise return in_vbl == false.
1312 */
1313 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1314 if (rdev->pm.active_crtcs & (1 << crtc)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001315 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
1316 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1317 !(vbl_status & DRM_SCANOUTPOS_INVBL))
Dave Airlief7352612010-02-18 15:58:36 +10001318 in_vbl = false;
1319 }
1320 }
Matthew Garrettf81f2022010-04-28 12:13:06 -04001321
1322 return in_vbl;
1323}
1324
Alex Deucherce8f5372010-05-07 15:10:16 -04001325static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
Matthew Garrettf81f2022010-04-28 12:13:06 -04001326{
1327 u32 stat_crtc = 0;
1328 bool in_vbl = radeon_pm_in_vbl(rdev);
1329
Dave Airlief7352612010-02-18 15:58:36 +10001330 if (in_vbl == false)
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001331 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
Alex Deucherbae6b5622010-04-22 13:38:05 -04001332 finish ? "exit" : "entry");
Dave Airlief7352612010-02-18 15:58:36 +10001333 return in_vbl;
1334}
Rafał Miłeckic913e232009-12-22 23:02:16 +01001335
Alex Deucherce8f5372010-05-07 15:10:16 -04001336static void radeon_dynpm_idle_work_handler(struct work_struct *work)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001337{
1338 struct radeon_device *rdev;
Matthew Garrettd9932a32010-04-26 16:02:26 -04001339 int resched;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001340 rdev = container_of(work, struct radeon_device,
Alex Deucherce8f5372010-05-07 15:10:16 -04001341 pm.dynpm_idle_work.work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001342
Matthew Garrettd9932a32010-04-26 16:02:26 -04001343 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001344 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001345 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001346 int not_processed = 0;
Alex Deucher74652802011-08-25 13:39:48 -04001347 int i;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001348
Alex Deucher74652802011-08-25 13:39:48 -04001349 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
Alex Deucher0ec06122012-06-14 15:54:57 -04001350 struct radeon_ring *ring = &rdev->ring[i];
1351
1352 if (ring->ready) {
1353 not_processed += radeon_fence_count_emitted(rdev, i);
1354 if (not_processed >= 3)
1355 break;
1356 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001357 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001358
1359 if (not_processed >= 3) { /* should upclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001360 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1361 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1362 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1363 rdev->pm.dynpm_can_upclock) {
1364 rdev->pm.dynpm_planned_action =
1365 DYNPM_ACTION_UPCLOCK;
1366 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001367 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1368 }
1369 } else if (not_processed == 0) { /* should downclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001370 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1371 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1372 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1373 rdev->pm.dynpm_can_downclock) {
1374 rdev->pm.dynpm_planned_action =
1375 DYNPM_ACTION_DOWNCLOCK;
1376 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001377 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1378 }
1379 }
1380
Alex Deucherd7311172010-05-03 01:13:14 -04001381 /* Note, radeon_pm_set_clocks is called with static_switch set
1382 * to false since we want to wait for vbl to avoid flicker.
1383 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001384 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1385 jiffies > rdev->pm.dynpm_action_timeout) {
1386 radeon_pm_get_dynpm_state(rdev);
1387 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001388 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001389
Tejun Heo32c87fc2011-01-03 14:49:32 +01001390 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1391 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafał Miłeckic913e232009-12-22 23:02:16 +01001392 }
1393 mutex_unlock(&rdev->pm.mutex);
Matthew Garrettd9932a32010-04-26 16:02:26 -04001394 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001395}
1396
Rafał Miłecki74338742009-11-03 00:53:02 +01001397/*
1398 * Debugfs info
1399 */
1400#if defined(CONFIG_DEBUG_FS)
1401
1402static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1403{
1404 struct drm_info_node *node = (struct drm_info_node *) m->private;
1405 struct drm_device *dev = node->minor->dev;
1406 struct radeon_device *rdev = dev->dev_private;
1407
Alex Deucher1316b792013-06-28 09:28:39 -04001408 if (rdev->pm.dpm_enabled) {
1409 mutex_lock(&rdev->pm.mutex);
1410 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1411 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1412 else
Alex Deucher71375922013-07-02 09:11:39 -04001413 seq_printf(m, "Debugfs support not implemented for this asic\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001414 mutex_unlock(&rdev->pm.mutex);
1415 } else {
1416 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1417 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1418 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1419 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1420 else
1421 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1422 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1423 if (rdev->asic->pm.get_memory_clock)
1424 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1425 if (rdev->pm.current_vddc)
1426 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1427 if (rdev->asic->pm.get_pcie_lanes)
1428 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1429 }
Rafał Miłecki74338742009-11-03 00:53:02 +01001430
1431 return 0;
1432}
1433
1434static struct drm_info_list radeon_pm_info_list[] = {
1435 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1436};
1437#endif
1438
Rafał Miłeckic913e232009-12-22 23:02:16 +01001439static int radeon_debugfs_pm_init(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001440{
1441#if defined(CONFIG_DEBUG_FS)
1442 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1443#else
1444 return 0;
1445#endif
1446}