blob: 3d423a101fae05ccd722a4e564b83ba5e0112b6e [file] [log] [blame]
H. Peter Anvin2decb192010-07-19 18:32:04 -07001/*
Maxime Jayat3f794102013-10-12 01:29:46 +02002 * Routines to identify additional cpu features that are scattered in
H. Peter Anvin2decb192010-07-19 18:32:04 -07003 * cpuid space.
4 */
5#include <linux/cpu.h>
6
7#include <asm/pat.h>
8#include <asm/processor.h>
9
10#include <asm/apic.h>
11
12struct cpuid_bit {
13 u16 feature;
14 u8 reg;
15 u8 bit;
16 u32 level;
17 u32 sub_leaf;
18};
19
20enum cpuid_regs {
21 CR_EAX = 0,
22 CR_ECX,
23 CR_EDX,
24 CR_EBX
25};
26
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040027void init_scattered_cpuid_features(struct cpuinfo_x86 *c)
H. Peter Anvin2decb192010-07-19 18:32:04 -070028{
29 u32 max_level;
30 u32 regs[4];
31 const struct cpuid_bit *cb;
32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040033 static const struct cpuid_bit cpuid_bits[] = {
H. Peter Anvin4ad33412012-06-22 10:58:06 -070034 { X86_FEATURE_DTHERM, CR_EAX, 0, 0x00000006, 0 },
H. Peter Anvin2decb192010-07-19 18:32:04 -070035 { X86_FEATURE_IDA, CR_EAX, 1, 0x00000006, 0 },
36 { X86_FEATURE_ARAT, CR_EAX, 2, 0x00000006, 0 },
Fenghua Yu9792db62010-07-29 17:13:42 -070037 { X86_FEATURE_PLN, CR_EAX, 4, 0x00000006, 0 },
38 { X86_FEATURE_PTS, CR_EAX, 6, 0x00000006, 0 },
Dirk Brandewie77873882014-11-06 09:40:46 -080039 { X86_FEATURE_HWP, CR_EAX, 7, 0x00000006, 0 },
40 { X86_FEATURE_HWP_NOITFY, CR_EAX, 8, 0x00000006, 0 },
41 { X86_FEATURE_HWP_ACT_WINDOW, CR_EAX, 9, 0x00000006, 0 },
42 { X86_FEATURE_HWP_EPP, CR_EAX,10, 0x00000006, 0 },
43 { X86_FEATURE_HWP_PKG_REQ, CR_EAX,11, 0x00000006, 0 },
Alexander Shishkined696282015-01-14 14:18:19 +020044 { X86_FEATURE_INTEL_PT, CR_EBX,25, 0x00000007, 0 },
H. Peter Anvin2decb192010-07-19 18:32:04 -070045 { X86_FEATURE_APERFMPERF, CR_ECX, 0, 0x00000006, 0 },
46 { X86_FEATURE_EPB, CR_ECX, 3, 0x00000006, 0 },
Thomas Renninger2f1e0972012-01-26 00:09:11 +010047 { X86_FEATURE_HW_PSTATE, CR_EDX, 7, 0x80000007, 0 },
Jacob Shin9c5320c2013-04-04 16:19:04 +000048 { X86_FEATURE_CPB, CR_EDX, 9, 0x80000007, 0 },
49 { X86_FEATURE_PROC_FEEDBACK, CR_EDX,11, 0x80000007, 0 },
H. Peter Anvin2decb192010-07-19 18:32:04 -070050 { X86_FEATURE_NPT, CR_EDX, 0, 0x8000000a, 0 },
51 { X86_FEATURE_LBRV, CR_EDX, 1, 0x8000000a, 0 },
52 { X86_FEATURE_SVML, CR_EDX, 2, 0x8000000a, 0 },
53 { X86_FEATURE_NRIPS, CR_EDX, 3, 0x8000000a, 0 },
Andre Przywaraaeb9c7d2010-09-06 15:14:20 +020054 { X86_FEATURE_TSCRATEMSR, CR_EDX, 4, 0x8000000a, 0 },
55 { X86_FEATURE_VMCBCLEAN, CR_EDX, 5, 0x8000000a, 0 },
56 { X86_FEATURE_FLUSHBYASID, CR_EDX, 6, 0x8000000a, 0 },
57 { X86_FEATURE_DECODEASSISTS, CR_EDX, 7, 0x8000000a, 0 },
58 { X86_FEATURE_PAUSEFILTER, CR_EDX,10, 0x8000000a, 0 },
59 { X86_FEATURE_PFTHRESHOLD, CR_EDX,12, 0x8000000a, 0 },
H. Peter Anvin2decb192010-07-19 18:32:04 -070060 { 0, 0, 0, 0, 0 }
61 };
62
63 for (cb = cpuid_bits; cb->feature; cb++) {
64
65 /* Verify that the level is valid */
66 max_level = cpuid_eax(cb->level & 0xffff0000);
67 if (max_level < cb->level ||
68 max_level > (cb->level | 0xffff))
69 continue;
70
71 cpuid_count(cb->level, cb->sub_leaf, &regs[CR_EAX],
72 &regs[CR_EBX], &regs[CR_ECX], &regs[CR_EDX]);
73
74 if (regs[cb->reg] & (1 << cb->bit))
75 set_cpu_cap(c, cb->feature);
76 }
77}