blob: f01d390f9c5be3dde9e1dcacb43bce8c2ba3f09b [file] [log] [blame]
Pekka Enberg77883862009-04-09 11:52:26 +03001#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/errno.h>
3#include <linux/signal.h>
4#include <linux/sched.h>
5#include <linux/ioport.h>
6#include <linux/interrupt.h>
Pekka Enberg77883862009-04-09 11:52:26 +03007#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/slab.h>
9#include <linux/random.h>
Ingo Molnar47f16ca2009-04-10 14:58:05 +020010#include <linux/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
12#include <linux/kernel_stat.h>
13#include <linux/sysdev.h>
14#include <linux/bitops.h>
Pekka Enberg77883862009-04-09 11:52:26 +030015#include <linux/acpi.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053016#include <linux/io.h>
17#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/atomic.h>
20#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/timer.h>
Pekka Enberg77883862009-04-09 11:52:26 +030022#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/desc.h>
25#include <asm/apic.h>
Ingo Molnar8e6dafd2009-02-23 00:34:39 +010026#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <asm/i8259.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053028#include <asm/traps.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Pekka Enberg77883862009-04-09 11:52:26 +030030/*
31 * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
32 * (these are usually mapped to vectors 0x30-0x3f)
33 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Pekka Enberg77883862009-04-09 11:52:26 +030036 * The IO-APIC gives us many more interrupt sources. Most of these
37 * are unused but an SMP system is supposed to have enough memory ...
38 * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
39 * across the spectrum, so we really want to be prepared to get all
40 * of these. Plus, more powerful systems might have more than 64
41 * IO-APIC registers.
42 *
43 * (these are usually mapped into the 0x30-0xff vector range)
44 */
45
Pekka Enberg320fd992009-04-09 11:52:25 +030046#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/*
48 * Note that on a 486, we don't want to do a SIGFPE on an irq13
49 * as the irq is unreliable, and exception 16 works correctly
50 * (ie as explained in the intel literature). On a 386, you
51 * can't use exception 16 due to bad IBM design, so we have to
52 * rely on the less exact irq13.
53 *
54 * Careful.. Not only is IRQ13 unreliable, but it is also
55 * leads to races. IBM designers who came up with it should
56 * be shot.
57 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
David Howells7d12e782006-10-05 14:55:46 +010059static irqreturn_t math_error_irq(int cpl, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060{
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053061 outb(0, 0xF0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 if (ignore_fpu_irq || !boot_cpu_data.hard_math)
63 return IRQ_NONE;
H. Peter Anvin65ea5b02008-01-30 13:30:56 +010064 math_error((void __user *)get_irq_regs()->ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 return IRQ_HANDLED;
66}
67
68/*
69 * New motherboards sometimes make IRQ 13 be a PCI interrupt,
70 * so allow interrupt sharing.
71 */
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020072static struct irqaction fpu_irq = {
73 .handler = math_error_irq,
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020074 .name = "fpu",
75};
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040078/*
79 * IRQ2 is cascade interrupt to second interrupt controller
80 */
81static struct irqaction irq2 = {
82 .handler = no_action,
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040083 .name = "cascade",
84};
85
Yinghai Lu497c9a12008-08-19 20:50:28 -070086DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
Suresh Siddha97943392010-01-19 12:20:54 -080087 [0 ... NR_VECTORS - 1] = -1,
Yinghai Lu497c9a12008-08-19 20:50:28 -070088};
89
Yinghai Lub77b8812008-12-19 15:23:44 -080090int vector_used_by_percpu_irq(unsigned int vector)
91{
92 int cpu;
93
94 for_each_online_cpu(cpu) {
95 if (per_cpu(vector_irq, cpu)[vector] != -1)
96 return 1;
97 }
98
99 return 0;
100}
101
Thomas Gleixnerd9112f42009-08-20 09:41:38 +0200102void __init init_ISA_irqs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103{
104 int i;
105
Pekka Enberg598c73d2009-04-09 11:52:24 +0300106#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300107 init_bsp_APIC();
108#endif
Jacob Panb81bb372009-11-09 11:27:04 -0800109 legacy_pic->init(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111 /*
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300112 * 16 old-style INTA-cycle interrupts:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 */
Yinghai Lu28c6a0b2010-02-23 20:27:48 -0800114 for (i = 0; i < legacy_pic->nr_legacy_irqs; i++) {
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300115 struct irq_desc *desc = irq_to_desc(i);
116
117 desc->status = IRQ_DISABLED;
118 desc->action = NULL;
119 desc->depth = 1;
120
121 set_irq_chip_and_handler_name(i, &i8259A_chip,
122 handle_level_irq, "XT");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 }
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300124}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Thomas Gleixner54e26032009-09-16 08:42:26 +0200126void __init init_IRQ(void)
Thomas Gleixner66bcaf02009-08-20 09:59:09 +0200127{
Suresh Siddha97943392010-01-19 12:20:54 -0800128 int i;
129
130 /*
131 * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.
132 * If these IRQ's are handled by legacy interrupt-controllers like PIC,
133 * then this configuration will likely be static after the boot. If
134 * these IRQ's are handled by more mordern controllers like IO-APIC,
135 * then this vector space can be freed and re-used dynamically as the
136 * irq's migrate etc.
137 */
Yinghai Lu28c6a0b2010-02-23 20:27:48 -0800138 for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
Suresh Siddha97943392010-01-19 12:20:54 -0800139 per_cpu(vector_irq, 0)[IRQ0_VECTOR + i] = i;
140
Thomas Gleixner66bcaf02009-08-20 09:59:09 +0200141 x86_init.irqs.intr_init();
142}
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400143
Suresh Siddha36e9e1e2010-03-15 14:33:06 -0800144/*
145 * Setup the vector to irq mappings.
146 */
147void setup_vector_irq(int cpu)
148{
149#ifndef CONFIG_X86_IO_APIC
150 int irq;
151
152 /*
153 * On most of the platforms, legacy PIC delivers the interrupts on the
154 * boot cpu. But there are certain platforms where PIC interrupts are
155 * delivered to multiple cpu's. If the legacy IRQ is handled by the
156 * legacy PIC, for the new cpu that is coming online, setup the static
157 * legacy vector to irq mapping:
158 */
159 for (irq = 0; irq < legacy_pic->nr_legacy_irqs; irq++)
160 per_cpu(vector_irq, cpu)[IRQ0_VECTOR + irq] = irq;
161#endif
162
163 __setup_vector_irq(cpu);
164}
165
Pekka Enberg36290d82009-04-09 11:52:20 +0300166static void __init smp_intr_init(void)
167{
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300168#ifdef CONFIG_SMP
169#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400170 /*
171 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
172 * IPI, driven by wakeup.
173 */
174 alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
175
Tejun Heo02cf94c2009-01-21 17:26:06 +0900176 /* IPIs for invalidation */
177 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
178 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
179 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
180 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
181 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
182 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
183 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
184 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400185
186 /* IPI for generic function call */
187 alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
188
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300189 /* IPI for generic single function call */
Yinghai Lub77b8812008-12-19 15:23:44 -0800190 alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300191 call_function_single_interrupt);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700192
193 /* Low priority IPI to cleanup after moving an irq */
194 set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
Yinghai Lub77b8812008-12-19 15:23:44 -0800195 set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
Andi Kleen4ef702c2009-05-27 21:56:52 +0200196
197 /* IPI used for rebooting/stopping */
198 alloc_intr_gate(REBOOT_VECTOR, reboot_interrupt);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400199#endif
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300200#endif /* CONFIG_SMP */
Pekka Enberg36290d82009-04-09 11:52:20 +0300201}
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400202
Pekka Enberg22813c42009-04-09 11:52:21 +0300203static void __init apic_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204{
Pekka Enberg36290d82009-04-09 11:52:20 +0300205 smp_intr_init();
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400206
H. Peter Anvin48b1fdd2009-06-01 15:13:02 -0700207#ifdef CONFIG_X86_THERMAL_VECTOR
Pekka Enbergab19c252009-04-09 11:52:27 +0300208 alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
H. Peter Anvin48b1fdd2009-06-01 15:13:02 -0700209#endif
Hidehiro Kawai6effa8f62009-07-22 11:56:20 +0900210#ifdef CONFIG_X86_MCE_THRESHOLD
Pekka Enbergab19c252009-04-09 11:52:27 +0300211 alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
212#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200213#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_LOCAL_APIC)
Andi Kleenccc3c312009-05-27 21:56:54 +0200214 alloc_intr_gate(MCE_SELF_VECTOR, mce_self_interrupt);
215#endif
Pekka Enbergab19c252009-04-09 11:52:27 +0300216
217#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400218 /* self generated IPI for local APIC timer */
219 alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
220
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500221 /* IPI for X86 platform specific use */
222 alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600223
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400224 /* IPI vectors for APIC spurious and error interrupts */
225 alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
226 alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400227
Ingo Molnar47f16ca2009-04-10 14:58:05 +0200228 /* Performance monitoring interrupts: */
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200229# ifdef CONFIG_PERF_EVENTS
Ingo Molnar47f16ca2009-04-10 14:58:05 +0200230 alloc_intr_gate(LOCAL_PENDING_VECTOR, perf_pending_interrupt);
231# endif
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400232
Andi Kleen7856f6c2009-04-28 23:32:56 +0200233#endif
Pekka Enberg22813c42009-04-09 11:52:21 +0300234}
235
236void __init native_init_IRQ(void)
237{
238 int i;
239
240 /* Execute any quirks before the call gates are initialised: */
Thomas Gleixnerd9112f42009-08-20 09:41:38 +0200241 x86_init.irqs.pre_vector_init();
Pekka Enberg22813c42009-04-09 11:52:21 +0300242
Yinghai Lu77857dc2009-04-15 11:57:01 -0700243 apic_intr_init();
244
Pekka Enberg22813c42009-04-09 11:52:21 +0300245 /*
246 * Cover the whole vector space, no vector can escape
247 * us. (some of these will be overridden and become
248 * 'special' SMP interrupts)
249 */
Pekka Enbergd3496c82009-04-09 11:52:22 +0300250 for (i = FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) {
Yinghai Lu77857dc2009-04-15 11:57:01 -0700251 /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
252 if (!test_bit(i, used_vectors))
Pekka Enberg320fd992009-04-09 11:52:25 +0300253 set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]);
Pekka Enberg22813c42009-04-09 11:52:21 +0300254 }
Andi Kleen7856f6c2009-04-28 23:32:56 +0200255
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400256 if (!acpi_ioapic)
257 setup_irq(2, &irq2);
258
Pekka Enberg320fd992009-04-09 11:52:25 +0300259#ifdef CONFIG_X86_32
Ingo Molnar8e6dafd2009-02-23 00:34:39 +0100260 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 * External FPU? Set up irq13 if so, for
262 * original braindamaged IBM FERR coupling.
263 */
264 if (boot_cpu_data.hard_math && !cpu_has_fpu)
265 setup_irq(FPU_IRQ, &fpu_irq);
266
267 irq_ctx_init(smp_processor_id());
Pekka Enberg320fd992009-04-09 11:52:25 +0300268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269}