blob: 6653f2743c4e60f12fd57e06a75db536d393711a [file] [log] [blame]
Paul Mackerrasf8ef2702005-11-19 20:46:04 +11001#ifndef __ASM_POWERPC_PCI_H
2#define __ASM_POWERPC_PCI_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003#ifdef __KERNEL__
4
5/*
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/types.h>
13#include <linux/slab.h>
14#include <linux/string.h>
15#include <linux/dma-mapping.h>
16
17#include <asm/machdep.h>
18#include <asm/scatterlist.h>
19#include <asm/io.h>
20#include <asm/prom.h>
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110021#include <asm/pci-bridge.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include <asm-generic/pci-dma-compat.h>
24
Grant Likelyfbe65442009-08-25 20:07:11 +000025/* Return values for ppc_md.pci_probe_mode function */
26#define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
27#define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
28#define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#define PCIBIOS_MIN_IO 0x1000
31#define PCIBIOS_MIN_MEM 0x10000000
32
33struct pci_dev;
34
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110035/* Values for the `which' argument to sys_pciconfig_iobase syscall. */
36#define IOBASE_BRIDGE_NUMBER 0
37#define IOBASE_MEMORY 1
38#define IOBASE_IO 2
39#define IOBASE_ISA_IO 3
40#define IOBASE_ISA_MEM 4
41
42/*
43 * Set this to 1 if you want the kernel to re-assign all PCI
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +110044 * bus numbers (don't do that on ppc64 yet !)
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110045 */
Josh Boyer7fe519c2008-12-11 09:46:44 +000046#define pcibios_assign_all_busses() \
Rob Herring0e47ff12011-07-12 09:25:51 -050047 (pci_has_flag(PCI_REASSIGN_ALL_BUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
David Shaohua Lic9c3e452005-04-01 00:07:31 -050049static inline void pcibios_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -070050{
51 /* We don't do dynamic PCI IRQ allocation */
52}
53
54#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
55static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
56{
57 if (ppc_md.pci_get_legacy_ide_irq)
58 return ppc_md.pci_get_legacy_ide_irq(dev, channel);
59 return channel ? 15 : 14;
60}
61
Becky Bruce4fc665b2008-09-12 10:34:46 +000062#ifdef CONFIG_PCI
FUJITA Tomonori45223c52009-08-04 19:08:25 +000063extern void set_pci_dma_ops(struct dma_map_ops *dma_ops);
64extern struct dma_map_ops *get_pci_dma_ops(void);
Becky Bruce4fc665b2008-09-12 10:34:46 +000065#else /* CONFIG_PCI */
66#define set_pci_dma_ops(d)
67#define get_pci_dma_ops() NULL
68#endif
69
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110070#ifdef CONFIG_PPC64
Matthew Wilcoxedb2d972006-10-10 08:01:21 -060071
72/*
73 * We want to avoid touching the cacheline size or MWI bit.
74 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
75 * size in all cases) and hardware treats MWI the same as memory write.
76 */
77#define PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Stephen Rothwell98747772007-03-04 16:58:39 +110079#ifdef CONFIG_PCI
David S. Millere24c2d92005-06-02 12:55:50 -070080static inline void pci_dma_burst_advice(struct pci_dev *pdev,
81 enum pci_dma_burst_strategy *strat,
82 unsigned long *strategy_parameter)
83{
84 unsigned long cacheline_size;
85 u8 byte;
86
87 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
88 if (byte == 0)
89 cacheline_size = 1024;
90 else
91 cacheline_size = (int) byte * 4;
92
93 *strat = PCI_DMA_BURST_MULTIPLE;
94 *strategy_parameter = cacheline_size;
95}
Andrew Mortonbb4a61b2005-06-06 23:07:46 -070096#endif
David S. Millere24c2d92005-06-02 12:55:50 -070097
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110098#else /* 32-bit */
99
100#ifdef CONFIG_PCI
101static inline void pci_dma_burst_advice(struct pci_dev *pdev,
102 enum pci_dma_burst_strategy *strat,
103 unsigned long *strategy_parameter)
104{
105 *strat = PCI_DMA_BURST_INFINITY;
106 *strategy_parameter = ~0UL;
107}
108#endif
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100109#endif /* CONFIG_PPC64 */
110
Kumar Gala5516b542007-06-27 01:17:57 -0500111extern int pci_domain_nr(struct pci_bus *bus);
112
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100113/* Decide whether to display the domain number in /proc */
114extern int pci_proc_domain(struct pci_bus *bus);
115
Michael Ellerman11df1f02009-01-19 11:31:00 +1100116/* MSI arch hooks */
117#define arch_setup_msi_irqs arch_setup_msi_irqs
118#define arch_teardown_msi_irqs arch_teardown_msi_irqs
119#define arch_msi_check_device arch_msi_check_device
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121struct vm_area_struct;
122/* Map a range of PCI memory or I/O space for a device into user space */
123int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
124 enum pci_mmap_state mmap_state, int write_combine);
125
126/* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
127#define HAVE_PCI_MMAP 1
128
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100129extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
130 size_t count);
131extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
132 size_t count);
133extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
134 struct vm_area_struct *vma,
135 enum pci_mmap_state mmap_state);
136
137#define HAVE_PCI_LEGACY 1
138
Roland Dreier1d4454e2006-12-06 15:15:38 -0800139#ifdef CONFIG_PPC64
140
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100141/* The PCI address space does not equal the physical memory address
142 * space (we have an IOMMU). The IDE and SCSI device layers use
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 * this boolean for bounce buffer decisions.
144 */
145#define PCI_DMA_BUS_IS_PHYS (0)
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100146
147#else /* 32-bit */
148
149/* The PCI address space does equal the physical memory
150 * address space (no IOMMU). The IDE and SCSI device layers use
151 * this boolean for bounce buffer decisions.
152 */
153#define PCI_DMA_BUS_IS_PHYS (1)
154
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100155#endif /* CONFIG_PPC64 */
Roland Dreier1d4454e2006-12-06 15:15:38 -0800156
Linas Vepstasfacf0782005-11-03 18:52:01 -0600157extern void pcibios_claim_one_bus(struct pci_bus *b);
158
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +0000159extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
Nathan Fontenote90a1312008-10-27 19:48:17 +0000160
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +1100161extern void pcibios_resource_survey(void);
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +0000164extern int remove_phb_dynamic(struct pci_controller *phb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
John Roseead83712005-11-04 15:30:56 -0600166extern struct pci_dev *of_create_pci_dev(struct device_node *node,
167 struct pci_bus *bus, int devfn);
168
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000169extern void of_scan_pci_bridge(struct pci_dev *dev);
John Roseead83712005-11-04 15:30:56 -0600170
171extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000172extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
John Roseead83712005-11-04 15:30:56 -0600173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174struct file;
175extern pgprot_t pci_phys_mem_access_prot(struct file *file,
Roland Dreier8b150472005-10-28 17:46:18 -0700176 unsigned long pfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 unsigned long size,
178 pgprot_t prot);
179
Michael Ellerman2311b1f2005-05-13 17:44:10 +1000180#define HAVE_ARCH_PCI_RESOURCE_TO_USER
181extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
182 const struct resource *rsrc,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -0700183 resource_size_t *start, resource_size_t *end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Bjorn Helgaas38973ba2012-03-16 17:48:09 -0600185extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000186extern void pcibios_setup_bus_devices(struct pci_bus *bus);
187extern void pcibios_setup_bus_self(struct pci_bus *bus);
Grant Likely0ed2c7222009-08-28 08:58:16 +0000188extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
Grant Likelyb5d937d2011-02-04 11:24:11 -0700189extern void pcibios_scan_phb(struct pci_controller *hose);
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#endif /* __KERNEL__ */
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100192#endif /* __ASM_POWERPC_PCI_H */