blob: 090a8aafb25e196811231da47cfc9236bec752c3 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05302/*
3 * linux/arch/arm/mach-omap2/cpuidle34xx.c
4 *
5 * OMAP3 CPU IDLE Routines
6 *
7 * Copyright (C) 2008 Texas Instruments, Inc.
8 * Rajendra Nayak <rnayak@ti.com>
9 *
10 * Copyright (C) 2007 Texas Instruments, Inc.
11 * Karthik Dasu <karthik-dp@ti.com>
12 *
13 * Copyright (C) 2006 Nokia Corporation
14 * Tony Lindgren <tony@atomide.com>
15 *
16 * Copyright (C) 2005 Texas Instruments, Inc.
17 * Richard Woodruff <r-woodruff2@ti.com>
18 *
19 * Based on pm.c for omap2
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053020 */
21
Tero Kristocf228542009-03-20 15:21:02 +020022#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053023#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080024#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053025#include <linux/cpu_pm.h>
Daniel Lezcano472a85f2013-04-23 08:54:36 +000026#include <asm/cpuidle.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053027
Paul Walmsley72e06d02010-12-21 21:05:16 -070028#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070029#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053030
Kevin Hilmanc98e2232008-10-28 17:30:07 -070031#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060032#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010033#include "common.h"
Pali Rohár98f422212016-02-19 10:35:39 -080034#include "soc.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070035
Jean Pihetbadc3032011-05-09 12:02:14 +020036/* Mach specific information to be recorded in the C-state driver_data */
37struct omap3_idle_statedata {
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070038 u8 mpu_state;
39 u8 core_state;
40 u8 per_min_state;
Paul Walmsley1cd96472013-01-26 00:58:13 -070041 u8 flags;
Jean Pihetbadc3032011-05-09 12:02:14 +020042};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020043
Paul Walmsley9db316b2012-12-15 01:39:19 -070044static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
45
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070046/*
Paul Walmsley1cd96472013-01-26 00:58:13 -070047 * Possible flag bits for struct omap3_idle_statedata.flags:
48 *
49 * OMAP_CPUIDLE_CX_NO_CLKDM_IDLE: don't allow the MPU clockdomain to go
50 * inactive. This in turn prevents the MPU DPLL from entering autoidle
51 * mode, so wakeup latency is greatly reduced, at the cost of additional
52 * energy consumption. This also prevents the CORE clockdomain from
53 * entering idle.
54 */
55#define OMAP_CPUIDLE_CX_NO_CLKDM_IDLE BIT(0)
56
57/*
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070058 * Prevent PER OFF if CORE is not in RETention or OFF as this would
59 * disable PER wakeups completely.
60 */
Daniel Lezcano97abc492012-04-24 16:05:37 +020061static struct omap3_idle_statedata omap3_idle_data[] = {
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020062 {
63 .mpu_state = PWRDM_POWER_ON,
64 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070065 /* In C1 do not allow PER state lower than CORE state */
66 .per_min_state = PWRDM_POWER_ON,
Paul Walmsley1cd96472013-01-26 00:58:13 -070067 .flags = OMAP_CPUIDLE_CX_NO_CLKDM_IDLE,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020068 },
69 {
70 .mpu_state = PWRDM_POWER_ON,
71 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070072 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020073 },
74 {
75 .mpu_state = PWRDM_POWER_RET,
76 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070077 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020078 },
79 {
80 .mpu_state = PWRDM_POWER_OFF,
81 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070082 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020083 },
84 {
85 .mpu_state = PWRDM_POWER_RET,
86 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070087 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020088 },
89 {
90 .mpu_state = PWRDM_POWER_OFF,
91 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070092 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020093 },
94 {
95 .mpu_state = PWRDM_POWER_OFF,
96 .core_state = PWRDM_POWER_OFF,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070097 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020098 },
99};
Jean Pihetbadc3032011-05-09 12:02:14 +0200100
Daniel Lezcano3dcb9f12013-04-12 12:35:49 +0000101/**
102 * omap3_enter_idle - Programs OMAP3 to enter the specified state
103 * @dev: cpuidle device
104 * @drv: cpuidle driver
105 * @index: the index of state to be entered
106 */
107static int omap3_enter_idle(struct cpuidle_device *dev,
108 struct cpuidle_driver *drv,
109 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530110{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200111 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Tony Lindgren55be2f52020-03-04 14:54:30 -0800112 int error;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530113
Tero Kristocf228542009-03-20 15:21:02 +0200114 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530115 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530116
Jean Pihetbadc3032011-05-09 12:02:14 +0200117 /* Deny idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700118 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE) {
Jean Pihet05011f72012-06-01 17:11:08 +0200119 clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
Paul Walmsley1cd96472013-01-26 00:58:13 -0700120 } else {
121 pwrdm_set_next_pwrst(mpu_pd, cx->mpu_state);
122 pwrdm_set_next_pwrst(core_pd, cx->core_state);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200123 }
124
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530125 /*
126 * Call idle CPU PM enter notifier chain so that
127 * VFP context is saved.
128 */
Tony Lindgren55be2f52020-03-04 14:54:30 -0800129 if (cx->mpu_state == PWRDM_POWER_OFF) {
130 error = cpu_pm_enter();
131 if (error)
132 goto out_clkdm_set;
133 }
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530134
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530135 /* Execute ARM wfi */
136 omap_sram_idle();
137
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530138 /*
139 * Call idle CPU PM enter notifier chain to restore
140 * VFP context.
141 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700142 if (cx->mpu_state == PWRDM_POWER_OFF &&
143 pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530144 cpu_pm_exit();
145
Tony Lindgren55be2f52020-03-04 14:54:30 -0800146out_clkdm_set:
Jean Pihetbadc3032011-05-09 12:02:14 +0200147 /* Re-allow idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700148 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE)
Jean Pihet05011f72012-06-01 17:11:08 +0200149 clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200150
Rajendra Nayak20b01662008-10-08 17:31:22 +0530151return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530152
Deepthi Dharware978aa72011-10-28 16:20:09 +0530153 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530154}
155
156/**
Jean Pihet04908912011-05-09 12:02:16 +0200157 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530158 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530159 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530160 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530161 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530162 * If the state corresponding to index is valid, index is returned back
163 * to the caller. Else, this function searches for a lower c-state which is
164 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200165 *
166 * A state is valid if the 'valid' field is enabled and
167 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530168 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530169static int next_valid_state(struct cpuidle_device *dev,
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200170 struct cpuidle_driver *drv, int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530171{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200172 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Jean Pihet04908912011-05-09 12:02:16 +0200173 u32 mpu_deepest_state = PWRDM_POWER_RET;
174 u32 core_deepest_state = PWRDM_POWER_RET;
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200175 int idx;
Jean Pihet063a5d02012-06-01 17:11:06 +0200176 int next_index = 0; /* C1 is the default value */
Jean Pihet04908912011-05-09 12:02:16 +0200177
178 if (enable_off_mode) {
179 mpu_deepest_state = PWRDM_POWER_OFF;
180 /*
181 * Erratum i583: valable for ES rev < Es1.2 on 3630.
182 * CORE OFF mode is not supported in a stable form, restrict
183 * instead the CORE state to RET.
184 */
185 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
186 core_deepest_state = PWRDM_POWER_OFF;
187 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530188
189 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200190 if ((cx->mpu_state >= mpu_deepest_state) &&
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200191 (cx->core_state >= core_deepest_state))
Deepthi Dharware978aa72011-10-28 16:20:09 +0530192 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530193
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200194 /*
195 * Drop to next valid state.
196 * Start search from the next (lower) state.
197 */
198 for (idx = index - 1; idx >= 0; idx--) {
Paul Walmsley1cd96472013-01-26 00:58:13 -0700199 cx = &omap3_idle_data[idx];
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200200 if ((cx->mpu_state >= mpu_deepest_state) &&
201 (cx->core_state >= core_deepest_state)) {
202 next_index = idx;
203 break;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530204 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530205 }
206
Deepthi Dharware978aa72011-10-28 16:20:09 +0530207 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530208}
209
210/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530211 * omap3_enter_idle_bm - Checks for any bus activity
212 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530213 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530214 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530215 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200216 * This function checks for any pending activity and then programs
217 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530218 */
219static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Jean Pihet13d65c82012-06-01 17:11:07 +0200220 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530221 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530222{
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700223 int new_state_idx, ret;
224 u8 per_next_state, per_saved_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200225 struct omap3_idle_statedata *cx;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700226
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700227 /*
Jean Pihet13d65c82012-06-01 17:11:07 +0200228 * Use only C1 if CAM is active.
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700229 * CAM does not have wakeup capability in OMAP3.
230 */
Jean Pihet13d65c82012-06-01 17:11:07 +0200231 if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530232 new_state_idx = drv->safe_state_index;
Jean Pihet13d65c82012-06-01 17:11:07 +0200233 else
234 new_state_idx = next_valid_state(dev, drv, index);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700235
236 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200237 * FIXME: we currently manage device-specific idle states
238 * for PER and CORE in combination with CPU-specific
239 * idle states. This is wrong, and device-specific
240 * idle management needs to be separated out into
241 * its own code.
242 */
243
Jean Pihet13d65c82012-06-01 17:11:07 +0200244 /* Program PER state */
245 cx = &omap3_idle_data[new_state_idx];
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700246
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700247 per_next_state = pwrdm_read_next_pwrst(per_pd);
248 per_saved_state = per_next_state;
249 if (per_next_state < cx->per_min_state) {
250 per_next_state = cx->per_min_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700251 pwrdm_set_next_pwrst(per_pd, per_next_state);
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700252 }
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700253
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530254 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700255
256 /* Restore original PER state if it was modified */
257 if (per_next_state != per_saved_state)
258 pwrdm_set_next_pwrst(per_pd, per_saved_state);
259
260 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530261}
262
Paul Walmsley9db316b2012-12-15 01:39:19 -0700263static struct cpuidle_driver omap3_idle_driver = {
Daniel Lezcano0d975582013-03-29 11:31:35 +0100264 .name = "omap3_idle",
265 .owner = THIS_MODULE,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200266 .states = {
267 {
Jean Pihet13d65c82012-06-01 17:11:07 +0200268 .enter = omap3_enter_idle_bm,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200269 .exit_latency = 2 + 2,
270 .target_residency = 5,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200271 .name = "C1",
272 .desc = "MPU ON + CORE ON",
273 },
274 {
275 .enter = omap3_enter_idle_bm,
276 .exit_latency = 10 + 10,
277 .target_residency = 30,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200278 .name = "C2",
279 .desc = "MPU ON + CORE ON",
280 },
281 {
282 .enter = omap3_enter_idle_bm,
283 .exit_latency = 50 + 50,
284 .target_residency = 300,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200285 .name = "C3",
286 .desc = "MPU RET + CORE ON",
287 },
288 {
289 .enter = omap3_enter_idle_bm,
290 .exit_latency = 1500 + 1800,
291 .target_residency = 4000,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200292 .name = "C4",
293 .desc = "MPU OFF + CORE ON",
294 },
295 {
296 .enter = omap3_enter_idle_bm,
297 .exit_latency = 2500 + 7500,
298 .target_residency = 12000,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200299 .name = "C5",
300 .desc = "MPU RET + CORE RET",
301 },
302 {
303 .enter = omap3_enter_idle_bm,
304 .exit_latency = 3000 + 8500,
305 .target_residency = 15000,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200306 .name = "C6",
307 .desc = "MPU OFF + CORE RET",
308 },
309 {
310 .enter = omap3_enter_idle_bm,
311 .exit_latency = 10000 + 30000,
312 .target_residency = 30000,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200313 .name = "C7",
314 .desc = "MPU OFF + CORE OFF",
315 },
316 },
Daniel Lezcano88c377dd2012-04-24 16:05:34 +0200317 .state_count = ARRAY_SIZE(omap3_idle_data),
Daniel Lezcano200dd522012-04-24 16:05:30 +0200318 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530319};
320
Pali Rohár98f422212016-02-19 10:35:39 -0800321/*
322 * Numbers based on measurements made in October 2009 for PM optimized kernel
323 * with CPU freq enabled on device Nokia N900. Assumes OPP2 (main idle OPP,
324 * and worst case latencies).
325 */
326static struct cpuidle_driver omap3430_idle_driver = {
327 .name = "omap3430_idle",
328 .owner = THIS_MODULE,
329 .states = {
330 {
331 .enter = omap3_enter_idle_bm,
332 .exit_latency = 110 + 162,
333 .target_residency = 5,
334 .name = "C1",
335 .desc = "MPU ON + CORE ON",
336 },
337 {
338 .enter = omap3_enter_idle_bm,
339 .exit_latency = 106 + 180,
340 .target_residency = 309,
341 .name = "C2",
342 .desc = "MPU ON + CORE ON",
343 },
344 {
345 .enter = omap3_enter_idle_bm,
346 .exit_latency = 107 + 410,
347 .target_residency = 46057,
348 .name = "C3",
349 .desc = "MPU RET + CORE ON",
350 },
351 {
352 .enter = omap3_enter_idle_bm,
353 .exit_latency = 121 + 3374,
354 .target_residency = 46057,
355 .name = "C4",
356 .desc = "MPU OFF + CORE ON",
357 },
358 {
359 .enter = omap3_enter_idle_bm,
360 .exit_latency = 855 + 1146,
361 .target_residency = 46057,
362 .name = "C5",
363 .desc = "MPU RET + CORE RET",
364 },
365 {
366 .enter = omap3_enter_idle_bm,
367 .exit_latency = 7580 + 4134,
368 .target_residency = 484329,
369 .name = "C6",
370 .desc = "MPU OFF + CORE RET",
371 },
372 {
373 .enter = omap3_enter_idle_bm,
374 .exit_latency = 7505 + 15274,
375 .target_residency = 484329,
376 .name = "C7",
377 .desc = "MPU OFF + CORE OFF",
378 },
379 },
380 .state_count = ARRAY_SIZE(omap3_idle_data),
381 .safe_state_index = 0,
382};
383
Paul Walmsley9db316b2012-12-15 01:39:19 -0700384/* Public functions */
385
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530386/**
387 * omap3_idle_init - Init routine for OMAP3 idle
388 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200389 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530390 * framework with the valid set of states.
391 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300392int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530393{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530394 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530395 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700396 per_pd = pwrdm_lookup("per_pwrdm");
397 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530398
Daniel Lezcanodaa37ce2012-05-04 19:18:40 +0200399 if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
400 return -ENODEV;
401
Pali Rohár98f422212016-02-19 10:35:39 -0800402 if (cpu_is_omap3430())
403 return cpuidle_register(&omap3430_idle_driver, NULL);
404 else
405 return cpuidle_register(&omap3_idle_driver, NULL);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530406}