Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 2 | /* |
| 3 | * linux/arch/arm/mach-omap2/cpuidle34xx.c |
| 4 | * |
| 5 | * OMAP3 CPU IDLE Routines |
| 6 | * |
| 7 | * Copyright (C) 2008 Texas Instruments, Inc. |
| 8 | * Rajendra Nayak <rnayak@ti.com> |
| 9 | * |
| 10 | * Copyright (C) 2007 Texas Instruments, Inc. |
| 11 | * Karthik Dasu <karthik-dp@ti.com> |
| 12 | * |
| 13 | * Copyright (C) 2006 Nokia Corporation |
| 14 | * Tony Lindgren <tony@atomide.com> |
| 15 | * |
| 16 | * Copyright (C) 2005 Texas Instruments, Inc. |
| 17 | * Richard Woodruff <r-woodruff2@ti.com> |
| 18 | * |
| 19 | * Based on pm.c for omap2 |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 20 | */ |
| 21 | |
Tero Kristo | cf22854 | 2009-03-20 15:21:02 +0200 | [diff] [blame] | 22 | #include <linux/sched.h> |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 23 | #include <linux/cpuidle.h> |
Kevin Hilman | 5698eb4 | 2011-11-07 15:58:40 -0800 | [diff] [blame] | 24 | #include <linux/export.h> |
Santosh Shilimkar | ff819da | 2011-09-03 22:38:27 +0530 | [diff] [blame] | 25 | #include <linux/cpu_pm.h> |
Daniel Lezcano | 472a85f | 2013-04-23 08:54:36 +0000 | [diff] [blame] | 26 | #include <asm/cpuidle.h> |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 27 | |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 28 | #include "powerdomain.h" |
Paul Walmsley | 1540f214 | 2010-12-21 21:05:15 -0700 | [diff] [blame] | 29 | #include "clockdomain.h" |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 30 | |
Kevin Hilman | c98e223 | 2008-10-28 17:30:07 -0700 | [diff] [blame] | 31 | #include "pm.h" |
Paul Walmsley | 4814ced | 2010-10-08 11:40:20 -0600 | [diff] [blame] | 32 | #include "control.h" |
Santosh Shilimkar | ba8bb18 | 2011-12-05 09:46:24 +0100 | [diff] [blame] | 33 | #include "common.h" |
Pali Rohár | 98f42221 | 2016-02-19 10:35:39 -0800 | [diff] [blame] | 34 | #include "soc.h" |
Kevin Hilman | c98e223 | 2008-10-28 17:30:07 -0700 | [diff] [blame] | 35 | |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 36 | /* Mach specific information to be recorded in the C-state driver_data */ |
| 37 | struct omap3_idle_statedata { |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 38 | u8 mpu_state; |
| 39 | u8 core_state; |
| 40 | u8 per_min_state; |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 41 | u8 flags; |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 42 | }; |
Daniel Lezcano | 0c2487f | 2012-04-24 16:05:33 +0200 | [diff] [blame] | 43 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 44 | static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd; |
| 45 | |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 46 | /* |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 47 | * Possible flag bits for struct omap3_idle_statedata.flags: |
| 48 | * |
| 49 | * OMAP_CPUIDLE_CX_NO_CLKDM_IDLE: don't allow the MPU clockdomain to go |
| 50 | * inactive. This in turn prevents the MPU DPLL from entering autoidle |
| 51 | * mode, so wakeup latency is greatly reduced, at the cost of additional |
| 52 | * energy consumption. This also prevents the CORE clockdomain from |
| 53 | * entering idle. |
| 54 | */ |
| 55 | #define OMAP_CPUIDLE_CX_NO_CLKDM_IDLE BIT(0) |
| 56 | |
| 57 | /* |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 58 | * Prevent PER OFF if CORE is not in RETention or OFF as this would |
| 59 | * disable PER wakeups completely. |
| 60 | */ |
Daniel Lezcano | 97abc49 | 2012-04-24 16:05:37 +0200 | [diff] [blame] | 61 | static struct omap3_idle_statedata omap3_idle_data[] = { |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 62 | { |
| 63 | .mpu_state = PWRDM_POWER_ON, |
| 64 | .core_state = PWRDM_POWER_ON, |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 65 | /* In C1 do not allow PER state lower than CORE state */ |
| 66 | .per_min_state = PWRDM_POWER_ON, |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 67 | .flags = OMAP_CPUIDLE_CX_NO_CLKDM_IDLE, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 68 | }, |
| 69 | { |
| 70 | .mpu_state = PWRDM_POWER_ON, |
| 71 | .core_state = PWRDM_POWER_ON, |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 72 | .per_min_state = PWRDM_POWER_RET, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 73 | }, |
| 74 | { |
| 75 | .mpu_state = PWRDM_POWER_RET, |
| 76 | .core_state = PWRDM_POWER_ON, |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 77 | .per_min_state = PWRDM_POWER_RET, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 78 | }, |
| 79 | { |
| 80 | .mpu_state = PWRDM_POWER_OFF, |
| 81 | .core_state = PWRDM_POWER_ON, |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 82 | .per_min_state = PWRDM_POWER_RET, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 83 | }, |
| 84 | { |
| 85 | .mpu_state = PWRDM_POWER_RET, |
| 86 | .core_state = PWRDM_POWER_RET, |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 87 | .per_min_state = PWRDM_POWER_OFF, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 88 | }, |
| 89 | { |
| 90 | .mpu_state = PWRDM_POWER_OFF, |
| 91 | .core_state = PWRDM_POWER_RET, |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 92 | .per_min_state = PWRDM_POWER_OFF, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 93 | }, |
| 94 | { |
| 95 | .mpu_state = PWRDM_POWER_OFF, |
| 96 | .core_state = PWRDM_POWER_OFF, |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 97 | .per_min_state = PWRDM_POWER_OFF, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 98 | }, |
| 99 | }; |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 100 | |
Daniel Lezcano | 3dcb9f1 | 2013-04-12 12:35:49 +0000 | [diff] [blame] | 101 | /** |
| 102 | * omap3_enter_idle - Programs OMAP3 to enter the specified state |
| 103 | * @dev: cpuidle device |
| 104 | * @drv: cpuidle driver |
| 105 | * @index: the index of state to be entered |
| 106 | */ |
| 107 | static int omap3_enter_idle(struct cpuidle_device *dev, |
| 108 | struct cpuidle_driver *drv, |
| 109 | int index) |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 110 | { |
Daniel Lezcano | 6622ac5 | 2012-04-24 16:05:35 +0200 | [diff] [blame] | 111 | struct omap3_idle_statedata *cx = &omap3_idle_data[index]; |
Tony Lindgren | 55be2f5 | 2020-03-04 14:54:30 -0800 | [diff] [blame] | 112 | int error; |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 113 | |
Tero Kristo | cf22854 | 2009-03-20 15:21:02 +0200 | [diff] [blame] | 114 | if (omap_irq_pending() || need_resched()) |
Rajendra Nayak | 20b0166 | 2008-10-08 17:31:22 +0530 | [diff] [blame] | 115 | goto return_sleep_time; |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 116 | |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 117 | /* Deny idle for C1 */ |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 118 | if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE) { |
Jean Pihet | 05011f7 | 2012-06-01 17:11:08 +0200 | [diff] [blame] | 119 | clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]); |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 120 | } else { |
| 121 | pwrdm_set_next_pwrst(mpu_pd, cx->mpu_state); |
| 122 | pwrdm_set_next_pwrst(core_pd, cx->core_state); |
Peter 'p2' De Schrijver | 06d8f06 | 2009-03-13 18:19:16 +0200 | [diff] [blame] | 123 | } |
| 124 | |
Santosh Shilimkar | ff819da | 2011-09-03 22:38:27 +0530 | [diff] [blame] | 125 | /* |
| 126 | * Call idle CPU PM enter notifier chain so that |
| 127 | * VFP context is saved. |
| 128 | */ |
Tony Lindgren | 55be2f5 | 2020-03-04 14:54:30 -0800 | [diff] [blame] | 129 | if (cx->mpu_state == PWRDM_POWER_OFF) { |
| 130 | error = cpu_pm_enter(); |
| 131 | if (error) |
| 132 | goto out_clkdm_set; |
| 133 | } |
Santosh Shilimkar | ff819da | 2011-09-03 22:38:27 +0530 | [diff] [blame] | 134 | |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 135 | /* Execute ARM wfi */ |
| 136 | omap_sram_idle(); |
| 137 | |
Santosh Shilimkar | ff819da | 2011-09-03 22:38:27 +0530 | [diff] [blame] | 138 | /* |
| 139 | * Call idle CPU PM enter notifier chain to restore |
| 140 | * VFP context. |
| 141 | */ |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 142 | if (cx->mpu_state == PWRDM_POWER_OFF && |
| 143 | pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF) |
Santosh Shilimkar | ff819da | 2011-09-03 22:38:27 +0530 | [diff] [blame] | 144 | cpu_pm_exit(); |
| 145 | |
Tony Lindgren | 55be2f5 | 2020-03-04 14:54:30 -0800 | [diff] [blame] | 146 | out_clkdm_set: |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 147 | /* Re-allow idle for C1 */ |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 148 | if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE) |
Jean Pihet | 05011f7 | 2012-06-01 17:11:08 +0200 | [diff] [blame] | 149 | clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]); |
Peter 'p2' De Schrijver | 06d8f06 | 2009-03-13 18:19:16 +0200 | [diff] [blame] | 150 | |
Rajendra Nayak | 20b0166 | 2008-10-08 17:31:22 +0530 | [diff] [blame] | 151 | return_sleep_time: |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 152 | |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 153 | return index; |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | /** |
Jean Pihet | 0490891 | 2011-05-09 12:02:16 +0200 | [diff] [blame] | 157 | * next_valid_state - Find next valid C-state |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 158 | * @dev: cpuidle device |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 159 | * @drv: cpuidle driver |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 160 | * @index: Index of currently selected c-state |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 161 | * |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 162 | * If the state corresponding to index is valid, index is returned back |
| 163 | * to the caller. Else, this function searches for a lower c-state which is |
| 164 | * still valid (as defined in omap3_power_states[]) and returns its index. |
Jean Pihet | 0490891 | 2011-05-09 12:02:16 +0200 | [diff] [blame] | 165 | * |
| 166 | * A state is valid if the 'valid' field is enabled and |
| 167 | * if it satisfies the enable_off_mode condition. |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 168 | */ |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 169 | static int next_valid_state(struct cpuidle_device *dev, |
Daniel Lezcano | e92a458 | 2012-04-24 16:05:36 +0200 | [diff] [blame] | 170 | struct cpuidle_driver *drv, int index) |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 171 | { |
Daniel Lezcano | 6622ac5 | 2012-04-24 16:05:35 +0200 | [diff] [blame] | 172 | struct omap3_idle_statedata *cx = &omap3_idle_data[index]; |
Jean Pihet | 0490891 | 2011-05-09 12:02:16 +0200 | [diff] [blame] | 173 | u32 mpu_deepest_state = PWRDM_POWER_RET; |
| 174 | u32 core_deepest_state = PWRDM_POWER_RET; |
Daniel Lezcano | e92a458 | 2012-04-24 16:05:36 +0200 | [diff] [blame] | 175 | int idx; |
Jean Pihet | 063a5d0 | 2012-06-01 17:11:06 +0200 | [diff] [blame] | 176 | int next_index = 0; /* C1 is the default value */ |
Jean Pihet | 0490891 | 2011-05-09 12:02:16 +0200 | [diff] [blame] | 177 | |
| 178 | if (enable_off_mode) { |
| 179 | mpu_deepest_state = PWRDM_POWER_OFF; |
| 180 | /* |
| 181 | * Erratum i583: valable for ES rev < Es1.2 on 3630. |
| 182 | * CORE OFF mode is not supported in a stable form, restrict |
| 183 | * instead the CORE state to RET. |
| 184 | */ |
| 185 | if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583)) |
| 186 | core_deepest_state = PWRDM_POWER_OFF; |
| 187 | } |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 188 | |
| 189 | /* Check if current state is valid */ |
Daniel Lezcano | f79b5d8 | 2012-04-24 16:05:32 +0200 | [diff] [blame] | 190 | if ((cx->mpu_state >= mpu_deepest_state) && |
Daniel Lezcano | e92a458 | 2012-04-24 16:05:36 +0200 | [diff] [blame] | 191 | (cx->core_state >= core_deepest_state)) |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 192 | return index; |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 193 | |
Daniel Lezcano | e92a458 | 2012-04-24 16:05:36 +0200 | [diff] [blame] | 194 | /* |
| 195 | * Drop to next valid state. |
| 196 | * Start search from the next (lower) state. |
| 197 | */ |
| 198 | for (idx = index - 1; idx >= 0; idx--) { |
Paul Walmsley | 1cd9647 | 2013-01-26 00:58:13 -0700 | [diff] [blame] | 199 | cx = &omap3_idle_data[idx]; |
Daniel Lezcano | e92a458 | 2012-04-24 16:05:36 +0200 | [diff] [blame] | 200 | if ((cx->mpu_state >= mpu_deepest_state) && |
| 201 | (cx->core_state >= core_deepest_state)) { |
| 202 | next_index = idx; |
| 203 | break; |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 204 | } |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 205 | } |
| 206 | |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 207 | return next_index; |
Sanjeev Premi | 6af83b3 | 2010-01-28 23:16:43 +0530 | [diff] [blame] | 208 | } |
| 209 | |
| 210 | /** |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 211 | * omap3_enter_idle_bm - Checks for any bus activity |
| 212 | * @dev: cpuidle device |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 213 | * @drv: cpuidle driver |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 214 | * @index: array index of target state to be programmed |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 215 | * |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 216 | * This function checks for any pending activity and then programs |
| 217 | * the device to the specified or a safer state. |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 218 | */ |
| 219 | static int omap3_enter_idle_bm(struct cpuidle_device *dev, |
Jean Pihet | 13d65c8 | 2012-06-01 17:11:07 +0200 | [diff] [blame] | 220 | struct cpuidle_driver *drv, |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 221 | int index) |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 222 | { |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 223 | int new_state_idx, ret; |
| 224 | u8 per_next_state, per_saved_state; |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 225 | struct omap3_idle_statedata *cx; |
Kevin Hilman | 0f724ed | 2008-10-28 17:32:11 -0700 | [diff] [blame] | 226 | |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 227 | /* |
Jean Pihet | 13d65c8 | 2012-06-01 17:11:07 +0200 | [diff] [blame] | 228 | * Use only C1 if CAM is active. |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 229 | * CAM does not have wakeup capability in OMAP3. |
| 230 | */ |
Jean Pihet | 13d65c8 | 2012-06-01 17:11:07 +0200 | [diff] [blame] | 231 | if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON) |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 232 | new_state_idx = drv->safe_state_index; |
Jean Pihet | 13d65c8 | 2012-06-01 17:11:07 +0200 | [diff] [blame] | 233 | else |
| 234 | new_state_idx = next_valid_state(dev, drv, index); |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 235 | |
| 236 | /* |
Jean Pihet | c6cd91d | 2011-05-09 12:02:15 +0200 | [diff] [blame] | 237 | * FIXME: we currently manage device-specific idle states |
| 238 | * for PER and CORE in combination with CPU-specific |
| 239 | * idle states. This is wrong, and device-specific |
| 240 | * idle management needs to be separated out into |
| 241 | * its own code. |
| 242 | */ |
| 243 | |
Jean Pihet | 13d65c8 | 2012-06-01 17:11:07 +0200 | [diff] [blame] | 244 | /* Program PER state */ |
| 245 | cx = &omap3_idle_data[new_state_idx]; |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 246 | |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 247 | per_next_state = pwrdm_read_next_pwrst(per_pd); |
| 248 | per_saved_state = per_next_state; |
| 249 | if (per_next_state < cx->per_min_state) { |
| 250 | per_next_state = cx->per_min_state; |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 251 | pwrdm_set_next_pwrst(per_pd, per_next_state); |
Paul Walmsley | fd6b42a | 2013-01-26 00:58:12 -0700 | [diff] [blame] | 252 | } |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 253 | |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 254 | ret = omap3_enter_idle(dev, drv, new_state_idx); |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 255 | |
| 256 | /* Restore original PER state if it was modified */ |
| 257 | if (per_next_state != per_saved_state) |
| 258 | pwrdm_set_next_pwrst(per_pd, per_saved_state); |
| 259 | |
| 260 | return ret; |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 261 | } |
| 262 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 263 | static struct cpuidle_driver omap3_idle_driver = { |
Daniel Lezcano | 0d97558 | 2013-03-29 11:31:35 +0100 | [diff] [blame] | 264 | .name = "omap3_idle", |
| 265 | .owner = THIS_MODULE, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 266 | .states = { |
| 267 | { |
Jean Pihet | 13d65c8 | 2012-06-01 17:11:07 +0200 | [diff] [blame] | 268 | .enter = omap3_enter_idle_bm, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 269 | .exit_latency = 2 + 2, |
| 270 | .target_residency = 5, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 271 | .name = "C1", |
| 272 | .desc = "MPU ON + CORE ON", |
| 273 | }, |
| 274 | { |
| 275 | .enter = omap3_enter_idle_bm, |
| 276 | .exit_latency = 10 + 10, |
| 277 | .target_residency = 30, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 278 | .name = "C2", |
| 279 | .desc = "MPU ON + CORE ON", |
| 280 | }, |
| 281 | { |
| 282 | .enter = omap3_enter_idle_bm, |
| 283 | .exit_latency = 50 + 50, |
| 284 | .target_residency = 300, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 285 | .name = "C3", |
| 286 | .desc = "MPU RET + CORE ON", |
| 287 | }, |
| 288 | { |
| 289 | .enter = omap3_enter_idle_bm, |
| 290 | .exit_latency = 1500 + 1800, |
| 291 | .target_residency = 4000, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 292 | .name = "C4", |
| 293 | .desc = "MPU OFF + CORE ON", |
| 294 | }, |
| 295 | { |
| 296 | .enter = omap3_enter_idle_bm, |
| 297 | .exit_latency = 2500 + 7500, |
| 298 | .target_residency = 12000, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 299 | .name = "C5", |
| 300 | .desc = "MPU RET + CORE RET", |
| 301 | }, |
| 302 | { |
| 303 | .enter = omap3_enter_idle_bm, |
| 304 | .exit_latency = 3000 + 8500, |
| 305 | .target_residency = 15000, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 306 | .name = "C6", |
| 307 | .desc = "MPU OFF + CORE RET", |
| 308 | }, |
| 309 | { |
| 310 | .enter = omap3_enter_idle_bm, |
| 311 | .exit_latency = 10000 + 30000, |
| 312 | .target_residency = 30000, |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 313 | .name = "C7", |
| 314 | .desc = "MPU OFF + CORE OFF", |
| 315 | }, |
| 316 | }, |
Daniel Lezcano | 88c377dd | 2012-04-24 16:05:34 +0200 | [diff] [blame] | 317 | .state_count = ARRAY_SIZE(omap3_idle_data), |
Daniel Lezcano | 200dd52 | 2012-04-24 16:05:30 +0200 | [diff] [blame] | 318 | .safe_state_index = 0, |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 319 | }; |
| 320 | |
Pali Rohár | 98f42221 | 2016-02-19 10:35:39 -0800 | [diff] [blame] | 321 | /* |
| 322 | * Numbers based on measurements made in October 2009 for PM optimized kernel |
| 323 | * with CPU freq enabled on device Nokia N900. Assumes OPP2 (main idle OPP, |
| 324 | * and worst case latencies). |
| 325 | */ |
| 326 | static struct cpuidle_driver omap3430_idle_driver = { |
| 327 | .name = "omap3430_idle", |
| 328 | .owner = THIS_MODULE, |
| 329 | .states = { |
| 330 | { |
| 331 | .enter = omap3_enter_idle_bm, |
| 332 | .exit_latency = 110 + 162, |
| 333 | .target_residency = 5, |
| 334 | .name = "C1", |
| 335 | .desc = "MPU ON + CORE ON", |
| 336 | }, |
| 337 | { |
| 338 | .enter = omap3_enter_idle_bm, |
| 339 | .exit_latency = 106 + 180, |
| 340 | .target_residency = 309, |
| 341 | .name = "C2", |
| 342 | .desc = "MPU ON + CORE ON", |
| 343 | }, |
| 344 | { |
| 345 | .enter = omap3_enter_idle_bm, |
| 346 | .exit_latency = 107 + 410, |
| 347 | .target_residency = 46057, |
| 348 | .name = "C3", |
| 349 | .desc = "MPU RET + CORE ON", |
| 350 | }, |
| 351 | { |
| 352 | .enter = omap3_enter_idle_bm, |
| 353 | .exit_latency = 121 + 3374, |
| 354 | .target_residency = 46057, |
| 355 | .name = "C4", |
| 356 | .desc = "MPU OFF + CORE ON", |
| 357 | }, |
| 358 | { |
| 359 | .enter = omap3_enter_idle_bm, |
| 360 | .exit_latency = 855 + 1146, |
| 361 | .target_residency = 46057, |
| 362 | .name = "C5", |
| 363 | .desc = "MPU RET + CORE RET", |
| 364 | }, |
| 365 | { |
| 366 | .enter = omap3_enter_idle_bm, |
| 367 | .exit_latency = 7580 + 4134, |
| 368 | .target_residency = 484329, |
| 369 | .name = "C6", |
| 370 | .desc = "MPU OFF + CORE RET", |
| 371 | }, |
| 372 | { |
| 373 | .enter = omap3_enter_idle_bm, |
| 374 | .exit_latency = 7505 + 15274, |
| 375 | .target_residency = 484329, |
| 376 | .name = "C7", |
| 377 | .desc = "MPU OFF + CORE OFF", |
| 378 | }, |
| 379 | }, |
| 380 | .state_count = ARRAY_SIZE(omap3_idle_data), |
| 381 | .safe_state_index = 0, |
| 382 | }; |
| 383 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 384 | /* Public functions */ |
| 385 | |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 386 | /** |
| 387 | * omap3_idle_init - Init routine for OMAP3 idle |
| 388 | * |
Jean Pihet | badc303 | 2011-05-09 12:02:14 +0200 | [diff] [blame] | 389 | * Registers the OMAP3 specific cpuidle driver to the cpuidle |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 390 | * framework with the valid set of states. |
| 391 | */ |
Kalle Jokiniemi | 0343371 | 2008-09-26 11:04:20 +0300 | [diff] [blame] | 392 | int __init omap3_idle_init(void) |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 393 | { |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 394 | mpu_pd = pwrdm_lookup("mpu_pwrdm"); |
Rajendra Nayak | 20b0166 | 2008-10-08 17:31:22 +0530 | [diff] [blame] | 395 | core_pd = pwrdm_lookup("core_pwrdm"); |
Kevin Hilman | e7410cf | 2010-09-08 16:37:42 -0700 | [diff] [blame] | 396 | per_pd = pwrdm_lookup("per_pwrdm"); |
| 397 | cam_pd = pwrdm_lookup("cam_pwrdm"); |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 398 | |
Daniel Lezcano | daa37ce | 2012-05-04 19:18:40 +0200 | [diff] [blame] | 399 | if (!mpu_pd || !core_pd || !per_pd || !cam_pd) |
| 400 | return -ENODEV; |
| 401 | |
Pali Rohár | 98f42221 | 2016-02-19 10:35:39 -0800 | [diff] [blame] | 402 | if (cpu_is_omap3430()) |
| 403 | return cpuidle_register(&omap3430_idle_driver, NULL); |
| 404 | else |
| 405 | return cpuidle_register(&omap3_idle_driver, NULL); |
Rajendra Nayak | 99e6a4d | 2008-10-08 17:30:58 +0530 | [diff] [blame] | 406 | } |