blob: 922675281b7aee06c54e19115a35f9b16a632998 [file] [log] [blame]
David Brownell1abb0dc2006-06-25 05:48:17 -07001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
Matthias Fuchsa2166852009-03-31 15:24:58 -07006 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
Bertrand Achardbc48b902013-04-29 16:19:26 -07007 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
David Brownell1abb0dc2006-06-25 05:48:17 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tin Huynh9c19b892016-11-30 09:57:31 +070014#include <linux/acpi.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070015#include <linux/bcd.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050016#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -030019#include <linux/of_device.h>
Wolfram Sangeb86c302012-05-29 15:07:38 -070020#include <linux/rtc/ds1307.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050021#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
Akinobu Mita445c0202016-01-25 00:22:16 +090024#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
Akinobu Mita6c6ff142016-01-31 23:10:10 +090026#include <linux/clk-provider.h>
Heiner Kallweit11e58902017-03-10 18:52:34 +010027#include <linux/regmap.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070028
David Anders40ce9722012-03-23 15:02:37 -070029/*
30 * We can't determine type by probing, but if we expect pre-Linux code
David Brownell1abb0dc2006-06-25 05:48:17 -070031 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
David Brownell1abb0dc2006-06-25 05:48:17 -070034 */
35enum ds_type {
David Brownell045e0e82007-07-17 04:04:55 -070036 ds_1307,
37 ds_1337,
38 ds_1338,
39 ds_1339,
40 ds_1340,
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -070041 ds_1388,
Wolfram Sang97f902b2009-06-17 16:26:10 -070042 ds_3231,
Stefan Agner8566f702017-03-23 16:54:57 -070043 m41t0,
David Brownell045e0e82007-07-17 04:04:55 -070044 m41t00,
Tomas Novotnyf4199f82014-12-10 15:53:57 -080045 mcp794xx,
Matthias Fuchsa2166852009-03-31 15:24:58 -070046 rx_8025,
Marek Vasutee0981b2017-06-18 22:55:28 +020047 rx_8130,
Wolfram Sang32d322b2012-03-23 15:02:36 -070048 last_ds_type /* always last */
David Anders40ce9722012-03-23 15:02:37 -070049 /* rs5c372 too? different address... */
David Brownell1abb0dc2006-06-25 05:48:17 -070050};
51
David Brownell1abb0dc2006-06-25 05:48:17 -070052
53/* RTC registers don't differ much, except for the century flag */
54#define DS1307_REG_SECS 0x00 /* 00-59 */
55# define DS1307_BIT_CH 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070056# define DS1340_BIT_nEOSC 0x80
Tomas Novotnyf4199f82014-12-10 15:53:57 -080057# define MCP794XX_BIT_ST 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070058#define DS1307_REG_MIN 0x01 /* 00-59 */
Stefan Agner8566f702017-03-23 16:54:57 -070059# define M41T0_BIT_OF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070060#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
David Brownellc065f352007-07-17 04:05:10 -070061# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
62# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
David Brownell1abb0dc2006-06-25 05:48:17 -070063# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
64# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
65#define DS1307_REG_WDAY 0x03 /* 01-07 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -080066# define MCP794XX_BIT_VBATEN 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -070067#define DS1307_REG_MDAY 0x04 /* 01-31 */
68#define DS1307_REG_MONTH 0x05 /* 01-12 */
69# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
70#define DS1307_REG_YEAR 0x06 /* 00-99 */
71
David Anders40ce9722012-03-23 15:02:37 -070072/*
73 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
David Brownell045e0e82007-07-17 04:04:55 -070074 * start at 7, and they differ a LOT. Only control and status matter for
75 * basic RTC date and time functionality; be careful using them.
David Brownell1abb0dc2006-06-25 05:48:17 -070076 */
David Brownell045e0e82007-07-17 04:04:55 -070077#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
David Brownell1abb0dc2006-06-25 05:48:17 -070078# define DS1307_BIT_OUT 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070079# define DS1338_BIT_OSF 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -070080# define DS1307_BIT_SQWE 0x10
81# define DS1307_BIT_RS1 0x02
82# define DS1307_BIT_RS0 0x01
83#define DS1337_REG_CONTROL 0x0e
84# define DS1337_BIT_nEOSC 0x80
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -070085# define DS1339_BIT_BBSQI 0x20
Wolfram Sang97f902b2009-06-17 16:26:10 -070086# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
David Brownell1abb0dc2006-06-25 05:48:17 -070087# define DS1337_BIT_RS2 0x10
88# define DS1337_BIT_RS1 0x08
89# define DS1337_BIT_INTCN 0x04
90# define DS1337_BIT_A2IE 0x02
91# define DS1337_BIT_A1IE 0x01
David Brownell045e0e82007-07-17 04:04:55 -070092#define DS1340_REG_CONTROL 0x07
93# define DS1340_BIT_OUT 0x80
94# define DS1340_BIT_FT 0x40
95# define DS1340_BIT_CALIB_SIGN 0x20
96# define DS1340_M_CALIBRATION 0x1f
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070097#define DS1340_REG_FLAG 0x09
98# define DS1340_BIT_OSF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070099#define DS1337_REG_STATUS 0x0f
100# define DS1337_BIT_OSF 0x80
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900101# define DS3231_BIT_EN32KHZ 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -0700102# define DS1337_BIT_A2I 0x02
103# define DS1337_BIT_A1I 0x01
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700104#define DS1339_REG_ALARM1_SECS 0x07
Wolfram Sangeb86c302012-05-29 15:07:38 -0700105
106#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
David Brownell1abb0dc2006-06-25 05:48:17 -0700107
Matthias Fuchsa2166852009-03-31 15:24:58 -0700108#define RX8025_REG_CTRL1 0x0e
109# define RX8025_BIT_2412 0x20
110#define RX8025_REG_CTRL2 0x0f
111# define RX8025_BIT_PON 0x10
112# define RX8025_BIT_VDET 0x40
113# define RX8025_BIT_XST 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -0700114
115
116struct ds1307 {
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700117 u8 offset; /* register's offset */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700118 u8 regs[11];
Austin Boyle9eab0a72012-03-23 15:02:38 -0700119 u16 nvram_offset;
120 struct bin_attribute *nvram;
David Brownell1abb0dc2006-06-25 05:48:17 -0700121 enum ds_type type;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700122 unsigned long flags;
123#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
124#define HAS_ALARM 1 /* bit 1 == irq claimed */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100125 struct device *dev;
126 struct regmap *regmap;
127 const char *name;
128 int irq;
David Brownell1abb0dc2006-06-25 05:48:17 -0700129 struct rtc_device *rtc;
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900130#ifdef CONFIG_COMMON_CLK
131 struct clk_hw clks[2];
132#endif
David Brownell1abb0dc2006-06-25 05:48:17 -0700133};
134
David Brownell045e0e82007-07-17 04:04:55 -0700135struct chip_desc {
David Brownell045e0e82007-07-17 04:04:55 -0700136 unsigned alarm:1;
Austin Boyle9eab0a72012-03-23 15:02:38 -0700137 u16 nvram_offset;
138 u16 nvram_size;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200139 u8 century_reg;
140 u8 century_enable_bit;
141 u8 century_bit;
Wolfram Sangeb86c302012-05-29 15:07:38 -0700142 u16 trickle_charger_reg;
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700143 u8 trickle_charger_setup;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100144 u8 (*do_trickle_setup)(struct ds1307 *, uint32_t,
145 bool);
David Brownell045e0e82007-07-17 04:04:55 -0700146};
147
Heiner Kallweit11e58902017-03-10 18:52:34 +0100148static u8 do_trickle_setup_ds1339(struct ds1307 *, uint32_t ohms, bool diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700149
150static struct chip_desc chips[last_ds_type] = {
Wolfram Sang32d322b2012-03-23 15:02:36 -0700151 [ds_1307] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700152 .nvram_offset = 8,
153 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700154 },
155 [ds_1337] = {
156 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200157 .century_reg = DS1307_REG_MONTH,
158 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700159 },
160 [ds_1338] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700161 .nvram_offset = 8,
162 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700163 },
164 [ds_1339] = {
165 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200166 .century_reg = DS1307_REG_MONTH,
167 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700168 .trickle_charger_reg = 0x10,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700169 .do_trickle_setup = &do_trickle_setup_ds1339,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700170 },
171 [ds_1340] = {
Heiner Kallweite48585d2017-06-05 17:57:33 +0200172 .century_reg = DS1307_REG_HOUR,
173 .century_enable_bit = DS1340_BIT_CENTURY_EN,
174 .century_bit = DS1340_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700175 .trickle_charger_reg = 0x08,
176 },
177 [ds_1388] = {
178 .trickle_charger_reg = 0x0a,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700179 },
180 [ds_3231] = {
181 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200182 .century_reg = DS1307_REG_MONTH,
183 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700184 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200185 [rx_8130] = {
186 .alarm = 1,
187 /* this is battery backed SRAM */
188 .nvram_offset = 0x20,
189 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
190 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800191 [mcp794xx] = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700192 .alarm = 1,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700193 /* this is battery backed SRAM */
194 .nvram_offset = 0x20,
195 .nvram_size = 0x40,
196 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700197};
David Brownell045e0e82007-07-17 04:04:55 -0700198
Jean Delvare3760f732008-04-29 23:11:40 +0200199static const struct i2c_device_id ds1307_id[] = {
200 { "ds1307", ds_1307 },
201 { "ds1337", ds_1337 },
202 { "ds1338", ds_1338 },
203 { "ds1339", ds_1339 },
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700204 { "ds1388", ds_1388 },
Jean Delvare3760f732008-04-29 23:11:40 +0200205 { "ds1340", ds_1340 },
Wolfram Sang97f902b2009-06-17 16:26:10 -0700206 { "ds3231", ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700207 { "m41t0", m41t0 },
Jean Delvare3760f732008-04-29 23:11:40 +0200208 { "m41t00", m41t00 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800209 { "mcp7940x", mcp794xx },
210 { "mcp7941x", mcp794xx },
Priyanka Jain31c17712011-06-27 16:18:04 -0700211 { "pt7c4338", ds_1307 },
Matthias Fuchsa2166852009-03-31 15:24:58 -0700212 { "rx8025", rx_8025 },
Alexandre Belloni78aaa062016-07-13 02:36:41 +0200213 { "isl12057", ds_1337 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200214 { "rx8130", rx_8130 },
Jean Delvare3760f732008-04-29 23:11:40 +0200215 { }
216};
217MODULE_DEVICE_TABLE(i2c, ds1307_id);
David Brownell1abb0dc2006-06-25 05:48:17 -0700218
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300219#ifdef CONFIG_OF
220static const struct of_device_id ds1307_of_match[] = {
221 {
222 .compatible = "dallas,ds1307",
223 .data = (void *)ds_1307
224 },
225 {
226 .compatible = "dallas,ds1337",
227 .data = (void *)ds_1337
228 },
229 {
230 .compatible = "dallas,ds1338",
231 .data = (void *)ds_1338
232 },
233 {
234 .compatible = "dallas,ds1339",
235 .data = (void *)ds_1339
236 },
237 {
238 .compatible = "dallas,ds1388",
239 .data = (void *)ds_1388
240 },
241 {
242 .compatible = "dallas,ds1340",
243 .data = (void *)ds_1340
244 },
245 {
246 .compatible = "maxim,ds3231",
247 .data = (void *)ds_3231
248 },
249 {
Alexandre Bellonidb2f8142017-04-08 17:22:02 +0200250 .compatible = "st,m41t0",
251 .data = (void *)m41t00
252 },
253 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300254 .compatible = "st,m41t00",
255 .data = (void *)m41t00
256 },
257 {
258 .compatible = "microchip,mcp7940x",
259 .data = (void *)mcp794xx
260 },
261 {
262 .compatible = "microchip,mcp7941x",
263 .data = (void *)mcp794xx
264 },
265 {
266 .compatible = "pericom,pt7c4338",
267 .data = (void *)ds_1307
268 },
269 {
270 .compatible = "epson,rx8025",
271 .data = (void *)rx_8025
272 },
273 {
274 .compatible = "isil,isl12057",
275 .data = (void *)ds_1337
276 },
277 { }
278};
279MODULE_DEVICE_TABLE(of, ds1307_of_match);
280#endif
281
Tin Huynh9c19b892016-11-30 09:57:31 +0700282#ifdef CONFIG_ACPI
283static const struct acpi_device_id ds1307_acpi_ids[] = {
284 { .id = "DS1307", .driver_data = ds_1307 },
285 { .id = "DS1337", .driver_data = ds_1337 },
286 { .id = "DS1338", .driver_data = ds_1338 },
287 { .id = "DS1339", .driver_data = ds_1339 },
288 { .id = "DS1388", .driver_data = ds_1388 },
289 { .id = "DS1340", .driver_data = ds_1340 },
290 { .id = "DS3231", .driver_data = ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700291 { .id = "M41T0", .driver_data = m41t0 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700292 { .id = "M41T00", .driver_data = m41t00 },
293 { .id = "MCP7940X", .driver_data = mcp794xx },
294 { .id = "MCP7941X", .driver_data = mcp794xx },
295 { .id = "PT7C4338", .driver_data = ds_1307 },
296 { .id = "RX8025", .driver_data = rx_8025 },
297 { .id = "ISL12057", .driver_data = ds_1337 },
298 { }
299};
300MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
301#endif
302
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700303/*
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700304 * The ds1337 and ds1339 both have two alarms, but we only use the first
305 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
306 * signal; ds1339 chips have only one alarm signal.
307 */
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500308static irqreturn_t ds1307_irq(int irq, void *dev_id)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700309{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100310 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500311 struct mutex *lock = &ds1307->rtc->ops_lock;
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200312 int stat, ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700313
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700314 mutex_lock(lock);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100315 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
316 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700317 goto out;
318
319 if (stat & DS1337_BIT_A1I) {
320 stat &= ~DS1337_BIT_A1I;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100321 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700322
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200323 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
324 DS1337_BIT_A1IE, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100325 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700326 goto out;
327
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700328 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700329 }
330
331out:
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700332 mutex_unlock(lock);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700333
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700334 return IRQ_HANDLED;
335}
336
337/*----------------------------------------------------------------------*/
338
David Brownell1abb0dc2006-06-25 05:48:17 -0700339static int ds1307_get_time(struct device *dev, struct rtc_time *t)
340{
341 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100342 int tmp, ret;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200343 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700344
David Brownell045e0e82007-07-17 04:04:55 -0700345 /* read the RTC date and time registers all at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100346 ret = regmap_bulk_read(ds1307->regmap, ds1307->offset, ds1307->regs, 7);
347 if (ret) {
348 dev_err(dev, "%s error %d\n", "read", ret);
349 return ret;
David Brownell1abb0dc2006-06-25 05:48:17 -0700350 }
351
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800352 dev_dbg(dev, "%s: %7ph\n", "read", ds1307->regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700353
Stefan Agner8566f702017-03-23 16:54:57 -0700354 /* if oscillator fail bit is set, no data can be trusted */
355 if (ds1307->type == m41t0 &&
356 ds1307->regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
357 dev_warn_once(dev, "oscillator failed, set time!\n");
358 return -EINVAL;
359 }
360
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700361 t->tm_sec = bcd2bin(ds1307->regs[DS1307_REG_SECS] & 0x7f);
362 t->tm_min = bcd2bin(ds1307->regs[DS1307_REG_MIN] & 0x7f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700363 tmp = ds1307->regs[DS1307_REG_HOUR] & 0x3f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700364 t->tm_hour = bcd2bin(tmp);
365 t->tm_wday = bcd2bin(ds1307->regs[DS1307_REG_WDAY] & 0x07) - 1;
366 t->tm_mday = bcd2bin(ds1307->regs[DS1307_REG_MDAY] & 0x3f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700367 tmp = ds1307->regs[DS1307_REG_MONTH] & 0x1f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700368 t->tm_mon = bcd2bin(tmp) - 1;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700369 t->tm_year = bcd2bin(ds1307->regs[DS1307_REG_YEAR]) + 100;
David Brownell1abb0dc2006-06-25 05:48:17 -0700370
Heiner Kallweite48585d2017-06-05 17:57:33 +0200371 if (ds1307->regs[chip->century_reg] & chip->century_bit &&
372 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
373 t->tm_year += 100;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200374
David Brownell1abb0dc2006-06-25 05:48:17 -0700375 dev_dbg(dev, "%s secs=%d, mins=%d, "
376 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
377 "read", t->tm_sec, t->tm_min,
378 t->tm_hour, t->tm_mday,
379 t->tm_mon, t->tm_year, t->tm_wday);
380
David Brownell045e0e82007-07-17 04:04:55 -0700381 /* initial clock setting can be undefined */
382 return rtc_valid_tm(t);
David Brownell1abb0dc2006-06-25 05:48:17 -0700383}
384
385static int ds1307_set_time(struct device *dev, struct rtc_time *t)
386{
387 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweite48585d2017-06-05 17:57:33 +0200388 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700389 int result;
390 int tmp;
391 u8 *buf = ds1307->regs;
392
393 dev_dbg(dev, "%s secs=%d, mins=%d, "
394 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
Jeff Garzik11966ad2006-10-04 04:41:53 -0400395 "write", t->tm_sec, t->tm_min,
396 t->tm_hour, t->tm_mday,
397 t->tm_mon, t->tm_year, t->tm_wday);
David Brownell1abb0dc2006-06-25 05:48:17 -0700398
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200399 if (t->tm_year < 100)
400 return -EINVAL;
401
Heiner Kallweite48585d2017-06-05 17:57:33 +0200402#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
403 if (t->tm_year > (chip->century_bit ? 299 : 199))
404 return -EINVAL;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200405#else
Heiner Kallweite48585d2017-06-05 17:57:33 +0200406 if (t->tm_year > 199)
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200407 return -EINVAL;
408#endif
409
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700410 buf[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
411 buf[DS1307_REG_MIN] = bin2bcd(t->tm_min);
412 buf[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
413 buf[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
414 buf[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
415 buf[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
David Brownell1abb0dc2006-06-25 05:48:17 -0700416
417 /* assume 20YY not 19YY */
418 tmp = t->tm_year - 100;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700419 buf[DS1307_REG_YEAR] = bin2bcd(tmp);
David Brownell1abb0dc2006-06-25 05:48:17 -0700420
Heiner Kallweite48585d2017-06-05 17:57:33 +0200421 if (chip->century_enable_bit)
422 buf[chip->century_reg] |= chip->century_enable_bit;
423 if (t->tm_year > 199 && chip->century_bit)
424 buf[chip->century_reg] |= chip->century_bit;
425
426 if (ds1307->type == mcp794xx) {
David Anders40ce9722012-03-23 15:02:37 -0700427 /*
428 * these bits were cleared when preparing the date/time
429 * values and need to be set again before writing the
430 * buffer out to the device.
431 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800432 buf[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
433 buf[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -0700434 }
David Brownell1abb0dc2006-06-25 05:48:17 -0700435
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800436 dev_dbg(dev, "%s: %7ph\n", "write", buf);
David Brownell1abb0dc2006-06-25 05:48:17 -0700437
Heiner Kallweit11e58902017-03-10 18:52:34 +0100438 result = regmap_bulk_write(ds1307->regmap, ds1307->offset, buf, 7);
439 if (result) {
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800440 dev_err(dev, "%s error %d\n", "write", result);
441 return result;
David Brownell1abb0dc2006-06-25 05:48:17 -0700442 }
443 return 0;
444}
445
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800446static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700447{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100448 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700449 int ret;
450
451 if (!test_bit(HAS_ALARM, &ds1307->flags))
452 return -EINVAL;
453
454 /* read all ALARM1, ALARM2, and status registers at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100455 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
456 ds1307->regs, 9);
457 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700458 dev_err(dev, "%s error %d\n", "alarm read", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100459 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700460 }
461
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100462 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
463 &ds1307->regs[0], &ds1307->regs[4], &ds1307->regs[7]);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700464
David Anders40ce9722012-03-23 15:02:37 -0700465 /*
466 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700467 * and that all four fields are checked matches
468 */
469 t->time.tm_sec = bcd2bin(ds1307->regs[0] & 0x7f);
470 t->time.tm_min = bcd2bin(ds1307->regs[1] & 0x7f);
471 t->time.tm_hour = bcd2bin(ds1307->regs[2] & 0x3f);
472 t->time.tm_mday = bcd2bin(ds1307->regs[3] & 0x3f);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700473
474 /* ... and status */
475 t->enabled = !!(ds1307->regs[7] & DS1337_BIT_A1IE);
476 t->pending = !!(ds1307->regs[8] & DS1337_BIT_A1I);
477
478 dev_dbg(dev, "%s secs=%d, mins=%d, "
479 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
480 "alarm read", t->time.tm_sec, t->time.tm_min,
481 t->time.tm_hour, t->time.tm_mday,
482 t->enabled, t->pending);
483
484 return 0;
485}
486
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800487static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700488{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100489 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700490 unsigned char *buf = ds1307->regs;
491 u8 control, status;
492 int ret;
493
494 if (!test_bit(HAS_ALARM, &ds1307->flags))
495 return -EINVAL;
496
497 dev_dbg(dev, "%s secs=%d, mins=%d, "
498 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
499 "alarm set", t->time.tm_sec, t->time.tm_min,
500 t->time.tm_hour, t->time.tm_mday,
501 t->enabled, t->pending);
502
503 /* read current status of both alarms and the chip */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100504 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
505 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700506 dev_err(dev, "%s error %d\n", "alarm write", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100507 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700508 }
509 control = ds1307->regs[7];
510 status = ds1307->regs[8];
511
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100512 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
513 &ds1307->regs[0], &ds1307->regs[4], control, status);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700514
515 /* set ALARM1, using 24 hour and day-of-month modes */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700516 buf[0] = bin2bcd(t->time.tm_sec);
517 buf[1] = bin2bcd(t->time.tm_min);
518 buf[2] = bin2bcd(t->time.tm_hour);
519 buf[3] = bin2bcd(t->time.tm_mday);
520
521 /* set ALARM2 to non-garbage */
522 buf[4] = 0;
523 buf[5] = 0;
524 buf[6] = 0;
525
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200526 /* disable alarms */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700527 buf[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700528 buf[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
529
Heiner Kallweit11e58902017-03-10 18:52:34 +0100530 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
531 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700532 dev_err(dev, "can't set alarm time\n");
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800533 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700534 }
535
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200536 /* optionally enable ALARM1 */
537 if (t->enabled) {
538 dev_dbg(dev, "alarm IRQ armed\n");
539 buf[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100540 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, buf[7]);
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200541 }
542
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700543 return 0;
544}
545
John Stultz16380c12011-02-02 17:02:41 -0800546static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700547{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100548 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700549
John Stultz16380c12011-02-02 17:02:41 -0800550 if (!test_bit(HAS_ALARM, &ds1307->flags))
551 return -ENOTTY;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700552
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200553 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
554 DS1337_BIT_A1IE,
555 enabled ? DS1337_BIT_A1IE : 0);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700556}
557
David Brownellff8371a2006-09-30 23:28:17 -0700558static const struct rtc_class_ops ds13xx_rtc_ops = {
David Brownell1abb0dc2006-06-25 05:48:17 -0700559 .read_time = ds1307_get_time,
560 .set_time = ds1307_set_time,
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800561 .read_alarm = ds1337_read_alarm,
562 .set_alarm = ds1337_set_alarm,
John Stultz16380c12011-02-02 17:02:41 -0800563 .alarm_irq_enable = ds1307_alarm_irq_enable,
David Brownell1abb0dc2006-06-25 05:48:17 -0700564};
565
David Brownell682d73f2007-11-14 16:58:32 -0800566/*----------------------------------------------------------------------*/
567
Simon Guinot1d1945d2014-04-03 14:49:55 -0700568/*
Marek Vasutee0981b2017-06-18 22:55:28 +0200569 * Alarm support for rx8130 devices.
570 */
571
572#define RX8130_REG_ALARM_MIN 0x07
573#define RX8130_REG_ALARM_HOUR 0x08
574#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
575#define RX8130_REG_EXTENSION 0x0c
576#define RX8130_REG_EXTENSION_WADA (1 << 3)
577#define RX8130_REG_FLAG 0x0d
578#define RX8130_REG_FLAG_AF (1 << 3)
579#define RX8130_REG_CONTROL0 0x0e
580#define RX8130_REG_CONTROL0_AIE (1 << 3)
581
582static irqreturn_t rx8130_irq(int irq, void *dev_id)
583{
584 struct ds1307 *ds1307 = dev_id;
585 struct mutex *lock = &ds1307->rtc->ops_lock;
586 u8 ctl[3];
587 int ret;
588
589 mutex_lock(lock);
590
591 /* Read control registers. */
592 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
593 if (ret < 0)
594 goto out;
595 if (!(ctl[1] & RX8130_REG_FLAG_AF))
596 goto out;
597 ctl[1] &= ~RX8130_REG_FLAG_AF;
598 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
599
600 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
601 if (ret < 0)
602 goto out;
603
604 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
605
606out:
607 mutex_unlock(lock);
608
609 return IRQ_HANDLED;
610}
611
612static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
613{
614 struct ds1307 *ds1307 = dev_get_drvdata(dev);
615 u8 ald[3], ctl[3];
616 int ret;
617
618 if (!test_bit(HAS_ALARM, &ds1307->flags))
619 return -EINVAL;
620
621 /* Read alarm registers. */
622 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
623 if (ret < 0)
624 return ret;
625
626 /* Read control registers. */
627 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
628 if (ret < 0)
629 return ret;
630
631 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
632 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
633
634 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
635 t->time.tm_sec = -1;
636 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
637 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
638 t->time.tm_wday = -1;
639 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
640 t->time.tm_mon = -1;
641 t->time.tm_year = -1;
642 t->time.tm_yday = -1;
643 t->time.tm_isdst = -1;
644
645 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
646 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
647 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
648
649 return 0;
650}
651
652static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
653{
654 struct ds1307 *ds1307 = dev_get_drvdata(dev);
655 u8 ald[3], ctl[3];
656 int ret;
657
658 if (!test_bit(HAS_ALARM, &ds1307->flags))
659 return -EINVAL;
660
661 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
662 "enabled=%d pending=%d\n", __func__,
663 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
664 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
665 t->enabled, t->pending);
666
667 /* Read control registers. */
668 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
669 if (ret < 0)
670 return ret;
671
672 ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
673 ctl[1] |= RX8130_REG_FLAG_AF;
674 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
675
676 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
677 if (ret < 0)
678 return ret;
679
680 /* Hardware alarm precision is 1 minute! */
681 ald[0] = bin2bcd(t->time.tm_min);
682 ald[1] = bin2bcd(t->time.tm_hour);
683 ald[2] = bin2bcd(t->time.tm_mday);
684
685 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
686 if (ret < 0)
687 return ret;
688
689 if (!t->enabled)
690 return 0;
691
692 ctl[2] |= RX8130_REG_CONTROL0_AIE;
693
694 return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
695}
696
697static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
698{
699 struct ds1307 *ds1307 = dev_get_drvdata(dev);
700 int ret, reg;
701
702 if (!test_bit(HAS_ALARM, &ds1307->flags))
703 return -EINVAL;
704
705 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
706 if (ret < 0)
707 return ret;
708
709 if (enabled)
710 reg |= RX8130_REG_CONTROL0_AIE;
711 else
712 reg &= ~RX8130_REG_CONTROL0_AIE;
713
714 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
715}
716
717static const struct rtc_class_ops rx8130_rtc_ops = {
718 .read_time = ds1307_get_time,
719 .set_time = ds1307_set_time,
720 .read_alarm = rx8130_read_alarm,
721 .set_alarm = rx8130_set_alarm,
722 .alarm_irq_enable = rx8130_alarm_irq_enable,
723};
724
725/*----------------------------------------------------------------------*/
726
727/*
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800728 * Alarm support for mcp794xx devices.
Simon Guinot1d1945d2014-04-03 14:49:55 -0700729 */
730
Keerthye29385f2016-06-01 16:19:07 +0530731#define MCP794XX_REG_WEEKDAY 0x3
732#define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800733#define MCP794XX_REG_CONTROL 0x07
734# define MCP794XX_BIT_ALM0_EN 0x10
735# define MCP794XX_BIT_ALM1_EN 0x20
736#define MCP794XX_REG_ALARM0_BASE 0x0a
737#define MCP794XX_REG_ALARM0_CTRL 0x0d
738#define MCP794XX_REG_ALARM1_BASE 0x11
739#define MCP794XX_REG_ALARM1_CTRL 0x14
740# define MCP794XX_BIT_ALMX_IF (1 << 3)
741# define MCP794XX_BIT_ALMX_C0 (1 << 4)
742# define MCP794XX_BIT_ALMX_C1 (1 << 5)
743# define MCP794XX_BIT_ALMX_C2 (1 << 6)
744# define MCP794XX_BIT_ALMX_POL (1 << 7)
745# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
746 MCP794XX_BIT_ALMX_C1 | \
747 MCP794XX_BIT_ALMX_C2)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700748
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500749static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700750{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100751 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500752 struct mutex *lock = &ds1307->rtc->ops_lock;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700753 int reg, ret;
754
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500755 mutex_lock(lock);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700756
757 /* Check and clear alarm 0 interrupt flag. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100758 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
759 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700760 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800761 if (!(reg & MCP794XX_BIT_ALMX_IF))
Simon Guinot1d1945d2014-04-03 14:49:55 -0700762 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800763 reg &= ~MCP794XX_BIT_ALMX_IF;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100764 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
765 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700766 goto out;
767
768 /* Disable alarm 0. */
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200769 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
770 MCP794XX_BIT_ALM0_EN, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100771 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700772 goto out;
773
774 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
775
776out:
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500777 mutex_unlock(lock);
778
779 return IRQ_HANDLED;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700780}
781
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800782static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700783{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100784 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700785 u8 *regs = ds1307->regs;
786 int ret;
787
788 if (!test_bit(HAS_ALARM, &ds1307->flags))
789 return -EINVAL;
790
791 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100792 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
793 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700794 return ret;
795
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800796 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700797
798 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
799 t->time.tm_sec = bcd2bin(ds1307->regs[3] & 0x7f);
800 t->time.tm_min = bcd2bin(ds1307->regs[4] & 0x7f);
801 t->time.tm_hour = bcd2bin(ds1307->regs[5] & 0x3f);
802 t->time.tm_wday = bcd2bin(ds1307->regs[6] & 0x7) - 1;
803 t->time.tm_mday = bcd2bin(ds1307->regs[7] & 0x3f);
804 t->time.tm_mon = bcd2bin(ds1307->regs[8] & 0x1f) - 1;
805 t->time.tm_year = -1;
806 t->time.tm_yday = -1;
807 t->time.tm_isdst = -1;
808
809 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
810 "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
811 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
812 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800813 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_POL),
814 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_IF),
815 (ds1307->regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700816
817 return 0;
818}
819
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800820static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700821{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100822 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700823 unsigned char *regs = ds1307->regs;
824 int ret;
825
826 if (!test_bit(HAS_ALARM, &ds1307->flags))
827 return -EINVAL;
828
829 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
830 "enabled=%d pending=%d\n", __func__,
831 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
832 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
833 t->enabled, t->pending);
834
835 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100836 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
837 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700838 return ret;
839
840 /* Set alarm 0, using 24-hour and day-of-month modes. */
841 regs[3] = bin2bcd(t->time.tm_sec);
842 regs[4] = bin2bcd(t->time.tm_min);
843 regs[5] = bin2bcd(t->time.tm_hour);
Tero Kristo62c8c202015-10-23 09:29:57 +0300844 regs[6] = bin2bcd(t->time.tm_wday + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700845 regs[7] = bin2bcd(t->time.tm_mday);
Tero Kristo62c8c202015-10-23 09:29:57 +0300846 regs[8] = bin2bcd(t->time.tm_mon + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700847
848 /* Clear the alarm 0 interrupt flag. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800849 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700850 /* Set alarm match: second, minute, hour, day, date, month. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800851 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
Nishanth Menone3edd672015-04-20 19:51:34 -0500852 /* Disable interrupt. We will not enable until completely programmed */
853 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700854
Heiner Kallweit11e58902017-03-10 18:52:34 +0100855 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
856 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700857 return ret;
858
Nishanth Menone3edd672015-04-20 19:51:34 -0500859 if (!t->enabled)
860 return 0;
861 regs[0] |= MCP794XX_BIT_ALM0_EN;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100862 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700863}
864
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800865static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700866{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100867 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700868
869 if (!test_bit(HAS_ALARM, &ds1307->flags))
870 return -EINVAL;
871
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200872 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
873 MCP794XX_BIT_ALM0_EN,
874 enabled ? MCP794XX_BIT_ALM0_EN : 0);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700875}
876
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800877static const struct rtc_class_ops mcp794xx_rtc_ops = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700878 .read_time = ds1307_get_time,
879 .set_time = ds1307_set_time,
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800880 .read_alarm = mcp794xx_read_alarm,
881 .set_alarm = mcp794xx_set_alarm,
882 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
Simon Guinot1d1945d2014-04-03 14:49:55 -0700883};
884
885/*----------------------------------------------------------------------*/
886
David Brownell682d73f2007-11-14 16:58:32 -0800887static ssize_t
Chris Wright2c3c8be2010-05-12 18:28:57 -0700888ds1307_nvram_read(struct file *filp, struct kobject *kobj,
889 struct bin_attribute *attr,
David Brownell682d73f2007-11-14 16:58:32 -0800890 char *buf, loff_t off, size_t count)
891{
David Brownell682d73f2007-11-14 16:58:32 -0800892 struct ds1307 *ds1307;
David Brownell682d73f2007-11-14 16:58:32 -0800893 int result;
894
Heiner Kallweit11e58902017-03-10 18:52:34 +0100895 ds1307 = dev_get_drvdata(kobj_to_dev(kobj));
David Brownell682d73f2007-11-14 16:58:32 -0800896
Heiner Kallweit11e58902017-03-10 18:52:34 +0100897 result = regmap_bulk_read(ds1307->regmap, ds1307->nvram_offset + off,
898 buf, count);
899 if (result)
900 dev_err(ds1307->dev, "%s error %d\n", "nvram read", result);
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800901 return result;
David Brownell682d73f2007-11-14 16:58:32 -0800902}
903
904static ssize_t
Chris Wright2c3c8be2010-05-12 18:28:57 -0700905ds1307_nvram_write(struct file *filp, struct kobject *kobj,
906 struct bin_attribute *attr,
David Brownell682d73f2007-11-14 16:58:32 -0800907 char *buf, loff_t off, size_t count)
908{
Ed Swierk30e7b032009-03-31 15:24:56 -0700909 struct ds1307 *ds1307;
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800910 int result;
David Brownell682d73f2007-11-14 16:58:32 -0800911
Heiner Kallweit11e58902017-03-10 18:52:34 +0100912 ds1307 = dev_get_drvdata(kobj_to_dev(kobj));
David Brownell682d73f2007-11-14 16:58:32 -0800913
Heiner Kallweit11e58902017-03-10 18:52:34 +0100914 result = regmap_bulk_write(ds1307->regmap, ds1307->nvram_offset + off,
915 buf, count);
916 if (result) {
917 dev_err(ds1307->dev, "%s error %d\n", "nvram write", result);
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800918 return result;
919 }
920 return count;
David Brownell682d73f2007-11-14 16:58:32 -0800921}
922
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700923
David Brownell682d73f2007-11-14 16:58:32 -0800924/*----------------------------------------------------------------------*/
925
Heiner Kallweit11e58902017-03-10 18:52:34 +0100926static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700927 uint32_t ohms, bool diode)
928{
929 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
930 DS1307_TRICKLE_CHARGER_NO_DIODE;
931
932 switch (ohms) {
933 case 250:
934 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
935 break;
936 case 2000:
937 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
938 break;
939 case 4000:
940 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
941 break;
942 default:
Heiner Kallweit11e58902017-03-10 18:52:34 +0100943 dev_warn(ds1307->dev,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700944 "Unsupported ohm value %u in dt\n", ohms);
945 return 0;
946 }
947 return setup;
948}
949
Heiner Kallweit11e58902017-03-10 18:52:34 +0100950static void ds1307_trickle_init(struct ds1307 *ds1307,
Tin Huynh9c19b892016-11-30 09:57:31 +0700951 struct chip_desc *chip)
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700952{
953 uint32_t ohms = 0;
954 bool diode = true;
955
956 if (!chip->do_trickle_setup)
957 goto out;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100958 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
959 &ohms))
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700960 goto out;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100961 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700962 diode = false;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100963 chip->trickle_charger_setup = chip->do_trickle_setup(ds1307,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700964 ohms, diode);
965out:
966 return;
967}
968
Akinobu Mita445c0202016-01-25 00:22:16 +0900969/*----------------------------------------------------------------------*/
970
971#ifdef CONFIG_RTC_DRV_DS1307_HWMON
972
973/*
974 * Temperature sensor support for ds3231 devices.
975 */
976
977#define DS3231_REG_TEMPERATURE 0x11
978
979/*
980 * A user-initiated temperature conversion is not started by this function,
981 * so the temperature is updated once every 64 seconds.
982 */
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +0900983static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
Akinobu Mita445c0202016-01-25 00:22:16 +0900984{
985 struct ds1307 *ds1307 = dev_get_drvdata(dev);
986 u8 temp_buf[2];
987 s16 temp;
988 int ret;
989
Heiner Kallweit11e58902017-03-10 18:52:34 +0100990 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
991 temp_buf, sizeof(temp_buf));
992 if (ret)
Akinobu Mita445c0202016-01-25 00:22:16 +0900993 return ret;
Akinobu Mita445c0202016-01-25 00:22:16 +0900994 /*
995 * Temperature is represented as a 10-bit code with a resolution of
996 * 0.25 degree celsius and encoded in two's complement format.
997 */
998 temp = (temp_buf[0] << 8) | temp_buf[1];
999 temp >>= 6;
1000 *mC = temp * 250;
1001
1002 return 0;
1003}
1004
1005static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1006 struct device_attribute *attr, char *buf)
1007{
1008 int ret;
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001009 s32 temp;
Akinobu Mita445c0202016-01-25 00:22:16 +09001010
1011 ret = ds3231_hwmon_read_temp(dev, &temp);
1012 if (ret)
1013 return ret;
1014
1015 return sprintf(buf, "%d\n", temp);
1016}
1017static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
1018 NULL, 0);
1019
1020static struct attribute *ds3231_hwmon_attrs[] = {
1021 &sensor_dev_attr_temp1_input.dev_attr.attr,
1022 NULL,
1023};
1024ATTRIBUTE_GROUPS(ds3231_hwmon);
1025
1026static void ds1307_hwmon_register(struct ds1307 *ds1307)
1027{
1028 struct device *dev;
1029
1030 if (ds1307->type != ds_3231)
1031 return;
1032
Heiner Kallweit11e58902017-03-10 18:52:34 +01001033 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
Akinobu Mita445c0202016-01-25 00:22:16 +09001034 ds1307, ds3231_hwmon_groups);
1035 if (IS_ERR(dev)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001036 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1037 PTR_ERR(dev));
Akinobu Mita445c0202016-01-25 00:22:16 +09001038 }
1039}
1040
1041#else
1042
1043static void ds1307_hwmon_register(struct ds1307 *ds1307)
1044{
1045}
1046
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001047#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1048
1049/*----------------------------------------------------------------------*/
1050
1051/*
1052 * Square-wave output support for DS3231
1053 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1054 */
1055#ifdef CONFIG_COMMON_CLK
1056
1057enum {
1058 DS3231_CLK_SQW = 0,
1059 DS3231_CLK_32KHZ,
1060};
1061
1062#define clk_sqw_to_ds1307(clk) \
1063 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1064#define clk_32khz_to_ds1307(clk) \
1065 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1066
1067static int ds3231_clk_sqw_rates[] = {
1068 1,
1069 1024,
1070 4096,
1071 8192,
1072};
1073
1074static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1075{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001076 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001077 int ret;
1078
1079 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001080 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1081 mask, value);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001082 mutex_unlock(lock);
1083
1084 return ret;
1085}
1086
1087static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1088 unsigned long parent_rate)
1089{
1090 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001091 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001092 int rate_sel = 0;
1093
Heiner Kallweit11e58902017-03-10 18:52:34 +01001094 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1095 if (ret)
1096 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001097 if (control & DS1337_BIT_RS1)
1098 rate_sel += 1;
1099 if (control & DS1337_BIT_RS2)
1100 rate_sel += 2;
1101
1102 return ds3231_clk_sqw_rates[rate_sel];
1103}
1104
1105static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1106 unsigned long *prate)
1107{
1108 int i;
1109
1110 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1111 if (ds3231_clk_sqw_rates[i] <= rate)
1112 return ds3231_clk_sqw_rates[i];
1113 }
1114
1115 return 0;
1116}
1117
1118static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1119 unsigned long parent_rate)
1120{
1121 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1122 int control = 0;
1123 int rate_sel;
1124
1125 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1126 rate_sel++) {
1127 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1128 break;
1129 }
1130
1131 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1132 return -EINVAL;
1133
1134 if (rate_sel & 1)
1135 control |= DS1337_BIT_RS1;
1136 if (rate_sel & 2)
1137 control |= DS1337_BIT_RS2;
1138
1139 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1140 control);
1141}
1142
1143static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1144{
1145 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1146
1147 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1148}
1149
1150static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1151{
1152 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1153
1154 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1155}
1156
1157static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1158{
1159 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001160 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001161
Heiner Kallweit11e58902017-03-10 18:52:34 +01001162 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1163 if (ret)
1164 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001165
1166 return !(control & DS1337_BIT_INTCN);
1167}
1168
1169static const struct clk_ops ds3231_clk_sqw_ops = {
1170 .prepare = ds3231_clk_sqw_prepare,
1171 .unprepare = ds3231_clk_sqw_unprepare,
1172 .is_prepared = ds3231_clk_sqw_is_prepared,
1173 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1174 .round_rate = ds3231_clk_sqw_round_rate,
1175 .set_rate = ds3231_clk_sqw_set_rate,
1176};
1177
1178static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1179 unsigned long parent_rate)
1180{
1181 return 32768;
1182}
1183
1184static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1185{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001186 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001187 int ret;
1188
1189 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001190 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1191 DS3231_BIT_EN32KHZ,
1192 enable ? DS3231_BIT_EN32KHZ : 0);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001193 mutex_unlock(lock);
1194
1195 return ret;
1196}
1197
1198static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1199{
1200 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1201
1202 return ds3231_clk_32khz_control(ds1307, true);
1203}
1204
1205static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1206{
1207 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1208
1209 ds3231_clk_32khz_control(ds1307, false);
1210}
1211
1212static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1213{
1214 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001215 int status, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001216
Heiner Kallweit11e58902017-03-10 18:52:34 +01001217 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1218 if (ret)
1219 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001220
1221 return !!(status & DS3231_BIT_EN32KHZ);
1222}
1223
1224static const struct clk_ops ds3231_clk_32khz_ops = {
1225 .prepare = ds3231_clk_32khz_prepare,
1226 .unprepare = ds3231_clk_32khz_unprepare,
1227 .is_prepared = ds3231_clk_32khz_is_prepared,
1228 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1229};
1230
1231static struct clk_init_data ds3231_clks_init[] = {
1232 [DS3231_CLK_SQW] = {
1233 .name = "ds3231_clk_sqw",
1234 .ops = &ds3231_clk_sqw_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001235 },
1236 [DS3231_CLK_32KHZ] = {
1237 .name = "ds3231_clk_32khz",
1238 .ops = &ds3231_clk_32khz_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001239 },
1240};
1241
1242static int ds3231_clks_register(struct ds1307 *ds1307)
1243{
Heiner Kallweit11e58902017-03-10 18:52:34 +01001244 struct device_node *node = ds1307->dev->of_node;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001245 struct clk_onecell_data *onecell;
1246 int i;
1247
Heiner Kallweit11e58902017-03-10 18:52:34 +01001248 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001249 if (!onecell)
1250 return -ENOMEM;
1251
1252 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001253 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1254 sizeof(onecell->clks[0]), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001255 if (!onecell->clks)
1256 return -ENOMEM;
1257
1258 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1259 struct clk_init_data init = ds3231_clks_init[i];
1260
1261 /*
1262 * Interrupt signal due to alarm conditions and square-wave
1263 * output share same pin, so don't initialize both.
1264 */
1265 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1266 continue;
1267
1268 /* optional override of the clockname */
1269 of_property_read_string_index(node, "clock-output-names", i,
1270 &init.name);
1271 ds1307->clks[i].init = &init;
1272
Heiner Kallweit11e58902017-03-10 18:52:34 +01001273 onecell->clks[i] = devm_clk_register(ds1307->dev,
1274 &ds1307->clks[i]);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001275 if (IS_ERR(onecell->clks[i]))
1276 return PTR_ERR(onecell->clks[i]);
1277 }
1278
1279 if (!node)
1280 return 0;
1281
1282 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1283
1284 return 0;
1285}
1286
1287static void ds1307_clks_register(struct ds1307 *ds1307)
1288{
1289 int ret;
1290
1291 if (ds1307->type != ds_3231)
1292 return;
1293
1294 ret = ds3231_clks_register(ds1307);
1295 if (ret) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001296 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1297 ret);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001298 }
1299}
1300
1301#else
1302
1303static void ds1307_clks_register(struct ds1307 *ds1307)
1304{
1305}
1306
1307#endif /* CONFIG_COMMON_CLK */
Akinobu Mita445c0202016-01-25 00:22:16 +09001308
Heiner Kallweit11e58902017-03-10 18:52:34 +01001309static const struct regmap_config regmap_config = {
1310 .reg_bits = 8,
1311 .val_bits = 8,
1312 .max_register = 0x12,
1313};
1314
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001315static int ds1307_probe(struct i2c_client *client,
1316 const struct i2c_device_id *id)
David Brownell1abb0dc2006-06-25 05:48:17 -07001317{
1318 struct ds1307 *ds1307;
1319 int err = -ENODEV;
Keerthye29385f2016-06-01 16:19:07 +05301320 int tmp, wday;
Tin Huynh9c19b892016-11-30 09:57:31 +07001321 struct chip_desc *chip;
Peter Senna Tschudinc8b18da2013-11-12 15:10:59 -08001322 bool want_irq = false;
Michael Lange8bc2a402016-01-21 18:10:16 +01001323 bool ds1307_can_wakeup_device = false;
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001324 unsigned char *buf;
Jingoo Han01ce8932013-11-12 15:10:41 -08001325 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
Keerthye29385f2016-06-01 16:19:07 +05301326 struct rtc_time tm;
1327 unsigned long timestamp;
1328
Felipe Balbi2fb07a12015-06-23 11:15:10 -05001329 irq_handler_t irq_handler = ds1307_irq;
1330
Wolfram Sang97f902b2009-06-17 16:26:10 -07001331 static const int bbsqi_bitpos[] = {
1332 [ds_1337] = 0,
1333 [ds_1339] = DS1339_BIT_BBSQI,
1334 [ds_3231] = DS3231_BIT_BBSQW,
1335 };
Simon Guinot1d1945d2014-04-03 14:49:55 -07001336 const struct rtc_class_ops *rtc_ops = &ds13xx_rtc_ops;
David Brownell1abb0dc2006-06-25 05:48:17 -07001337
Jingoo Hanedca66d2013-07-03 15:07:05 -07001338 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
David Anders40ce9722012-03-23 15:02:37 -07001339 if (!ds1307)
David Brownellc065f352007-07-17 04:05:10 -07001340 return -ENOMEM;
David Brownell045e0e82007-07-17 04:04:55 -07001341
Heiner Kallweit11e58902017-03-10 18:52:34 +01001342 dev_set_drvdata(&client->dev, ds1307);
1343 ds1307->dev = &client->dev;
1344 ds1307->name = client->name;
1345 ds1307->irq = client->irq;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001346
Heiner Kallweit11e58902017-03-10 18:52:34 +01001347 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1348 if (IS_ERR(ds1307->regmap)) {
1349 dev_err(ds1307->dev, "regmap allocation failed\n");
1350 return PTR_ERR(ds1307->regmap);
1351 }
1352
1353 i2c_set_clientdata(client, ds1307);
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001354
1355 if (client->dev.of_node) {
1356 ds1307->type = (enum ds_type)
1357 of_device_get_match_data(&client->dev);
1358 chip = &chips[ds1307->type];
1359 } else if (id) {
Tin Huynh9c19b892016-11-30 09:57:31 +07001360 chip = &chips[id->driver_data];
1361 ds1307->type = id->driver_data;
1362 } else {
1363 const struct acpi_device_id *acpi_id;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001364
Tin Huynh9c19b892016-11-30 09:57:31 +07001365 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
Heiner Kallweit11e58902017-03-10 18:52:34 +01001366 ds1307->dev);
Tin Huynh9c19b892016-11-30 09:57:31 +07001367 if (!acpi_id)
1368 return -ENODEV;
1369 chip = &chips[acpi_id->driver_data];
1370 ds1307->type = acpi_id->driver_data;
1371 }
1372
1373 if (!pdata)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001374 ds1307_trickle_init(ds1307, chip);
Tin Huynh9c19b892016-11-30 09:57:31 +07001375 else if (pdata->trickle_charger_setup)
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001376 chip->trickle_charger_setup = pdata->trickle_charger_setup;
1377
1378 if (chip->trickle_charger_setup && chip->trickle_charger_reg) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001379 dev_dbg(ds1307->dev,
1380 "writing trickle charger info 0x%x to 0x%x\n",
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001381 DS13XX_TRICKLE_CHARGER_MAGIC | chip->trickle_charger_setup,
1382 chip->trickle_charger_reg);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001383 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001384 DS13XX_TRICKLE_CHARGER_MAGIC |
1385 chip->trickle_charger_setup);
1386 }
Wolfram Sangeb86c302012-05-29 15:07:38 -07001387
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001388 buf = ds1307->regs;
David Brownell045e0e82007-07-17 04:04:55 -07001389
Michael Lange8bc2a402016-01-21 18:10:16 +01001390#ifdef CONFIG_OF
1391/*
1392 * For devices with no IRQ directly connected to the SoC, the RTC chip
1393 * can be forced as a wakeup source by stating that explicitly in
1394 * the device's .dts file using the "wakeup-source" boolean property.
1395 * If the "wakeup-source" property is set, don't request an IRQ.
1396 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1397 * if supported by the RTC.
1398 */
1399 if (of_property_read_bool(client->dev.of_node, "wakeup-source")) {
1400 ds1307_can_wakeup_device = true;
1401 }
Alexandre Belloni78aaa062016-07-13 02:36:41 +02001402 /* Intersil ISL12057 DT backward compatibility */
1403 if (of_property_read_bool(client->dev.of_node,
1404 "isil,irq2-can-wakeup-machine")) {
1405 ds1307_can_wakeup_device = true;
1406 }
Michael Lange8bc2a402016-01-21 18:10:16 +01001407#endif
1408
David Brownell045e0e82007-07-17 04:04:55 -07001409 switch (ds1307->type) {
1410 case ds_1337:
1411 case ds_1339:
Wolfram Sang97f902b2009-06-17 16:26:10 -07001412 case ds_3231:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001413 /* get registers that the "rtc" read below won't read... */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001414 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1415 buf, 2);
1416 if (err) {
1417 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001418 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001419 }
1420
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001421 /* oscillator off? turn it on, so clock can tick. */
1422 if (ds1307->regs[0] & DS1337_BIT_nEOSC)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001423 ds1307->regs[0] &= ~DS1337_BIT_nEOSC;
1424
David Anders40ce9722012-03-23 15:02:37 -07001425 /*
Michael Lange8bc2a402016-01-21 18:10:16 +01001426 * Using IRQ or defined as wakeup-source?
1427 * Disable the square wave and both alarms.
Wolfram Sang97f902b2009-06-17 16:26:10 -07001428 * For some variants, be sure alarms can trigger when we're
1429 * running on Vbackup (BBSQI/BBSQW)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001430 */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001431 if (chip->alarm && (ds1307->irq > 0 ||
1432 ds1307_can_wakeup_device)) {
Wolfram Sang97f902b2009-06-17 16:26:10 -07001433 ds1307->regs[0] |= DS1337_BIT_INTCN
1434 | bbsqi_bitpos[ds1307->type];
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001435 ds1307->regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
Wolfram Sangb24a7262012-03-23 15:02:37 -07001436
1437 want_irq = true;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001438 }
1439
Heiner Kallweit11e58902017-03-10 18:52:34 +01001440 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1441 ds1307->regs[0]);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001442
1443 /* oscillator fault? clear flag, and warn */
1444 if (ds1307->regs[1] & DS1337_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001445 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1446 ds1307->regs[1] & ~DS1337_BIT_OSF);
1447 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell1abb0dc2006-06-25 05:48:17 -07001448 }
David Brownell045e0e82007-07-17 04:04:55 -07001449 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001450
1451 case rx_8025:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001452 err = regmap_bulk_read(ds1307->regmap,
1453 RX8025_REG_CTRL1 << 4 | 0x08, buf, 2);
1454 if (err) {
1455 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001456 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001457 }
1458
1459 /* oscillator off? turn it on, so clock can tick. */
1460 if (!(ds1307->regs[1] & RX8025_BIT_XST)) {
1461 ds1307->regs[1] |= RX8025_BIT_XST;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001462 regmap_write(ds1307->regmap,
1463 RX8025_REG_CTRL2 << 4 | 0x08,
1464 ds1307->regs[1]);
1465 dev_warn(ds1307->dev,
Matthias Fuchsa2166852009-03-31 15:24:58 -07001466 "oscillator stop detected - SET TIME!\n");
1467 }
1468
1469 if (ds1307->regs[1] & RX8025_BIT_PON) {
1470 ds1307->regs[1] &= ~RX8025_BIT_PON;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001471 regmap_write(ds1307->regmap,
1472 RX8025_REG_CTRL2 << 4 | 0x08,
1473 ds1307->regs[1]);
1474 dev_warn(ds1307->dev, "power-on detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001475 }
1476
1477 if (ds1307->regs[1] & RX8025_BIT_VDET) {
1478 ds1307->regs[1] &= ~RX8025_BIT_VDET;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001479 regmap_write(ds1307->regmap,
1480 RX8025_REG_CTRL2 << 4 | 0x08,
1481 ds1307->regs[1]);
1482 dev_warn(ds1307->dev, "voltage drop detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001483 }
1484
1485 /* make sure we are running in 24hour mode */
1486 if (!(ds1307->regs[0] & RX8025_BIT_2412)) {
1487 u8 hour;
1488
1489 /* switch to 24 hour mode */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001490 regmap_write(ds1307->regmap,
1491 RX8025_REG_CTRL1 << 4 | 0x08,
1492 ds1307->regs[0] | RX8025_BIT_2412);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001493
Heiner Kallweit11e58902017-03-10 18:52:34 +01001494 err = regmap_bulk_read(ds1307->regmap,
1495 RX8025_REG_CTRL1 << 4 | 0x08,
1496 buf, 2);
1497 if (err) {
1498 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001499 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001500 }
1501
1502 /* correct hour */
1503 hour = bcd2bin(ds1307->regs[DS1307_REG_HOUR]);
1504 if (hour == 12)
1505 hour = 0;
1506 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1507 hour += 12;
1508
Heiner Kallweit11e58902017-03-10 18:52:34 +01001509 regmap_write(ds1307->regmap,
1510 DS1307_REG_HOUR << 4 | 0x08, hour);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001511 }
1512 break;
Marek Vasutee0981b2017-06-18 22:55:28 +02001513 case rx_8130:
1514 ds1307->offset = 0x10; /* Seconds starts at 0x10 */
1515 rtc_ops = &rx8130_rtc_ops;
1516 if (chip->alarm && ds1307->irq > 0) {
1517 irq_handler = rx8130_irq;
1518 want_irq = true;
1519 }
1520 break;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001521 case ds_1388:
1522 ds1307->offset = 1; /* Seconds starts at 1 */
1523 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001524 case mcp794xx:
1525 rtc_ops = &mcp794xx_rtc_ops;
David Lowe80663602017-04-22 18:28:00 +01001526 if (chip->alarm && (ds1307->irq > 0 ||
1527 ds1307_can_wakeup_device)) {
Felipe Balbi2fb07a12015-06-23 11:15:10 -05001528 irq_handler = mcp794xx_irq;
Simon Guinot1d1945d2014-04-03 14:49:55 -07001529 want_irq = true;
1530 }
1531 break;
David Brownell045e0e82007-07-17 04:04:55 -07001532 default:
1533 break;
1534 }
David Brownell1abb0dc2006-06-25 05:48:17 -07001535
1536read_rtc:
1537 /* read RTC registers */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001538 err = regmap_bulk_read(ds1307->regmap, ds1307->offset, buf, 8);
1539 if (err) {
1540 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001541 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001542 }
1543
David Anders40ce9722012-03-23 15:02:37 -07001544 /*
1545 * minimal sanity checking; some chips (like DS1340) don't
David Brownell1abb0dc2006-06-25 05:48:17 -07001546 * specify the extra bits as must-be-zero, but there are
1547 * still a few values that are clearly out-of-range.
1548 */
1549 tmp = ds1307->regs[DS1307_REG_SECS];
David Brownell045e0e82007-07-17 04:04:55 -07001550 switch (ds1307->type) {
1551 case ds_1307:
Stefan Agner8566f702017-03-23 16:54:57 -07001552 case m41t0:
David Brownell045e0e82007-07-17 04:04:55 -07001553 case m41t00:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001554 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001555 if (tmp & DS1307_BIT_CH) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001556 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1557 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell045e0e82007-07-17 04:04:55 -07001558 goto read_rtc;
David Brownell1abb0dc2006-06-25 05:48:17 -07001559 }
David Brownell045e0e82007-07-17 04:04:55 -07001560 break;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001561 case ds_1338:
1562 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001563 if (tmp & DS1307_BIT_CH)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001564 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001565
1566 /* oscillator fault? clear flag, and warn */
1567 if (ds1307->regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001568 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
1569 ds1307->regs[DS1307_REG_CONTROL] &
1570 ~DS1338_BIT_OSF);
1571 dev_warn(ds1307->dev, "SET TIME!\n");
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001572 goto read_rtc;
1573 }
David Brownell045e0e82007-07-17 04:04:55 -07001574 break;
frederic Rodofcd8db02008-02-06 01:38:55 -08001575 case ds_1340:
1576 /* clock halted? turn it on, so clock can tick. */
1577 if (tmp & DS1340_BIT_nEOSC)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001578 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
frederic Rodofcd8db02008-02-06 01:38:55 -08001579
Heiner Kallweit11e58902017-03-10 18:52:34 +01001580 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1581 if (err) {
1582 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001583 goto exit;
frederic Rodofcd8db02008-02-06 01:38:55 -08001584 }
1585
1586 /* oscillator fault? clear flag, and warn */
1587 if (tmp & DS1340_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001588 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1589 dev_warn(ds1307->dev, "SET TIME!\n");
frederic Rodofcd8db02008-02-06 01:38:55 -08001590 }
1591 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001592 case mcp794xx:
David Anders43fcb812011-11-02 13:37:53 -07001593 /* make sure that the backup battery is enabled */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001594 if (!(ds1307->regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001595 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
1596 ds1307->regs[DS1307_REG_WDAY] |
1597 MCP794XX_BIT_VBATEN);
David Anders43fcb812011-11-02 13:37:53 -07001598 }
1599
1600 /* clock halted? turn it on, so clock can tick. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001601 if (!(tmp & MCP794XX_BIT_ST)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001602 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1603 MCP794XX_BIT_ST);
1604 dev_warn(ds1307->dev, "SET TIME!\n");
David Anders43fcb812011-11-02 13:37:53 -07001605 goto read_rtc;
1606 }
1607
1608 break;
Wolfram Sang32d322b2012-03-23 15:02:36 -07001609 default:
David Brownell045e0e82007-07-17 04:04:55 -07001610 break;
David Brownell1abb0dc2006-06-25 05:48:17 -07001611 }
David Brownell045e0e82007-07-17 04:04:55 -07001612
David Brownell1abb0dc2006-06-25 05:48:17 -07001613 tmp = ds1307->regs[DS1307_REG_HOUR];
David Brownellc065f352007-07-17 04:05:10 -07001614 switch (ds1307->type) {
1615 case ds_1340:
Stefan Agner8566f702017-03-23 16:54:57 -07001616 case m41t0:
David Brownellc065f352007-07-17 04:05:10 -07001617 case m41t00:
David Anders40ce9722012-03-23 15:02:37 -07001618 /*
1619 * NOTE: ignores century bits; fix before deploying
David Brownellc065f352007-07-17 04:05:10 -07001620 * systems that will run through year 2100.
1621 */
1622 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001623 case rx_8025:
1624 break;
David Brownellc065f352007-07-17 04:05:10 -07001625 default:
1626 if (!(tmp & DS1307_BIT_12HR))
1627 break;
1628
David Anders40ce9722012-03-23 15:02:37 -07001629 /*
1630 * Be sure we're in 24 hour mode. Multi-master systems
David Brownellc065f352007-07-17 04:05:10 -07001631 * take note...
1632 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -07001633 tmp = bcd2bin(tmp & 0x1f);
David Brownellc065f352007-07-17 04:05:10 -07001634 if (tmp == 12)
1635 tmp = 0;
1636 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1637 tmp += 12;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001638 regmap_write(ds1307->regmap, ds1307->offset + DS1307_REG_HOUR,
1639 bin2bcd(tmp));
David Brownell1abb0dc2006-06-25 05:48:17 -07001640 }
1641
Keerthye29385f2016-06-01 16:19:07 +05301642 /*
1643 * Some IPs have weekday reset value = 0x1 which might not correct
1644 * hence compute the wday using the current date/month/year values
1645 */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001646 ds1307_get_time(ds1307->dev, &tm);
Keerthye29385f2016-06-01 16:19:07 +05301647 wday = tm.tm_wday;
1648 timestamp = rtc_tm_to_time64(&tm);
1649 rtc_time64_to_tm(timestamp, &tm);
1650
1651 /*
1652 * Check if reset wday is different from the computed wday
1653 * If different then set the wday which we computed using
1654 * timestamp
1655 */
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001656 if (wday != tm.tm_wday)
1657 regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
1658 MCP794XX_REG_WEEKDAY_WDAY_MASK,
1659 tm.tm_wday + 1);
Keerthye29385f2016-06-01 16:19:07 +05301660
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001661 if (want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001662 device_set_wakeup_capable(ds1307->dev, true);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001663 set_bit(HAS_ALARM, &ds1307->flags);
1664 }
Heiner Kallweit11e58902017-03-10 18:52:34 +01001665 ds1307->rtc = devm_rtc_device_register(ds1307->dev, ds1307->name,
Simon Guinot1d1945d2014-04-03 14:49:55 -07001666 rtc_ops, THIS_MODULE);
David Brownell1abb0dc2006-06-25 05:48:17 -07001667 if (IS_ERR(ds1307->rtc)) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001668 return PTR_ERR(ds1307->rtc);
David Brownell1abb0dc2006-06-25 05:48:17 -07001669 }
1670
Heiner Kallweit11e58902017-03-10 18:52:34 +01001671 if (ds1307_can_wakeup_device && ds1307->irq <= 0) {
Michael Lange8bc2a402016-01-21 18:10:16 +01001672 /* Disable request for an IRQ */
1673 want_irq = false;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001674 dev_info(ds1307->dev,
1675 "'wakeup-source' is set, request for an IRQ is disabled!\n");
Michael Lange8bc2a402016-01-21 18:10:16 +01001676 /* We cannot support UIE mode if we do not have an IRQ line */
1677 ds1307->rtc->uie_unsupported = 1;
1678 }
1679
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001680 if (want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001681 err = devm_request_threaded_irq(ds1307->dev,
1682 ds1307->irq, NULL, irq_handler,
Nishanth Menonc5983192015-06-23 11:15:11 -05001683 IRQF_SHARED | IRQF_ONESHOT,
Alexandre Belloni4b9e2a02017-06-02 14:13:21 +02001684 ds1307->name, ds1307);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001685 if (err) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001686 client->irq = 0;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001687 device_set_wakeup_capable(ds1307->dev, false);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001688 clear_bit(HAS_ALARM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001689 dev_err(ds1307->dev, "unable to request IRQ!\n");
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001690 } else
Heiner Kallweit11e58902017-03-10 18:52:34 +01001691 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001692 }
1693
Austin Boyle9eab0a72012-03-23 15:02:38 -07001694 if (chip->nvram_size) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001695
Heiner Kallweit11e58902017-03-10 18:52:34 +01001696 ds1307->nvram = devm_kzalloc(ds1307->dev,
Jingoo Hanedca66d2013-07-03 15:07:05 -07001697 sizeof(struct bin_attribute),
1698 GFP_KERNEL);
Austin Boyle9eab0a72012-03-23 15:02:38 -07001699 if (!ds1307->nvram) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001700 dev_err(ds1307->dev,
1701 "cannot allocate memory for nvram sysfs\n");
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001702 } else {
1703
1704 ds1307->nvram->attr.name = "nvram";
1705 ds1307->nvram->attr.mode = S_IRUGO | S_IWUSR;
1706
1707 sysfs_bin_attr_init(ds1307->nvram);
1708
1709 ds1307->nvram->read = ds1307_nvram_read;
1710 ds1307->nvram->write = ds1307_nvram_write;
1711 ds1307->nvram->size = chip->nvram_size;
1712 ds1307->nvram_offset = chip->nvram_offset;
1713
Heiner Kallweit11e58902017-03-10 18:52:34 +01001714 err = sysfs_create_bin_file(&ds1307->dev->kobj,
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001715 ds1307->nvram);
1716 if (err) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001717 dev_err(ds1307->dev,
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001718 "unable to create sysfs file: %s\n",
1719 ds1307->nvram->attr.name);
1720 } else {
1721 set_bit(HAS_NVRAM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001722 dev_info(ds1307->dev, "%zu bytes nvram\n",
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001723 ds1307->nvram->size);
1724 }
David Brownell682d73f2007-11-14 16:58:32 -08001725 }
1726 }
1727
Akinobu Mita445c0202016-01-25 00:22:16 +09001728 ds1307_hwmon_register(ds1307);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001729 ds1307_clks_register(ds1307);
Akinobu Mita445c0202016-01-25 00:22:16 +09001730
David Brownell1abb0dc2006-06-25 05:48:17 -07001731 return 0;
1732
Jingoo Hanedca66d2013-07-03 15:07:05 -07001733exit:
David Brownell1abb0dc2006-06-25 05:48:17 -07001734 return err;
1735}
1736
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001737static int ds1307_remove(struct i2c_client *client)
David Brownell1abb0dc2006-06-25 05:48:17 -07001738{
David Anders40ce9722012-03-23 15:02:37 -07001739 struct ds1307 *ds1307 = i2c_get_clientdata(client);
David Brownell1abb0dc2006-06-25 05:48:17 -07001740
Jingoo Hanedca66d2013-07-03 15:07:05 -07001741 if (test_and_clear_bit(HAS_NVRAM, &ds1307->flags))
Heiner Kallweit11e58902017-03-10 18:52:34 +01001742 sysfs_remove_bin_file(&ds1307->dev->kobj, ds1307->nvram);
David Brownell682d73f2007-11-14 16:58:32 -08001743
David Brownell1abb0dc2006-06-25 05:48:17 -07001744 return 0;
1745}
1746
1747static struct i2c_driver ds1307_driver = {
1748 .driver = {
David Brownellc065f352007-07-17 04:05:10 -07001749 .name = "rtc-ds1307",
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001750 .of_match_table = of_match_ptr(ds1307_of_match),
Tin Huynh9c19b892016-11-30 09:57:31 +07001751 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
David Brownell1abb0dc2006-06-25 05:48:17 -07001752 },
David Brownellc065f352007-07-17 04:05:10 -07001753 .probe = ds1307_probe,
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001754 .remove = ds1307_remove,
Jean Delvare3760f732008-04-29 23:11:40 +02001755 .id_table = ds1307_id,
David Brownell1abb0dc2006-06-25 05:48:17 -07001756};
1757
Axel Lin0abc9202012-03-23 15:02:31 -07001758module_i2c_driver(ds1307_driver);
David Brownell1abb0dc2006-06-25 05:48:17 -07001759
1760MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1761MODULE_LICENSE("GPL");