blob: 68abacd9732f94c99adaf16b36f6810bfae83758 [file] [log] [blame]
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001// SPDX-License-Identifier: GPL-2.0
2/*
3 * R8A77990 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2018 Renesas Electronics Corp.
6 *
7 * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c
8 *
9 * R8A7796 processor support - PFC hardware block.
10 *
11 * Copyright (C) 2016-2017 Renesas Electronics Corp.
12 */
13
Geert Uytterhoeven2f9f5092019-01-25 14:57:53 +010014#include <linux/errno.h>
Takeshi Kihara6d4036a2018-05-11 12:22:23 +090015#include <linux/kernel.h>
16
17#include "core.h"
18#include "sh_pfc.h"
19
Takeshi Kihara83f69412018-05-11 12:22:24 +090020#define CFG_FLAGS (SH_PFC_PIN_CFG_PULL_UP | \
21 SH_PFC_PIN_CFG_PULL_DOWN)
Takeshi Kihara6d4036a2018-05-11 12:22:23 +090022
Takeshi Kihara83f69412018-05-11 12:22:24 +090023#define CPU_ALL_PORT(fn, sfx) \
24 PORT_GP_CFG_18(0, fn, sfx, CFG_FLAGS), \
25 PORT_GP_CFG_23(1, fn, sfx, CFG_FLAGS), \
26 PORT_GP_CFG_26(2, fn, sfx, CFG_FLAGS), \
Takeshi Kihara33847a72018-11-05 22:40:12 +010027 PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
28 PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
29 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
30 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
31 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
32 PORT_GP_CFG_11(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
Takeshi Kihara83f69412018-05-11 12:22:24 +090033 PORT_GP_CFG_20(5, fn, sfx, CFG_FLAGS), \
Geert Uytterhoevenf7d8b562018-12-26 09:19:34 +010034 PORT_GP_CFG_9(6, fn, sfx, CFG_FLAGS), \
35 PORT_GP_CFG_1(6, 9, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
36 PORT_GP_CFG_1(6, 10, fn, sfx, CFG_FLAGS), \
37 PORT_GP_CFG_1(6, 11, fn, sfx, CFG_FLAGS), \
38 PORT_GP_CFG_1(6, 12, fn, sfx, CFG_FLAGS), \
39 PORT_GP_CFG_1(6, 13, fn, sfx, CFG_FLAGS), \
40 PORT_GP_CFG_1(6, 14, fn, sfx, CFG_FLAGS), \
41 PORT_GP_CFG_1(6, 15, fn, sfx, CFG_FLAGS), \
42 PORT_GP_CFG_1(6, 16, fn, sfx, CFG_FLAGS), \
43 PORT_GP_CFG_1(6, 17, fn, sfx, CFG_FLAGS)
Takeshi Kihara6d4036a2018-05-11 12:22:23 +090044/*
45 * F_() : just information
46 * FM() : macro for FN_xxx / xxx_MARK
47 */
48
49/* GPSR0 */
50#define GPSR0_17 F_(SDA4, IP7_27_24)
51#define GPSR0_16 F_(SCL4, IP7_23_20)
52#define GPSR0_15 F_(D15, IP7_19_16)
53#define GPSR0_14 F_(D14, IP7_15_12)
54#define GPSR0_13 F_(D13, IP7_11_8)
55#define GPSR0_12 F_(D12, IP7_7_4)
56#define GPSR0_11 F_(D11, IP7_3_0)
57#define GPSR0_10 F_(D10, IP6_31_28)
58#define GPSR0_9 F_(D9, IP6_27_24)
59#define GPSR0_8 F_(D8, IP6_23_20)
60#define GPSR0_7 F_(D7, IP6_19_16)
61#define GPSR0_6 F_(D6, IP6_15_12)
62#define GPSR0_5 F_(D5, IP6_11_8)
63#define GPSR0_4 F_(D4, IP6_7_4)
64#define GPSR0_3 F_(D3, IP6_3_0)
65#define GPSR0_2 F_(D2, IP5_31_28)
66#define GPSR0_1 F_(D1, IP5_27_24)
67#define GPSR0_0 F_(D0, IP5_23_20)
68
69/* GPSR1 */
70#define GPSR1_22 F_(WE0_N, IP5_19_16)
71#define GPSR1_21 F_(CS0_N, IP5_15_12)
72#define GPSR1_20 FM(CLKOUT)
73#define GPSR1_19 F_(A19, IP5_11_8)
74#define GPSR1_18 F_(A18, IP5_7_4)
75#define GPSR1_17 F_(A17, IP5_3_0)
76#define GPSR1_16 F_(A16, IP4_31_28)
77#define GPSR1_15 F_(A15, IP4_27_24)
78#define GPSR1_14 F_(A14, IP4_23_20)
79#define GPSR1_13 F_(A13, IP4_19_16)
80#define GPSR1_12 F_(A12, IP4_15_12)
81#define GPSR1_11 F_(A11, IP4_11_8)
82#define GPSR1_10 F_(A10, IP4_7_4)
83#define GPSR1_9 F_(A9, IP4_3_0)
84#define GPSR1_8 F_(A8, IP3_31_28)
85#define GPSR1_7 F_(A7, IP3_27_24)
86#define GPSR1_6 F_(A6, IP3_23_20)
87#define GPSR1_5 F_(A5, IP3_19_16)
88#define GPSR1_4 F_(A4, IP3_15_12)
89#define GPSR1_3 F_(A3, IP3_11_8)
90#define GPSR1_2 F_(A2, IP3_7_4)
91#define GPSR1_1 F_(A1, IP3_3_0)
92#define GPSR1_0 F_(A0, IP2_31_28)
93
94/* GPSR2 */
95#define GPSR2_25 F_(EX_WAIT0, IP2_27_24)
96#define GPSR2_24 F_(RD_WR_N, IP2_23_20)
97#define GPSR2_23 F_(RD_N, IP2_19_16)
98#define GPSR2_22 F_(BS_N, IP2_15_12)
99#define GPSR2_21 FM(AVB_PHY_INT)
100#define GPSR2_20 F_(AVB_TXCREFCLK, IP2_3_0)
101#define GPSR2_19 FM(AVB_RD3)
102#define GPSR2_18 F_(AVB_RD2, IP1_31_28)
103#define GPSR2_17 F_(AVB_RD1, IP1_27_24)
104#define GPSR2_16 F_(AVB_RD0, IP1_23_20)
105#define GPSR2_15 FM(AVB_RXC)
106#define GPSR2_14 FM(AVB_RX_CTL)
107#define GPSR2_13 F_(RPC_RESET_N, IP1_19_16)
108#define GPSR2_12 F_(RPC_INT_N, IP1_15_12)
109#define GPSR2_11 F_(QSPI1_SSL, IP1_11_8)
110#define GPSR2_10 F_(QSPI1_IO3, IP1_7_4)
111#define GPSR2_9 F_(QSPI1_IO2, IP1_3_0)
112#define GPSR2_8 F_(QSPI1_MISO_IO1, IP0_31_28)
113#define GPSR2_7 F_(QSPI1_MOSI_IO0, IP0_27_24)
114#define GPSR2_6 F_(QSPI1_SPCLK, IP0_23_20)
115#define GPSR2_5 FM(QSPI0_SSL)
116#define GPSR2_4 F_(QSPI0_IO3, IP0_19_16)
117#define GPSR2_3 F_(QSPI0_IO2, IP0_15_12)
118#define GPSR2_2 F_(QSPI0_MISO_IO1, IP0_11_8)
119#define GPSR2_1 F_(QSPI0_MOSI_IO0, IP0_7_4)
120#define GPSR2_0 F_(QSPI0_SPCLK, IP0_3_0)
121
122/* GPSR3 */
123#define GPSR3_15 F_(SD1_WP, IP11_7_4)
124#define GPSR3_14 F_(SD1_CD, IP11_3_0)
125#define GPSR3_13 F_(SD0_WP, IP10_31_28)
126#define GPSR3_12 F_(SD0_CD, IP10_27_24)
127#define GPSR3_11 F_(SD1_DAT3, IP9_11_8)
128#define GPSR3_10 F_(SD1_DAT2, IP9_7_4)
129#define GPSR3_9 F_(SD1_DAT1, IP9_3_0)
130#define GPSR3_8 F_(SD1_DAT0, IP8_31_28)
131#define GPSR3_7 F_(SD1_CMD, IP8_27_24)
132#define GPSR3_6 F_(SD1_CLK, IP8_23_20)
133#define GPSR3_5 F_(SD0_DAT3, IP8_19_16)
134#define GPSR3_4 F_(SD0_DAT2, IP8_15_12)
135#define GPSR3_3 F_(SD0_DAT1, IP8_11_8)
136#define GPSR3_2 F_(SD0_DAT0, IP8_7_4)
137#define GPSR3_1 F_(SD0_CMD, IP8_3_0)
138#define GPSR3_0 F_(SD0_CLK, IP7_31_28)
139
140/* GPSR4 */
141#define GPSR4_10 F_(SD3_DS, IP10_23_20)
142#define GPSR4_9 F_(SD3_DAT7, IP10_19_16)
143#define GPSR4_8 F_(SD3_DAT6, IP10_15_12)
144#define GPSR4_7 F_(SD3_DAT5, IP10_11_8)
145#define GPSR4_6 F_(SD3_DAT4, IP10_7_4)
146#define GPSR4_5 F_(SD3_DAT3, IP10_3_0)
147#define GPSR4_4 F_(SD3_DAT2, IP9_31_28)
148#define GPSR4_3 F_(SD3_DAT1, IP9_27_24)
149#define GPSR4_2 F_(SD3_DAT0, IP9_23_20)
150#define GPSR4_1 F_(SD3_CMD, IP9_19_16)
151#define GPSR4_0 F_(SD3_CLK, IP9_15_12)
152
153/* GPSR5 */
154#define GPSR5_19 F_(MLB_DAT, IP13_23_20)
155#define GPSR5_18 F_(MLB_SIG, IP13_19_16)
156#define GPSR5_17 F_(MLB_CLK, IP13_15_12)
157#define GPSR5_16 F_(SSI_SDATA9, IP13_11_8)
158#define GPSR5_15 F_(MSIOF0_SS2, IP13_7_4)
159#define GPSR5_14 F_(MSIOF0_SS1, IP13_3_0)
160#define GPSR5_13 F_(MSIOF0_SYNC, IP12_31_28)
161#define GPSR5_12 F_(MSIOF0_TXD, IP12_27_24)
162#define GPSR5_11 F_(MSIOF0_RXD, IP12_23_20)
163#define GPSR5_10 F_(MSIOF0_SCK, IP12_19_16)
164#define GPSR5_9 F_(RX2_A, IP12_15_12)
165#define GPSR5_8 F_(TX2_A, IP12_11_8)
166#define GPSR5_7 F_(SCK2_A, IP12_7_4)
167#define GPSR5_6 F_(TX1, IP12_3_0)
168#define GPSR5_5 F_(RX1, IP11_31_28)
169#define GPSR5_4 F_(RTS0_N_TANS_A, IP11_23_20)
170#define GPSR5_3 F_(CTS0_N_A, IP11_19_16)
171#define GPSR5_2 F_(TX0_A, IP11_15_12)
172#define GPSR5_1 F_(RX0_A, IP11_11_8)
173#define GPSR5_0 F_(SCK0_A, IP11_27_24)
174
175/* GPSR6 */
176#define GPSR6_17 F_(USB30_PWEN, IP15_27_24)
177#define GPSR6_16 F_(SSI_SDATA6, IP15_19_16)
178#define GPSR6_15 F_(SSI_WS6, IP15_15_12)
179#define GPSR6_14 F_(SSI_SCK6, IP15_11_8)
180#define GPSR6_13 F_(SSI_SDATA5, IP15_7_4)
181#define GPSR6_12 F_(SSI_WS5, IP15_3_0)
182#define GPSR6_11 F_(SSI_SCK5, IP14_31_28)
183#define GPSR6_10 F_(SSI_SDATA4, IP14_27_24)
184#define GPSR6_9 F_(USB30_OVC, IP15_31_28)
185#define GPSR6_8 F_(AUDIO_CLKA, IP15_23_20)
186#define GPSR6_7 F_(SSI_SDATA3, IP14_23_20)
187#define GPSR6_6 F_(SSI_WS349, IP14_19_16)
188#define GPSR6_5 F_(SSI_SCK349, IP14_15_12)
189#define GPSR6_4 F_(SSI_SDATA2, IP14_11_8)
190#define GPSR6_3 F_(SSI_SDATA1, IP14_7_4)
191#define GPSR6_2 F_(SSI_SDATA0, IP14_3_0)
192#define GPSR6_1 F_(SSI_WS01239, IP13_31_28)
193#define GPSR6_0 F_(SSI_SCK01239, IP13_27_24)
194
195/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
196#define IP0_3_0 FM(QSPI0_SPCLK) FM(HSCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
197#define IP0_7_4 FM(QSPI0_MOSI_IO0) FM(HCTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
198#define IP0_11_8 FM(QSPI0_MISO_IO1) FM(HRTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
199#define IP0_15_12 FM(QSPI0_IO2) FM(HTX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
200#define IP0_19_16 FM(QSPI0_IO3) FM(HRX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
201#define IP0_23_20 FM(QSPI1_SPCLK) FM(RIF2_CLK_A) FM(HSCK4_B) FM(VI4_DATA0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
202#define IP0_27_24 FM(QSPI1_MOSI_IO0) FM(RIF2_SYNC_A) FM(HTX4_B) FM(VI4_DATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
203#define IP0_31_28 FM(QSPI1_MISO_IO1) FM(RIF2_D0_A) FM(HRX4_B) FM(VI4_DATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
204#define IP1_3_0 FM(QSPI1_IO2) FM(RIF2_D1_A) FM(HTX3_C) FM(VI4_DATA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
205#define IP1_7_4 FM(QSPI1_IO3) FM(RIF3_CLK_A) FM(HRX3_C) FM(VI4_DATA4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
206#define IP1_11_8 FM(QSPI1_SSL) FM(RIF3_SYNC_A) FM(HSCK3_C) FM(VI4_DATA5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
207#define IP1_15_12 FM(RPC_INT_N) FM(RIF3_D0_A) FM(HCTS3_N_C) FM(VI4_DATA6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
208#define IP1_19_16 FM(RPC_RESET_N) FM(RIF3_D1_A) FM(HRTS3_N_C) FM(VI4_DATA7_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
209#define IP1_23_20 FM(AVB_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
210#define IP1_27_24 FM(AVB_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
211#define IP1_31_28 FM(AVB_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212#define IP2_3_0 FM(AVB_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213#define IP2_7_4 FM(AVB_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
214#define IP2_11_8 FM(AVB_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
215#define IP2_15_12 FM(BS_N) FM(PWM0_A) FM(AVB_MAGIC) FM(VI4_CLK) F_(0, 0) FM(TX3_C) F_(0, 0) FM(VI5_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216#define IP2_19_16 FM(RD_N) FM(PWM1_A) FM(AVB_LINK) FM(VI4_FIELD) F_(0, 0) FM(RX3_C) FM(FSCLKST2_N_A) FM(VI5_DATA0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217#define IP2_23_20 FM(RD_WR_N) FM(SCL7_A) FM(AVB_AVTP_MATCH_A) FM(VI4_VSYNC_N) FM(TX5_B) FM(SCK3_C) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218#define IP2_27_24 FM(EX_WAIT0) FM(SDA7_A) FM(AVB_AVTP_CAPTURE_A) FM(VI4_HSYNC_N) FM(RX5_B) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219#define IP2_31_28 FM(A0) FM(IRQ0) FM(PWM2_A) FM(MSIOF3_SS1_B) FM(VI5_CLK_A) FM(DU_CDE) FM(HRX3_D) FM(IERX) FM(QSTB_QHE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220#define IP3_3_0 FM(A1) FM(IRQ1) FM(PWM3_A) FM(DU_DOTCLKIN1) FM(VI5_DATA0_A) FM(DU_DISP_CDE) FM(SDA6_B) FM(IETX) FM(QCPV_QDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221#define IP3_7_4 FM(A2) FM(IRQ2) FM(AVB_AVTP_PPS) FM(VI4_CLKENB) FM(VI5_DATA1_A) FM(DU_DISP) FM(SCL6_B) F_(0, 0) FM(QSTVB_QVE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222#define IP3_11_8 FM(A3) FM(CTS4_N_A) FM(PWM4_A) FM(VI4_DATA12) F_(0, 0) FM(DU_DOTCLKOUT0) FM(HTX3_D) FM(IECLK) FM(LCDOUT12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223#define IP3_15_12 FM(A4) FM(RTS4_N_TANS_A) FM(MSIOF3_SYNC_B) FM(VI4_DATA8) FM(PWM2_B) FM(DU_DG4) FM(RIF2_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224#define IP3_19_16 FM(A5) FM(SCK4_A) FM(MSIOF3_SCK_B) FM(VI4_DATA9) FM(PWM3_B) F_(0, 0) FM(RIF2_SYNC_B) F_(0, 0) FM(QPOLA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225#define IP3_23_20 FM(A6) FM(RX4_A) FM(MSIOF3_RXD_B) FM(VI4_DATA10) F_(0, 0) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
226#define IP3_27_24 FM(A7) FM(TX4_A) FM(MSIOF3_TXD_B) FM(VI4_DATA11) F_(0, 0) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
227#define IP3_31_28 FM(A8) FM(SDA6_A) FM(RX3_B) FM(HRX4_C) FM(VI5_HSYNC_N_A) FM(DU_HSYNC) FM(VI4_DATA0_B) F_(0, 0) FM(QSTH_QHS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228
229/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
230#define IP4_3_0 FM(A9) FM(TX5_A) FM(IRQ3) FM(VI4_DATA16) FM(VI5_VSYNC_N_A) FM(DU_DG7) F_(0, 0) F_(0, 0) FM(LCDOUT15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
231#define IP4_7_4 FM(A10) FM(IRQ4) FM(MSIOF2_SYNC_B) FM(VI4_DATA13) FM(VI5_FIELD_A) FM(DU_DG5) FM(FSCLKST2_N_B) F_(0, 0) FM(LCDOUT13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
232#define IP4_11_8 FM(A11) FM(SCL6_A) FM(TX3_B) FM(HTX4_C) F_(0, 0) FM(DU_VSYNC) FM(VI4_DATA1_B) F_(0, 0) FM(QSTVA_QVS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
233#define IP4_15_12 FM(A12) FM(RX5_A) FM(MSIOF2_SS2_B) FM(VI4_DATA17) FM(VI5_DATA3_A) FM(DU_DG6) F_(0, 0) F_(0, 0) FM(LCDOUT14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234#define IP4_19_16 FM(A13) FM(SCK5_A) FM(MSIOF2_SCK_B) FM(VI4_DATA14) FM(HRX4_D) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(LCDOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
235#define IP4_23_20 FM(A14) FM(MSIOF1_SS1) FM(MSIOF2_RXD_B) FM(VI4_DATA15) FM(HTX4_D) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(LCDOUT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236#define IP4_27_24 FM(A15) FM(MSIOF1_SS2) FM(MSIOF2_TXD_B) FM(VI4_DATA18) FM(VI5_DATA4_A) FM(DU_DB4) F_(0, 0) F_(0, 0) FM(LCDOUT4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
237#define IP4_31_28 FM(A16) FM(MSIOF1_SYNC) FM(MSIOF2_SS1_B) FM(VI4_DATA19) FM(VI5_DATA5_A) FM(DU_DB5) F_(0, 0) F_(0, 0) FM(LCDOUT5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
238#define IP5_3_0 FM(A17) FM(MSIOF1_RXD) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA6_A) FM(DU_DB6) F_(0, 0) F_(0, 0) FM(LCDOUT6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
239#define IP5_7_4 FM(A18) FM(MSIOF1_TXD) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA7_A) FM(DU_DB0) F_(0, 0) FM(HRX4_E) FM(LCDOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
240#define IP5_11_8 FM(A19) FM(MSIOF1_SCK) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA2_A) FM(DU_DB1) F_(0, 0) FM(HTX4_E) FM(LCDOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
241#define IP5_15_12 FM(CS0_N) FM(SCL5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR0) FM(VI4_DATA2_B) F_(0, 0) FM(LCDOUT16) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
242#define IP5_19_16 FM(WE0_N) FM(SDA5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR1) FM(VI4_DATA3_B) F_(0, 0) FM(LCDOUT17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
243#define IP5_23_20 FM(D0) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR2) FM(CTS4_N_C) F_(0, 0) FM(LCDOUT18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
244#define IP5_27_24 FM(D1) FM(MSIOF3_SYNC_A) FM(SCK3_A) FM(VI4_DATA23) FM(VI5_CLKENB_A) FM(DU_DB7) FM(RTS4_N_TANS_C) F_(0, 0) FM(LCDOUT7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
245#define IP5_31_28 FM(D2) FM(MSIOF3_RXD_A) FM(RX5_C) F_(0, 0) FM(VI5_DATA14_A) FM(DU_DR3) FM(RX4_C) F_(0, 0) FM(LCDOUT19) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
246#define IP6_3_0 FM(D3) FM(MSIOF3_TXD_A) FM(TX5_C) F_(0, 0) FM(VI5_DATA15_A) FM(DU_DR4) FM(TX4_C) F_(0, 0) FM(LCDOUT20) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
247#define IP6_7_4 FM(D4) FM(CANFD1_TX) FM(HSCK3_B) FM(CAN1_TX) FM(RTS3_N_TANS_A) FM(MSIOF3_SS2_A) F_(0, 0) FM(VI5_DATA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
248#define IP6_11_8 FM(D5) FM(RX3_A) FM(HRX3_B) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(VI4_DATA4_B) F_(0, 0) FM(LCDOUT21) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
249#define IP6_15_12 FM(D6) FM(TX3_A) FM(HTX3_B) F_(0, 0) F_(0, 0) FM(DU_DR6) FM(VI4_DATA5_B) F_(0, 0) FM(LCDOUT22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
250#define IP6_19_16 FM(D7) FM(CANFD1_RX) FM(IRQ5) FM(CAN1_RX) FM(CTS3_N_A) F_(0, 0) F_(0, 0) FM(VI5_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
251#define IP6_23_20 FM(D8) FM(MSIOF2_SCK_A) FM(SCK4_B) F_(0, 0) FM(VI5_DATA12_A) FM(DU_DR7) FM(RIF3_CLK_B) FM(HCTS3_N_E) FM(LCDOUT23) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
252#define IP6_27_24 FM(D9) FM(MSIOF2_SYNC_A) F_(0, 0) F_(0, 0) FM(VI5_DATA10_A) FM(DU_DG0) FM(RIF3_SYNC_B) FM(HRX3_E) FM(LCDOUT8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
253#define IP6_31_28 FM(D10) FM(MSIOF2_RXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA13_A) FM(DU_DG1) FM(RIF3_D0_B) FM(HTX3_E) FM(LCDOUT9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
254#define IP7_3_0 FM(D11) FM(MSIOF2_TXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA11_A) FM(DU_DG2) FM(RIF3_D1_B) FM(HRTS3_N_E) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255#define IP7_7_4 FM(D12) FM(CANFD0_TX) FM(TX4_B) FM(CAN0_TX) FM(VI5_DATA8_A) F_(0, 0) F_(0, 0) FM(VI5_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256#define IP7_11_8 FM(D13) FM(CANFD0_RX) FM(RX4_B) FM(CAN0_RX) FM(VI5_DATA9_A) FM(SCL7_B) F_(0, 0) FM(VI5_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257#define IP7_15_12 FM(D14) FM(CAN_CLK) FM(HRX3_A) FM(MSIOF2_SS2_A) F_(0, 0) FM(SDA7_B) F_(0, 0) FM(VI5_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258#define IP7_19_16 FM(D15) FM(MSIOF2_SS1_A) FM(HTX3_A) FM(MSIOF3_SS1_A) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) FM(LCDOUT11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259#define IP7_23_20 FM(SCL4) FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DOTCLKIN0) FM(VI4_DATA6_B) FM(VI5_DATA6_B) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260#define IP7_27_24 FM(SDA4) FM(WE1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI4_DATA7_B) FM(VI5_DATA7_B) FM(QPOLB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261#define IP7_31_28 FM(SD0_CLK) FM(NFDATA8) FM(SCL1_C) FM(HSCK1_B) FM(SDA2_E) FM(FMCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262
263/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
264#define IP8_3_0 FM(SD0_CMD) FM(NFDATA9) F_(0, 0) FM(HRX1_B) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265#define IP8_7_4 FM(SD0_DAT0) FM(NFDATA10) F_(0, 0) FM(HTX1_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266#define IP8_11_8 FM(SD0_DAT1) FM(NFDATA11) FM(SDA2_C) FM(HCTS1_N_B) F_(0, 0) FM(FMIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267#define IP8_15_12 FM(SD0_DAT2) FM(NFDATA12) FM(SCL2_C) FM(HRTS1_N_B) F_(0, 0) FM(BPFCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268#define IP8_19_16 FM(SD0_DAT3) FM(NFDATA13) FM(SDA1_C) FM(SCL2_E) FM(SPEEDIN_C) FM(REMOCON_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269#define IP8_23_20 FM(SD1_CLK) FM(NFDATA14_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270#define IP8_27_24 FM(SD1_CMD) FM(NFDATA15_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271#define IP8_31_28 FM(SD1_DAT0) FM(NFWP_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272#define IP9_3_0 FM(SD1_DAT1) FM(NFCE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273#define IP9_7_4 FM(SD1_DAT2) FM(NFALE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274#define IP9_11_8 FM(SD1_DAT3) FM(NFRB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275#define IP9_15_12 FM(SD3_CLK) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276#define IP9_19_16 FM(SD3_CMD) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277#define IP9_23_20 FM(SD3_DAT0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278#define IP9_27_24 FM(SD3_DAT1) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279#define IP9_31_28 FM(SD3_DAT2) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280#define IP10_3_0 FM(SD3_DAT3) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281#define IP10_7_4 FM(SD3_DAT4) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282#define IP10_11_8 FM(SD3_DAT5) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283#define IP10_15_12 FM(SD3_DAT6) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284#define IP10_19_16 FM(SD3_DAT7) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285#define IP10_23_20 FM(SD3_DS) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286#define IP10_27_24 FM(SD0_CD) FM(NFALE_A) FM(SD3_CD) FM(RIF0_CLK_B) FM(SCL2_B) FM(TCLK1_A) FM(SSI_SCK2_B) FM(TS_SCK0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287#define IP10_31_28 FM(SD0_WP) FM(NFRB_N_A) FM(SD3_WP) FM(RIF0_D0_B) FM(SDA2_B) FM(TCLK2_A) FM(SSI_WS2_B) FM(TS_SDAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288#define IP11_3_0 FM(SD1_CD) FM(NFCE_N_A) FM(SSI_SCK1) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289#define IP11_7_4 FM(SD1_WP) FM(NFWP_N_A) FM(SSI_WS1) FM(RIF0_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290#define IP11_11_8 FM(RX0_A) FM(HRX1_A) FM(SSI_SCK2_A) FM(RIF1_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291#define IP11_15_12 FM(TX0_A) FM(HTX1_A) FM(SSI_WS2_A) FM(RIF1_D0) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292#define IP11_19_16 FM(CTS0_N_A) FM(NFDATA14_A) FM(AUDIO_CLKOUT_A) FM(RIF1_D1) FM(SCIF_CLK_A) FM(FMCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293#define IP11_23_20 FM(RTS0_N_TANS_A) FM(NFDATA15_A) FM(AUDIO_CLKOUT1_A) FM(RIF1_CLK) FM(SCL2_A) FM(FMIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Yoshihiro Shimoda747c5412018-06-06 15:43:04 +0900294#define IP11_27_24 FM(SCK0_A) FM(HSCK1_A) FM(USB3HS0_ID) FM(RTS1_N_TANS) FM(SDA2_A) FM(FMCLK_C) F_(0, 0) F_(0, 0) FM(USB0_ID) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900295#define IP11_31_28 FM(RX1) FM(HRX2_B) FM(SSI_SCK9_B) FM(AUDIO_CLKOUT1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296
297/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
298#define IP12_3_0 FM(TX1) FM(HTX2_B) FM(SSI_WS9_B) FM(AUDIO_CLKOUT3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299#define IP12_7_4 FM(SCK2_A) FM(HSCK0_A) FM(AUDIO_CLKB_A) FM(CTS1_N) FM(RIF0_CLK_A) FM(REMOCON_A) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300#define IP12_11_8 FM(TX2_A) FM(HRX0_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) FM(SCL1_A) F_(0, 0) FM(FSO_CFE_0_N_A) FM(TS_SDEN1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301#define IP12_15_12 FM(RX2_A) FM(HTX0_A) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(SDA1_A) F_(0, 0) FM(FSO_CFE_1_N_A) FM(TS_SPSYNC1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302#define IP12_19_16 FM(MSIOF0_SCK) F_(0, 0) FM(SSI_SCK78) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303#define IP12_23_20 FM(MSIOF0_RXD) F_(0, 0) FM(SSI_WS78) F_(0, 0) F_(0, 0) FM(TX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304#define IP12_27_24 FM(MSIOF0_TXD) F_(0, 0) FM(SSI_SDATA7) F_(0, 0) F_(0, 0) FM(RX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305#define IP12_31_28 FM(MSIOF0_SYNC) FM(AUDIO_CLKOUT_B) FM(SSI_SDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306#define IP13_3_0 FM(MSIOF0_SS1) FM(HRX2_A) FM(SSI_SCK4) FM(HCTS0_N_A) FM(BPFCLK_C) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307#define IP13_7_4 FM(MSIOF0_SS2) FM(HTX2_A) FM(SSI_WS4) FM(HRTS0_N_A) FM(FMIN_C) FM(BPFCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308#define IP13_11_8 FM(SSI_SDATA9) F_(0, 0) FM(AUDIO_CLKC_A) FM(SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309#define IP13_15_12 FM(MLB_CLK) FM(RX0_B) F_(0, 0) FM(RIF0_D0_A) FM(SCL1_B) FM(TCLK1_B) F_(0, 0) F_(0, 0) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310#define IP13_19_16 FM(MLB_SIG) FM(SCK0_B) F_(0, 0) FM(RIF0_D1_A) FM(SDA1_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) FM(SIM0_D_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311#define IP13_23_20 FM(MLB_DAT) FM(TX0_B) F_(0, 0) FM(RIF0_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312#define IP13_27_24 FM(SSI_SCK01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313#define IP13_31_28 FM(SSI_WS01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314#define IP14_3_0 FM(SSI_SDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315#define IP14_7_4 FM(SSI_SDATA1) FM(AUDIO_CLKC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316#define IP14_11_8 FM(SSI_SDATA2) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317#define IP14_15_12 FM(SSI_SCK349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318#define IP14_19_16 FM(SSI_WS349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
319#define IP14_23_20 FM(SSI_SDATA3) FM(AUDIO_CLKOUT1_C) FM(AUDIO_CLKB_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320#define IP14_27_24 FM(SSI_SDATA4) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321#define IP14_31_28 FM(SSI_SCK5) FM(HRX0_B) F_(0, 0) FM(USB0_PWEN_B) FM(SCL2_D) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322#define IP15_3_0 FM(SSI_WS5) FM(HTX0_B) F_(0, 0) FM(USB0_OVC_B) FM(SDA2_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323#define IP15_7_4 FM(SSI_SDATA5) FM(HSCK0_B) FM(AUDIO_CLKB_C) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324#define IP15_11_8 FM(SSI_SCK6) FM(HSCK2_A) FM(AUDIO_CLKC_C) FM(TPU0TO1) F_(0, 0) F_(0, 0) FM(FSO_CFE_0_N_B) F_(0, 0) FM(SIM0_RST_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325#define IP15_15_12 FM(SSI_WS6) FM(HCTS2_N_A) FM(AUDIO_CLKOUT2_C) FM(TPU0TO2) FM(SDA1_D) F_(0, 0) FM(FSO_CFE_1_N_B) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326#define IP15_19_16 FM(SSI_SDATA6) FM(HRTS2_N_A) FM(AUDIO_CLKOUT3_C) FM(TPU0TO3) FM(SCL1_D) F_(0, 0) FM(FSO_TOE_N_B) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327#define IP15_23_20 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328#define IP15_27_24 FM(USB30_PWEN) FM(USB0_PWEN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329#define IP15_31_28 FM(USB30_OVC) FM(USB0_OVC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330
331#define PINMUX_GPSR \
332\
333 \
334 \
335 \
336 \
337 \
338 \
339 GPSR2_25 \
340 GPSR2_24 \
341 GPSR2_23 \
342 GPSR1_22 GPSR2_22 \
343 GPSR1_21 GPSR2_21 \
344 GPSR1_20 GPSR2_20 \
345 GPSR1_19 GPSR2_19 GPSR5_19 \
346 GPSR1_18 GPSR2_18 GPSR5_18 \
347GPSR0_17 GPSR1_17 GPSR2_17 GPSR5_17 GPSR6_17 \
348GPSR0_16 GPSR1_16 GPSR2_16 GPSR5_16 GPSR6_16 \
349GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR5_15 GPSR6_15 \
350GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 GPSR6_14 \
351GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 GPSR6_13 \
352GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 GPSR6_12 \
353GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 GPSR6_11 \
354GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
355GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
356GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
357GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
358GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
359GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
360GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
361GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
362GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
363GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
364GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
365
366#define PINMUX_IPSR \
367\
368FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
369FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
370FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
371FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
372FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
373FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
374FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
375FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
376\
377FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
378FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
379FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
380FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
381FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
382FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
383FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
384FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
385\
386FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
387FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
388FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
389FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
390FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
391FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
392FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
393FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
394\
395FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
396FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
397FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
398FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
399FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
400FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
401FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
402FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28
403
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900404/* The bit numbering in MOD_SEL fields is reversed */
405#define REV4(f0, f1, f2, f3) f0 f2 f1 f3
406#define REV8(f0, f1, f2, f3, f4, f5, f6, f7) f0 f4 f2 f6 f1 f5 f3 f7
407
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900408/* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900409#define MOD_SEL0_30_29 REV4(FM(SEL_ADGB_0), FM(SEL_ADGB_1), FM(SEL_ADGB_2), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900410#define MOD_SEL0_28 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900411#define MOD_SEL0_27_26 REV4(FM(SEL_FM_0), FM(SEL_FM_1), FM(SEL_FM_2), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900412#define MOD_SEL0_25 FM(SEL_FSO_0) FM(SEL_FSO_1)
413#define MOD_SEL0_24 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
414#define MOD_SEL0_23 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
415#define MOD_SEL0_22 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900416#define MOD_SEL0_21_20 REV4(FM(SEL_I2C1_0), FM(SEL_I2C1_1), FM(SEL_I2C1_2), FM(SEL_I2C1_3))
417#define MOD_SEL0_19_18_17 REV8(FM(SEL_I2C2_0), FM(SEL_I2C2_1), FM(SEL_I2C2_2), FM(SEL_I2C2_3), FM(SEL_I2C2_4), F_(0, 0), F_(0, 0), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900418#define MOD_SEL0_16 FM(SEL_NDFC_0) FM(SEL_NDFC_1)
419#define MOD_SEL0_15 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
420#define MOD_SEL0_14 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900421#define MOD_SEL0_13_12 REV4(FM(SEL_PWM2_0), FM(SEL_PWM2_1), FM(SEL_PWM2_2), F_(0, 0))
422#define MOD_SEL0_11_10 REV4(FM(SEL_PWM3_0), FM(SEL_PWM3_1), FM(SEL_PWM3_2), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900423#define MOD_SEL0_9 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
424#define MOD_SEL0_8 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
425#define MOD_SEL0_7 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900426#define MOD_SEL0_6_5 REV4(FM(SEL_REMOCON_0), FM(SEL_REMOCON_1), FM(SEL_REMOCON_2), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900427#define MOD_SEL0_4 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
428#define MOD_SEL0_3 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
429#define MOD_SEL0_2 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900430#define MOD_SEL0_1_0 REV4(FM(SEL_SPEED_PULSE_IF_0), FM(SEL_SPEED_PULSE_IF_1), FM(SEL_SPEED_PULSE_IF_2), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900431
432/* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900433#define MOD_SEL1_30 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
434#define MOD_SEL1_29 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
435#define MOD_SEL1_28 FM(SEL_USB_20_CH0_0) FM(SEL_USB_20_CH0_1)
436#define MOD_SEL1_26 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
437#define MOD_SEL1_25 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900438#define MOD_SEL1_24_23_22 REV8(FM(SEL_HSCIF3_0), FM(SEL_HSCIF3_1), FM(SEL_HSCIF3_2), FM(SEL_HSCIF3_3), FM(SEL_HSCIF3_4), F_(0, 0), F_(0, 0), F_(0, 0))
439#define MOD_SEL1_21_20_19 REV8(FM(SEL_HSCIF4_0), FM(SEL_HSCIF4_1), FM(SEL_HSCIF4_2), FM(SEL_HSCIF4_3), FM(SEL_HSCIF4_4), F_(0, 0), F_(0, 0), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900440#define MOD_SEL1_18 FM(SEL_I2C6_0) FM(SEL_I2C6_1)
441#define MOD_SEL1_17 FM(SEL_I2C7_0) FM(SEL_I2C7_1)
442#define MOD_SEL1_16 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
443#define MOD_SEL1_15 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900444#define MOD_SEL1_14_13 REV4(FM(SEL_SCIF3_0), FM(SEL_SCIF3_1), FM(SEL_SCIF3_2), F_(0, 0))
445#define MOD_SEL1_12_11 REV4(FM(SEL_SCIF4_0), FM(SEL_SCIF4_1), FM(SEL_SCIF4_2), F_(0, 0))
446#define MOD_SEL1_10_9 REV4(FM(SEL_SCIF5_0), FM(SEL_SCIF5_1), FM(SEL_SCIF5_2), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900447#define MOD_SEL1_8 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
448#define MOD_SEL1_7 FM(SEL_VIN5_0) FM(SEL_VIN5_1)
Takeshi Kihara3e3eebe2018-12-12 19:19:34 +0900449#define MOD_SEL1_6_5 REV4(FM(SEL_ADGC_0), FM(SEL_ADGC_1), FM(SEL_ADGC_2), F_(0, 0))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900450#define MOD_SEL1_4 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
451
452#define PINMUX_MOD_SELS \
453\
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900454MOD_SEL0_30_29 MOD_SEL1_30 \
455 MOD_SEL1_29 \
456MOD_SEL0_28 MOD_SEL1_28 \
457MOD_SEL0_27_26 \
458 MOD_SEL1_26 \
459MOD_SEL0_25 MOD_SEL1_25 \
460MOD_SEL0_24 MOD_SEL1_24_23_22 \
461MOD_SEL0_23 \
462MOD_SEL0_22 \
463MOD_SEL0_21_20 MOD_SEL1_21_20_19 \
464MOD_SEL0_19_18_17 MOD_SEL1_18 \
465 MOD_SEL1_17 \
466MOD_SEL0_16 MOD_SEL1_16 \
467MOD_SEL0_15 MOD_SEL1_15 \
468MOD_SEL0_14 MOD_SEL1_14_13 \
469MOD_SEL0_13_12 \
470 MOD_SEL1_12_11 \
471MOD_SEL0_11_10 \
472 MOD_SEL1_10_9 \
473MOD_SEL0_9 \
474MOD_SEL0_8 MOD_SEL1_8 \
475MOD_SEL0_7 MOD_SEL1_7 \
476MOD_SEL0_6_5 MOD_SEL1_6_5 \
477MOD_SEL0_4 MOD_SEL1_4 \
478MOD_SEL0_3 \
479MOD_SEL0_2 \
480MOD_SEL0_1_0
481
Takeshi Kihara83f69412018-05-11 12:22:24 +0900482/*
483 * These pins are not able to be muxed but have other properties
484 * that can be set, such as pull-up/pull-down enable.
485 */
486#define PINMUX_STATIC \
487 FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) \
488 FM(AVB_TD3) \
489 FM(PRESETOUT_N) FM(FSCLKST_N) FM(TRST_N) FM(TCK) FM(TMS) FM(TDI) \
490 FM(ASEBRK) \
491 FM(MLB_REF)
492
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900493enum {
494 PINMUX_RESERVED = 0,
495
496 PINMUX_DATA_BEGIN,
497 GP_ALL(DATA),
498 PINMUX_DATA_END,
499
500#define F_(x, y)
501#define FM(x) FN_##x,
502 PINMUX_FUNCTION_BEGIN,
503 GP_ALL(FN),
504 PINMUX_GPSR
505 PINMUX_IPSR
506 PINMUX_MOD_SELS
507 PINMUX_FUNCTION_END,
508#undef F_
509#undef FM
510
511#define F_(x, y)
512#define FM(x) x##_MARK,
513 PINMUX_MARK_BEGIN,
514 PINMUX_GPSR
515 PINMUX_IPSR
516 PINMUX_MOD_SELS
Takeshi Kihara83f69412018-05-11 12:22:24 +0900517 PINMUX_STATIC
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900518 PINMUX_MARK_END,
519#undef F_
520#undef FM
521};
522
523static const u16 pinmux_data[] = {
524 PINMUX_DATA_GP_ALL(),
525
Takeshi Kihara83f69412018-05-11 12:22:24 +0900526 PINMUX_SINGLE(CLKOUT),
527 PINMUX_SINGLE(AVB_PHY_INT),
528 PINMUX_SINGLE(AVB_RD3),
529 PINMUX_SINGLE(AVB_RXC),
530 PINMUX_SINGLE(AVB_RX_CTL),
531 PINMUX_SINGLE(QSPI0_SSL),
532
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900533 /* IPSR0 */
534 PINMUX_IPSR_GPSR(IP0_3_0, QSPI0_SPCLK),
535 PINMUX_IPSR_MSEL(IP0_3_0, HSCK4_A, SEL_HSCIF4_0),
536
537 PINMUX_IPSR_GPSR(IP0_7_4, QSPI0_MOSI_IO0),
538 PINMUX_IPSR_MSEL(IP0_7_4, HCTS4_N_A, SEL_HSCIF4_0),
539
540 PINMUX_IPSR_GPSR(IP0_11_8, QSPI0_MISO_IO1),
541 PINMUX_IPSR_MSEL(IP0_11_8, HRTS4_N_A, SEL_HSCIF4_0),
542
543 PINMUX_IPSR_GPSR(IP0_15_12, QSPI0_IO2),
544 PINMUX_IPSR_GPSR(IP0_15_12, HTX4_A),
545
546 PINMUX_IPSR_GPSR(IP0_19_16, QSPI0_IO3),
547 PINMUX_IPSR_MSEL(IP0_19_16, HRX4_A, SEL_HSCIF4_0),
548
549 PINMUX_IPSR_GPSR(IP0_23_20, QSPI1_SPCLK),
550 PINMUX_IPSR_MSEL(IP0_23_20, RIF2_CLK_A, SEL_DRIF2_0),
551 PINMUX_IPSR_MSEL(IP0_23_20, HSCK4_B, SEL_HSCIF4_1),
552 PINMUX_IPSR_MSEL(IP0_23_20, VI4_DATA0_A, SEL_VIN4_0),
553
554 PINMUX_IPSR_GPSR(IP0_27_24, QSPI1_MOSI_IO0),
555 PINMUX_IPSR_MSEL(IP0_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
556 PINMUX_IPSR_GPSR(IP0_27_24, HTX4_B),
557 PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA1_A, SEL_VIN4_0),
558
559 PINMUX_IPSR_GPSR(IP0_31_28, QSPI1_MISO_IO1),
560 PINMUX_IPSR_MSEL(IP0_31_28, RIF2_D0_A, SEL_DRIF2_0),
561 PINMUX_IPSR_MSEL(IP0_31_28, HRX4_B, SEL_HSCIF4_1),
562 PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA2_A, SEL_VIN4_0),
563
564 /* IPSR1 */
565 PINMUX_IPSR_GPSR(IP1_3_0, QSPI1_IO2),
566 PINMUX_IPSR_MSEL(IP1_3_0, RIF2_D1_A, SEL_DRIF2_0),
567 PINMUX_IPSR_GPSR(IP1_3_0, HTX3_C),
568 PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA3_A, SEL_VIN4_0),
569
570 PINMUX_IPSR_GPSR(IP1_7_4, QSPI1_IO3),
571 PINMUX_IPSR_MSEL(IP1_7_4, RIF3_CLK_A, SEL_DRIF3_0),
572 PINMUX_IPSR_MSEL(IP1_7_4, HRX3_C, SEL_HSCIF3_2),
573 PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA4_A, SEL_VIN4_0),
574
575 PINMUX_IPSR_GPSR(IP1_11_8, QSPI1_SSL),
576 PINMUX_IPSR_MSEL(IP1_11_8, RIF3_SYNC_A, SEL_DRIF3_0),
577 PINMUX_IPSR_MSEL(IP1_11_8, HSCK3_C, SEL_HSCIF3_2),
578 PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA5_A, SEL_VIN4_0),
579
580 PINMUX_IPSR_GPSR(IP1_15_12, RPC_INT_N),
581 PINMUX_IPSR_MSEL(IP1_15_12, RIF3_D0_A, SEL_DRIF3_0),
582 PINMUX_IPSR_MSEL(IP1_15_12, HCTS3_N_C, SEL_HSCIF3_2),
583 PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA6_A, SEL_VIN4_0),
584
585 PINMUX_IPSR_GPSR(IP1_19_16, RPC_RESET_N),
586 PINMUX_IPSR_MSEL(IP1_19_16, RIF3_D1_A, SEL_DRIF3_0),
587 PINMUX_IPSR_MSEL(IP1_19_16, HRTS3_N_C, SEL_HSCIF3_2),
588 PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA7_A, SEL_VIN4_0),
589
590 PINMUX_IPSR_GPSR(IP1_23_20, AVB_RD0),
591
592 PINMUX_IPSR_GPSR(IP1_27_24, AVB_RD1),
593
594 PINMUX_IPSR_GPSR(IP1_31_28, AVB_RD2),
595
596 /* IPSR2 */
597 PINMUX_IPSR_GPSR(IP2_3_0, AVB_TXCREFCLK),
598
599 PINMUX_IPSR_GPSR(IP2_7_4, AVB_MDIO),
600
601 PINMUX_IPSR_GPSR(IP2_11_8, AVB_MDC),
602
603 PINMUX_IPSR_GPSR(IP2_15_12, BS_N),
604 PINMUX_IPSR_MSEL(IP2_15_12, PWM0_A, SEL_PWM0_0),
605 PINMUX_IPSR_GPSR(IP2_15_12, AVB_MAGIC),
606 PINMUX_IPSR_GPSR(IP2_15_12, VI4_CLK),
607 PINMUX_IPSR_GPSR(IP2_15_12, TX3_C),
608 PINMUX_IPSR_MSEL(IP2_15_12, VI5_CLK_B, SEL_VIN5_1),
609
610 PINMUX_IPSR_GPSR(IP2_19_16, RD_N),
611 PINMUX_IPSR_MSEL(IP2_19_16, PWM1_A, SEL_PWM1_0),
612 PINMUX_IPSR_GPSR(IP2_19_16, AVB_LINK),
613 PINMUX_IPSR_GPSR(IP2_19_16, VI4_FIELD),
614 PINMUX_IPSR_MSEL(IP2_19_16, RX3_C, SEL_SCIF3_2),
615 PINMUX_IPSR_GPSR(IP2_19_16, FSCLKST2_N_A),
616 PINMUX_IPSR_MSEL(IP2_19_16, VI5_DATA0_B, SEL_VIN5_1),
617
618 PINMUX_IPSR_GPSR(IP2_23_20, RD_WR_N),
619 PINMUX_IPSR_MSEL(IP2_23_20, SCL7_A, SEL_I2C7_0),
620 PINMUX_IPSR_GPSR(IP2_23_20, AVB_AVTP_MATCH_A),
621 PINMUX_IPSR_GPSR(IP2_23_20, VI4_VSYNC_N),
622 PINMUX_IPSR_GPSR(IP2_23_20, TX5_B),
623 PINMUX_IPSR_MSEL(IP2_23_20, SCK3_C, SEL_SCIF3_2),
624 PINMUX_IPSR_MSEL(IP2_23_20, PWM5_A, SEL_PWM5_0),
625
626 PINMUX_IPSR_GPSR(IP2_27_24, EX_WAIT0),
627 PINMUX_IPSR_MSEL(IP2_27_24, SDA7_A, SEL_I2C7_0),
628 PINMUX_IPSR_GPSR(IP2_27_24, AVB_AVTP_CAPTURE_A),
629 PINMUX_IPSR_GPSR(IP2_27_24, VI4_HSYNC_N),
630 PINMUX_IPSR_MSEL(IP2_27_24, RX5_B, SEL_SCIF5_1),
631 PINMUX_IPSR_MSEL(IP2_27_24, PWM6_A, SEL_PWM6_0),
632
633 PINMUX_IPSR_GPSR(IP2_31_28, A0),
634 PINMUX_IPSR_GPSR(IP2_31_28, IRQ0),
635 PINMUX_IPSR_MSEL(IP2_31_28, PWM2_A, SEL_PWM2_0),
636 PINMUX_IPSR_MSEL(IP2_31_28, MSIOF3_SS1_B, SEL_MSIOF3_1),
637 PINMUX_IPSR_MSEL(IP2_31_28, VI5_CLK_A, SEL_VIN5_0),
638 PINMUX_IPSR_GPSR(IP2_31_28, DU_CDE),
639 PINMUX_IPSR_MSEL(IP2_31_28, HRX3_D, SEL_HSCIF3_3),
640 PINMUX_IPSR_GPSR(IP2_31_28, IERX),
641 PINMUX_IPSR_GPSR(IP2_31_28, QSTB_QHE),
642
643 /* IPSR3 */
644 PINMUX_IPSR_GPSR(IP3_3_0, A1),
645 PINMUX_IPSR_GPSR(IP3_3_0, IRQ1),
646 PINMUX_IPSR_MSEL(IP3_3_0, PWM3_A, SEL_PWM3_0),
647 PINMUX_IPSR_GPSR(IP3_3_0, DU_DOTCLKIN1),
648 PINMUX_IPSR_MSEL(IP3_3_0, VI5_DATA0_A, SEL_VIN5_0),
649 PINMUX_IPSR_GPSR(IP3_3_0, DU_DISP_CDE),
650 PINMUX_IPSR_MSEL(IP3_3_0, SDA6_B, SEL_I2C6_1),
651 PINMUX_IPSR_GPSR(IP3_3_0, IETX),
652 PINMUX_IPSR_GPSR(IP3_3_0, QCPV_QDE),
653
654 PINMUX_IPSR_GPSR(IP3_7_4, A2),
655 PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
656 PINMUX_IPSR_GPSR(IP3_7_4, AVB_AVTP_PPS),
657 PINMUX_IPSR_GPSR(IP3_7_4, VI4_CLKENB),
658 PINMUX_IPSR_MSEL(IP3_7_4, VI5_DATA1_A, SEL_VIN5_0),
659 PINMUX_IPSR_GPSR(IP3_7_4, DU_DISP),
660 PINMUX_IPSR_MSEL(IP3_7_4, SCL6_B, SEL_I2C6_1),
661 PINMUX_IPSR_GPSR(IP3_7_4, QSTVB_QVE),
662
663 PINMUX_IPSR_GPSR(IP3_11_8, A3),
664 PINMUX_IPSR_MSEL(IP3_11_8, CTS4_N_A, SEL_SCIF4_0),
665 PINMUX_IPSR_MSEL(IP3_11_8, PWM4_A, SEL_PWM4_0),
666 PINMUX_IPSR_GPSR(IP3_11_8, VI4_DATA12),
667 PINMUX_IPSR_GPSR(IP3_11_8, DU_DOTCLKOUT0),
668 PINMUX_IPSR_GPSR(IP3_11_8, HTX3_D),
669 PINMUX_IPSR_GPSR(IP3_11_8, IECLK),
670 PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT12),
671
672 PINMUX_IPSR_GPSR(IP3_15_12, A4),
673 PINMUX_IPSR_MSEL(IP3_15_12, RTS4_N_TANS_A, SEL_SCIF4_0),
674 PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SYNC_B, SEL_MSIOF3_1),
675 PINMUX_IPSR_GPSR(IP3_15_12, VI4_DATA8),
676 PINMUX_IPSR_MSEL(IP3_15_12, PWM2_B, SEL_PWM2_1),
677 PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
678 PINMUX_IPSR_MSEL(IP3_15_12, RIF2_CLK_B, SEL_DRIF2_1),
679
680 PINMUX_IPSR_GPSR(IP3_19_16, A5),
681 PINMUX_IPSR_MSEL(IP3_19_16, SCK4_A, SEL_SCIF4_0),
682 PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SCK_B, SEL_MSIOF3_1),
683 PINMUX_IPSR_GPSR(IP3_19_16, VI4_DATA9),
684 PINMUX_IPSR_MSEL(IP3_19_16, PWM3_B, SEL_PWM3_1),
685 PINMUX_IPSR_MSEL(IP3_19_16, RIF2_SYNC_B, SEL_DRIF2_1),
686 PINMUX_IPSR_GPSR(IP3_19_16, QPOLA),
687
688 PINMUX_IPSR_GPSR(IP3_23_20, A6),
689 PINMUX_IPSR_MSEL(IP3_23_20, RX4_A, SEL_SCIF4_0),
690 PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_B, SEL_MSIOF3_1),
691 PINMUX_IPSR_GPSR(IP3_23_20, VI4_DATA10),
692 PINMUX_IPSR_MSEL(IP3_23_20, RIF2_D0_B, SEL_DRIF2_1),
693
694 PINMUX_IPSR_GPSR(IP3_27_24, A7),
695 PINMUX_IPSR_GPSR(IP3_27_24, TX4_A),
696 PINMUX_IPSR_GPSR(IP3_27_24, MSIOF3_TXD_B),
697 PINMUX_IPSR_GPSR(IP3_27_24, VI4_DATA11),
698 PINMUX_IPSR_MSEL(IP3_27_24, RIF2_D1_B, SEL_DRIF2_1),
699
700 PINMUX_IPSR_GPSR(IP3_31_28, A8),
701 PINMUX_IPSR_MSEL(IP3_31_28, SDA6_A, SEL_I2C6_0),
702 PINMUX_IPSR_MSEL(IP3_31_28, RX3_B, SEL_SCIF3_1),
703 PINMUX_IPSR_MSEL(IP3_31_28, HRX4_C, SEL_HSCIF4_2),
704 PINMUX_IPSR_MSEL(IP3_31_28, VI5_HSYNC_N_A, SEL_VIN5_0),
705 PINMUX_IPSR_GPSR(IP3_31_28, DU_HSYNC),
706 PINMUX_IPSR_MSEL(IP3_31_28, VI4_DATA0_B, SEL_VIN4_1),
707 PINMUX_IPSR_GPSR(IP3_31_28, QSTH_QHS),
708
709 /* IPSR4 */
710 PINMUX_IPSR_GPSR(IP4_3_0, A9),
711 PINMUX_IPSR_GPSR(IP4_3_0, TX5_A),
712 PINMUX_IPSR_GPSR(IP4_3_0, IRQ3),
713 PINMUX_IPSR_GPSR(IP4_3_0, VI4_DATA16),
714 PINMUX_IPSR_MSEL(IP4_3_0, VI5_VSYNC_N_A, SEL_VIN5_0),
715 PINMUX_IPSR_GPSR(IP4_3_0, DU_DG7),
716 PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT15),
717
718 PINMUX_IPSR_GPSR(IP4_7_4, A10),
719 PINMUX_IPSR_GPSR(IP4_7_4, IRQ4),
720 PINMUX_IPSR_MSEL(IP4_7_4, MSIOF2_SYNC_B, SEL_MSIOF2_1),
721 PINMUX_IPSR_GPSR(IP4_7_4, VI4_DATA13),
722 PINMUX_IPSR_MSEL(IP4_7_4, VI5_FIELD_A, SEL_VIN5_0),
723 PINMUX_IPSR_GPSR(IP4_7_4, DU_DG5),
724 PINMUX_IPSR_GPSR(IP4_7_4, FSCLKST2_N_B),
725 PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT13),
726
727 PINMUX_IPSR_GPSR(IP4_11_8, A11),
728 PINMUX_IPSR_MSEL(IP4_11_8, SCL6_A, SEL_I2C6_0),
729 PINMUX_IPSR_GPSR(IP4_11_8, TX3_B),
730 PINMUX_IPSR_GPSR(IP4_11_8, HTX4_C),
731 PINMUX_IPSR_GPSR(IP4_11_8, DU_VSYNC),
732 PINMUX_IPSR_MSEL(IP4_11_8, VI4_DATA1_B, SEL_VIN4_1),
733 PINMUX_IPSR_GPSR(IP4_11_8, QSTVA_QVS),
734
735 PINMUX_IPSR_GPSR(IP4_15_12, A12),
736 PINMUX_IPSR_MSEL(IP4_15_12, RX5_A, SEL_SCIF5_0),
737 PINMUX_IPSR_GPSR(IP4_15_12, MSIOF2_SS2_B),
738 PINMUX_IPSR_GPSR(IP4_15_12, VI4_DATA17),
739 PINMUX_IPSR_MSEL(IP4_15_12, VI5_DATA3_A, SEL_VIN5_0),
740 PINMUX_IPSR_GPSR(IP4_15_12, DU_DG6),
741 PINMUX_IPSR_GPSR(IP4_15_12, LCDOUT14),
742
743 PINMUX_IPSR_GPSR(IP4_19_16, A13),
744 PINMUX_IPSR_MSEL(IP4_19_16, SCK5_A, SEL_SCIF5_0),
745 PINMUX_IPSR_MSEL(IP4_19_16, MSIOF2_SCK_B, SEL_MSIOF2_1),
746 PINMUX_IPSR_GPSR(IP4_19_16, VI4_DATA14),
747 PINMUX_IPSR_MSEL(IP4_19_16, HRX4_D, SEL_HSCIF4_3),
748 PINMUX_IPSR_GPSR(IP4_19_16, DU_DB2),
749 PINMUX_IPSR_GPSR(IP4_19_16, LCDOUT2),
750
751 PINMUX_IPSR_GPSR(IP4_23_20, A14),
752 PINMUX_IPSR_GPSR(IP4_23_20, MSIOF1_SS1),
753 PINMUX_IPSR_MSEL(IP4_23_20, MSIOF2_RXD_B, SEL_MSIOF2_1),
754 PINMUX_IPSR_GPSR(IP4_23_20, VI4_DATA15),
755 PINMUX_IPSR_GPSR(IP4_23_20, HTX4_D),
756 PINMUX_IPSR_GPSR(IP4_23_20, DU_DB3),
757 PINMUX_IPSR_GPSR(IP4_23_20, LCDOUT3),
758
759 PINMUX_IPSR_GPSR(IP4_27_24, A15),
760 PINMUX_IPSR_GPSR(IP4_27_24, MSIOF1_SS2),
761 PINMUX_IPSR_GPSR(IP4_27_24, MSIOF2_TXD_B),
762 PINMUX_IPSR_GPSR(IP4_27_24, VI4_DATA18),
763 PINMUX_IPSR_MSEL(IP4_27_24, VI5_DATA4_A, SEL_VIN5_0),
764 PINMUX_IPSR_GPSR(IP4_27_24, DU_DB4),
765 PINMUX_IPSR_GPSR(IP4_27_24, LCDOUT4),
766
767 PINMUX_IPSR_GPSR(IP4_31_28, A16),
768 PINMUX_IPSR_GPSR(IP4_31_28, MSIOF1_SYNC),
769 PINMUX_IPSR_GPSR(IP4_31_28, MSIOF2_SS1_B),
770 PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA19),
771 PINMUX_IPSR_MSEL(IP4_31_28, VI5_DATA5_A, SEL_VIN5_0),
772 PINMUX_IPSR_GPSR(IP4_31_28, DU_DB5),
773 PINMUX_IPSR_GPSR(IP4_31_28, LCDOUT5),
774
775 /* IPSR5 */
776 PINMUX_IPSR_GPSR(IP5_3_0, A17),
777 PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
778 PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA20),
779 PINMUX_IPSR_MSEL(IP5_3_0, VI5_DATA6_A, SEL_VIN5_0),
780 PINMUX_IPSR_GPSR(IP5_3_0, DU_DB6),
781 PINMUX_IPSR_GPSR(IP5_3_0, LCDOUT6),
782
783 PINMUX_IPSR_GPSR(IP5_7_4, A18),
784 PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
785 PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA21),
786 PINMUX_IPSR_MSEL(IP5_7_4, VI5_DATA7_A, SEL_VIN5_0),
787 PINMUX_IPSR_GPSR(IP5_7_4, DU_DB0),
788 PINMUX_IPSR_MSEL(IP5_7_4, HRX4_E, SEL_HSCIF4_4),
789 PINMUX_IPSR_GPSR(IP5_7_4, LCDOUT0),
790
791 PINMUX_IPSR_GPSR(IP5_11_8, A19),
792 PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
793 PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA22),
794 PINMUX_IPSR_MSEL(IP5_11_8, VI5_DATA2_A, SEL_VIN5_0),
795 PINMUX_IPSR_GPSR(IP5_11_8, DU_DB1),
796 PINMUX_IPSR_GPSR(IP5_11_8, HTX4_E),
797 PINMUX_IPSR_GPSR(IP5_11_8, LCDOUT1),
798
799 PINMUX_IPSR_GPSR(IP5_15_12, CS0_N),
800 PINMUX_IPSR_GPSR(IP5_15_12, SCL5),
801 PINMUX_IPSR_GPSR(IP5_15_12, DU_DR0),
802 PINMUX_IPSR_MSEL(IP5_15_12, VI4_DATA2_B, SEL_VIN4_1),
803 PINMUX_IPSR_GPSR(IP5_15_12, LCDOUT16),
804
805 PINMUX_IPSR_GPSR(IP5_19_16, WE0_N),
806 PINMUX_IPSR_GPSR(IP5_19_16, SDA5),
807 PINMUX_IPSR_GPSR(IP5_19_16, DU_DR1),
808 PINMUX_IPSR_MSEL(IP5_19_16, VI4_DATA3_B, SEL_VIN4_1),
809 PINMUX_IPSR_GPSR(IP5_19_16, LCDOUT17),
810
811 PINMUX_IPSR_GPSR(IP5_23_20, D0),
812 PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
813 PINMUX_IPSR_GPSR(IP5_23_20, DU_DR2),
814 PINMUX_IPSR_MSEL(IP5_23_20, CTS4_N_C, SEL_SCIF4_2),
815 PINMUX_IPSR_GPSR(IP5_23_20, LCDOUT18),
816
817 PINMUX_IPSR_GPSR(IP5_27_24, D1),
818 PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_SYNC_A, SEL_MSIOF3_0),
819 PINMUX_IPSR_MSEL(IP5_27_24, SCK3_A, SEL_SCIF3_0),
820 PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA23),
821 PINMUX_IPSR_MSEL(IP5_27_24, VI5_CLKENB_A, SEL_VIN5_0),
822 PINMUX_IPSR_GPSR(IP5_27_24, DU_DB7),
823 PINMUX_IPSR_MSEL(IP5_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
824 PINMUX_IPSR_GPSR(IP5_27_24, LCDOUT7),
825
826 PINMUX_IPSR_GPSR(IP5_31_28, D2),
827 PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_RXD_A, SEL_MSIOF3_0),
828 PINMUX_IPSR_MSEL(IP5_31_28, RX5_C, SEL_SCIF5_2),
829 PINMUX_IPSR_MSEL(IP5_31_28, VI5_DATA14_A, SEL_VIN5_0),
830 PINMUX_IPSR_GPSR(IP5_31_28, DU_DR3),
831 PINMUX_IPSR_MSEL(IP5_31_28, RX4_C, SEL_SCIF4_2),
832 PINMUX_IPSR_GPSR(IP5_31_28, LCDOUT19),
833
834 /* IPSR6 */
835 PINMUX_IPSR_GPSR(IP6_3_0, D3),
836 PINMUX_IPSR_GPSR(IP6_3_0, MSIOF3_TXD_A),
837 PINMUX_IPSR_GPSR(IP6_3_0, TX5_C),
838 PINMUX_IPSR_MSEL(IP6_3_0, VI5_DATA15_A, SEL_VIN5_0),
839 PINMUX_IPSR_GPSR(IP6_3_0, DU_DR4),
840 PINMUX_IPSR_GPSR(IP6_3_0, TX4_C),
841 PINMUX_IPSR_GPSR(IP6_3_0, LCDOUT20),
842
843 PINMUX_IPSR_GPSR(IP6_7_4, D4),
844 PINMUX_IPSR_GPSR(IP6_7_4, CANFD1_TX),
845 PINMUX_IPSR_MSEL(IP6_7_4, HSCK3_B, SEL_HSCIF3_1),
846 PINMUX_IPSR_GPSR(IP6_7_4, CAN1_TX),
847 PINMUX_IPSR_MSEL(IP6_7_4, RTS3_N_TANS_A, SEL_SCIF3_0),
848 PINMUX_IPSR_GPSR(IP6_7_4, MSIOF3_SS2_A),
849 PINMUX_IPSR_MSEL(IP6_7_4, VI5_DATA1_B, SEL_VIN5_1),
850
851 PINMUX_IPSR_GPSR(IP6_11_8, D5),
852 PINMUX_IPSR_MSEL(IP6_11_8, RX3_A, SEL_SCIF3_0),
853 PINMUX_IPSR_MSEL(IP6_11_8, HRX3_B, SEL_HSCIF3_1),
854 PINMUX_IPSR_GPSR(IP6_11_8, DU_DR5),
855 PINMUX_IPSR_MSEL(IP6_11_8, VI4_DATA4_B, SEL_VIN4_1),
856 PINMUX_IPSR_GPSR(IP6_11_8, LCDOUT21),
857
858 PINMUX_IPSR_GPSR(IP6_15_12, D6),
859 PINMUX_IPSR_GPSR(IP6_15_12, TX3_A),
860 PINMUX_IPSR_GPSR(IP6_15_12, HTX3_B),
861 PINMUX_IPSR_GPSR(IP6_15_12, DU_DR6),
862 PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA5_B, SEL_VIN4_1),
863 PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT22),
864
865 PINMUX_IPSR_GPSR(IP6_19_16, D7),
866 PINMUX_IPSR_GPSR(IP6_19_16, CANFD1_RX),
867 PINMUX_IPSR_GPSR(IP6_19_16, IRQ5),
868 PINMUX_IPSR_GPSR(IP6_19_16, CAN1_RX),
869 PINMUX_IPSR_MSEL(IP6_19_16, CTS3_N_A, SEL_SCIF3_0),
870 PINMUX_IPSR_MSEL(IP6_19_16, VI5_DATA2_B, SEL_VIN5_1),
871
872 PINMUX_IPSR_GPSR(IP6_23_20, D8),
873 PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_SCK_A, SEL_MSIOF2_0),
874 PINMUX_IPSR_MSEL(IP6_23_20, SCK4_B, SEL_SCIF4_1),
875 PINMUX_IPSR_MSEL(IP6_23_20, VI5_DATA12_A, SEL_VIN5_0),
876 PINMUX_IPSR_GPSR(IP6_23_20, DU_DR7),
877 PINMUX_IPSR_MSEL(IP6_23_20, RIF3_CLK_B, SEL_DRIF3_1),
878 PINMUX_IPSR_MSEL(IP6_23_20, HCTS3_N_E, SEL_HSCIF3_4),
879 PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT23),
880
881 PINMUX_IPSR_GPSR(IP6_27_24, D9),
882 PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_SYNC_A, SEL_MSIOF2_0),
883 PINMUX_IPSR_MSEL(IP6_27_24, VI5_DATA10_A, SEL_VIN5_0),
884 PINMUX_IPSR_GPSR(IP6_27_24, DU_DG0),
885 PINMUX_IPSR_MSEL(IP6_27_24, RIF3_SYNC_B, SEL_DRIF3_1),
886 PINMUX_IPSR_MSEL(IP6_27_24, HRX3_E, SEL_HSCIF3_4),
887 PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT8),
888
889 PINMUX_IPSR_GPSR(IP6_31_28, D10),
890 PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_RXD_A, SEL_MSIOF2_0),
891 PINMUX_IPSR_MSEL(IP6_31_28, VI5_DATA13_A, SEL_VIN5_0),
892 PINMUX_IPSR_GPSR(IP6_31_28, DU_DG1),
893 PINMUX_IPSR_MSEL(IP6_31_28, RIF3_D0_B, SEL_DRIF3_1),
894 PINMUX_IPSR_GPSR(IP6_31_28, HTX3_E),
895 PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT9),
896
897 /* IPSR7 */
898 PINMUX_IPSR_GPSR(IP7_3_0, D11),
899 PINMUX_IPSR_GPSR(IP7_3_0, MSIOF2_TXD_A),
900 PINMUX_IPSR_MSEL(IP7_3_0, VI5_DATA11_A, SEL_VIN5_0),
901 PINMUX_IPSR_GPSR(IP7_3_0, DU_DG2),
902 PINMUX_IPSR_MSEL(IP7_3_0, RIF3_D1_B, SEL_DRIF3_1),
903 PINMUX_IPSR_MSEL(IP7_3_0, HRTS3_N_E, SEL_HSCIF3_4),
904 PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT10),
905
906 PINMUX_IPSR_GPSR(IP7_7_4, D12),
907 PINMUX_IPSR_GPSR(IP7_7_4, CANFD0_TX),
908 PINMUX_IPSR_GPSR(IP7_7_4, TX4_B),
909 PINMUX_IPSR_GPSR(IP7_7_4, CAN0_TX),
910 PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA8_A, SEL_VIN5_0),
911 PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA3_B, SEL_VIN5_1),
912
913 PINMUX_IPSR_GPSR(IP7_11_8, D13),
914 PINMUX_IPSR_GPSR(IP7_11_8, CANFD0_RX),
915 PINMUX_IPSR_MSEL(IP7_11_8, RX4_B, SEL_SCIF4_1),
916 PINMUX_IPSR_GPSR(IP7_11_8, CAN0_RX),
917 PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA9_A, SEL_VIN5_0),
918 PINMUX_IPSR_MSEL(IP7_11_8, SCL7_B, SEL_I2C7_1),
919 PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA4_B, SEL_VIN5_1),
920
921 PINMUX_IPSR_GPSR(IP7_15_12, D14),
922 PINMUX_IPSR_GPSR(IP7_15_12, CAN_CLK),
923 PINMUX_IPSR_MSEL(IP7_15_12, HRX3_A, SEL_HSCIF3_0),
924 PINMUX_IPSR_GPSR(IP7_15_12, MSIOF2_SS2_A),
925 PINMUX_IPSR_MSEL(IP7_15_12, SDA7_B, SEL_I2C7_1),
926 PINMUX_IPSR_MSEL(IP7_15_12, VI5_DATA5_B, SEL_VIN5_1),
927
928 PINMUX_IPSR_GPSR(IP7_19_16, D15),
929 PINMUX_IPSR_GPSR(IP7_19_16, MSIOF2_SS1_A),
930 PINMUX_IPSR_GPSR(IP7_19_16, HTX3_A),
931 PINMUX_IPSR_GPSR(IP7_19_16, MSIOF3_SS1_A),
932 PINMUX_IPSR_GPSR(IP7_19_16, DU_DG3),
933 PINMUX_IPSR_GPSR(IP7_19_16, LCDOUT11),
934
935 PINMUX_IPSR_GPSR(IP7_23_20, SCL4),
936 PINMUX_IPSR_GPSR(IP7_23_20, CS1_N_A26),
937 PINMUX_IPSR_GPSR(IP7_23_20, DU_DOTCLKIN0),
938 PINMUX_IPSR_MSEL(IP7_23_20, VI4_DATA6_B, SEL_VIN4_1),
939 PINMUX_IPSR_MSEL(IP7_23_20, VI5_DATA6_B, SEL_VIN5_1),
940 PINMUX_IPSR_GPSR(IP7_23_20, QCLK),
941
942 PINMUX_IPSR_GPSR(IP7_27_24, SDA4),
943 PINMUX_IPSR_GPSR(IP7_27_24, WE1_N),
944 PINMUX_IPSR_MSEL(IP7_27_24, VI4_DATA7_B, SEL_VIN4_1),
945 PINMUX_IPSR_MSEL(IP7_27_24, VI5_DATA7_B, SEL_VIN5_1),
946 PINMUX_IPSR_GPSR(IP7_27_24, QPOLB),
947
948 PINMUX_IPSR_GPSR(IP7_31_28, SD0_CLK),
949 PINMUX_IPSR_GPSR(IP7_31_28, NFDATA8),
950 PINMUX_IPSR_MSEL(IP7_31_28, SCL1_C, SEL_I2C1_2),
951 PINMUX_IPSR_MSEL(IP7_31_28, HSCK1_B, SEL_HSCIF1_1),
952 PINMUX_IPSR_MSEL(IP7_31_28, SDA2_E, SEL_I2C2_4),
953 PINMUX_IPSR_MSEL(IP7_31_28, FMCLK_B, SEL_FM_1),
954
955 /* IPSR8 */
956 PINMUX_IPSR_GPSR(IP8_3_0, SD0_CMD),
957 PINMUX_IPSR_GPSR(IP8_3_0, NFDATA9),
958 PINMUX_IPSR_MSEL(IP8_3_0, HRX1_B, SEL_HSCIF1_1),
959 PINMUX_IPSR_MSEL(IP8_3_0, SPEEDIN_B, SEL_SPEED_PULSE_IF_1),
960
961 PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT0),
962 PINMUX_IPSR_GPSR(IP8_7_4, NFDATA10),
963 PINMUX_IPSR_GPSR(IP8_7_4, HTX1_B),
964 PINMUX_IPSR_MSEL(IP8_7_4, REMOCON_B, SEL_REMOCON_1),
965
966 PINMUX_IPSR_GPSR(IP8_11_8, SD0_DAT1),
967 PINMUX_IPSR_GPSR(IP8_11_8, NFDATA11),
968 PINMUX_IPSR_MSEL(IP8_11_8, SDA2_C, SEL_I2C2_2),
969 PINMUX_IPSR_MSEL(IP8_11_8, HCTS1_N_B, SEL_HSCIF1_1),
970 PINMUX_IPSR_MSEL(IP8_11_8, FMIN_B, SEL_FM_1),
971
972 PINMUX_IPSR_GPSR(IP8_15_12, SD0_DAT2),
973 PINMUX_IPSR_GPSR(IP8_15_12, NFDATA12),
974 PINMUX_IPSR_MSEL(IP8_15_12, SCL2_C, SEL_I2C2_2),
975 PINMUX_IPSR_MSEL(IP8_15_12, HRTS1_N_B, SEL_HSCIF1_1),
976 PINMUX_IPSR_GPSR(IP8_15_12, BPFCLK_B),
977
978 PINMUX_IPSR_GPSR(IP8_19_16, SD0_DAT3),
979 PINMUX_IPSR_GPSR(IP8_19_16, NFDATA13),
980 PINMUX_IPSR_MSEL(IP8_19_16, SDA1_C, SEL_I2C1_2),
981 PINMUX_IPSR_MSEL(IP8_19_16, SCL2_E, SEL_I2C2_4),
982 PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_C, SEL_SPEED_PULSE_IF_2),
983 PINMUX_IPSR_MSEL(IP8_19_16, REMOCON_C, SEL_REMOCON_2),
984
985 PINMUX_IPSR_GPSR(IP8_23_20, SD1_CLK),
986 PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDFC_1),
987
988 PINMUX_IPSR_GPSR(IP8_27_24, SD1_CMD),
989 PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDFC_1),
990
991 PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT0),
992 PINMUX_IPSR_MSEL(IP8_31_28, NFWP_N_B, SEL_NDFC_1),
993
994 /* IPSR9 */
995 PINMUX_IPSR_GPSR(IP9_3_0, SD1_DAT1),
996 PINMUX_IPSR_MSEL(IP9_3_0, NFCE_N_B, SEL_NDFC_1),
997
998 PINMUX_IPSR_GPSR(IP9_7_4, SD1_DAT2),
999 PINMUX_IPSR_MSEL(IP9_7_4, NFALE_B, SEL_NDFC_1),
1000
1001 PINMUX_IPSR_GPSR(IP9_11_8, SD1_DAT3),
1002 PINMUX_IPSR_MSEL(IP9_11_8, NFRB_N_B, SEL_NDFC_1),
1003
1004 PINMUX_IPSR_GPSR(IP9_15_12, SD3_CLK),
1005 PINMUX_IPSR_GPSR(IP9_15_12, NFWE_N),
1006
1007 PINMUX_IPSR_GPSR(IP9_19_16, SD3_CMD),
1008 PINMUX_IPSR_GPSR(IP9_19_16, NFRE_N),
1009
1010 PINMUX_IPSR_GPSR(IP9_23_20, SD3_DAT0),
1011 PINMUX_IPSR_GPSR(IP9_23_20, NFDATA0),
1012
1013 PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT1),
1014 PINMUX_IPSR_GPSR(IP9_27_24, NFDATA1),
1015
1016 PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT2),
1017 PINMUX_IPSR_GPSR(IP9_31_28, NFDATA2),
1018
1019 /* IPSR10 */
1020 PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT3),
1021 PINMUX_IPSR_GPSR(IP10_3_0, NFDATA3),
1022
1023 PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT4),
1024 PINMUX_IPSR_GPSR(IP10_7_4, NFDATA4),
1025
1026 PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT5),
1027 PINMUX_IPSR_GPSR(IP10_11_8, NFDATA5),
1028
1029 PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT6),
1030 PINMUX_IPSR_GPSR(IP10_15_12, NFDATA6),
1031
1032 PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT7),
1033 PINMUX_IPSR_GPSR(IP10_19_16, NFDATA7),
1034
1035 PINMUX_IPSR_GPSR(IP10_23_20, SD3_DS),
1036 PINMUX_IPSR_GPSR(IP10_23_20, NFCLE),
1037
1038 PINMUX_IPSR_GPSR(IP10_27_24, SD0_CD),
Takeshi Kihara943ff712018-12-01 15:35:53 +09001039 PINMUX_IPSR_MSEL(IP10_27_24, NFALE_A, SEL_NDFC_0),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001040 PINMUX_IPSR_GPSR(IP10_27_24, SD3_CD),
1041 PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
1042 PINMUX_IPSR_MSEL(IP10_27_24, SCL2_B, SEL_I2C2_1),
1043 PINMUX_IPSR_MSEL(IP10_27_24, TCLK1_A, SEL_TIMER_TMU_0),
1044 PINMUX_IPSR_MSEL(IP10_27_24, SSI_SCK2_B, SEL_SSI2_1),
1045 PINMUX_IPSR_GPSR(IP10_27_24, TS_SCK0),
1046
1047 PINMUX_IPSR_GPSR(IP10_31_28, SD0_WP),
Takeshi Kihara943ff712018-12-01 15:35:53 +09001048 PINMUX_IPSR_MSEL(IP10_31_28, NFRB_N_A, SEL_NDFC_0),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001049 PINMUX_IPSR_GPSR(IP10_31_28, SD3_WP),
1050 PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
1051 PINMUX_IPSR_MSEL(IP10_31_28, SDA2_B, SEL_I2C2_1),
1052 PINMUX_IPSR_MSEL(IP10_31_28, TCLK2_A, SEL_TIMER_TMU_0),
1053 PINMUX_IPSR_MSEL(IP10_31_28, SSI_WS2_B, SEL_SSI2_1),
1054 PINMUX_IPSR_GPSR(IP10_31_28, TS_SDAT0),
1055
1056 /* IPSR11 */
1057 PINMUX_IPSR_GPSR(IP11_3_0, SD1_CD),
1058 PINMUX_IPSR_MSEL(IP11_3_0, NFCE_N_A, SEL_NDFC_0),
1059 PINMUX_IPSR_GPSR(IP11_3_0, SSI_SCK1),
1060 PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
1061 PINMUX_IPSR_GPSR(IP11_3_0, TS_SDEN0),
1062
1063 PINMUX_IPSR_GPSR(IP11_7_4, SD1_WP),
1064 PINMUX_IPSR_MSEL(IP11_7_4, NFWP_N_A, SEL_NDFC_0),
1065 PINMUX_IPSR_GPSR(IP11_7_4, SSI_WS1),
1066 PINMUX_IPSR_MSEL(IP11_7_4, RIF0_SYNC_B, SEL_DRIF0_1),
1067 PINMUX_IPSR_GPSR(IP11_7_4, TS_SPSYNC0),
1068
1069 PINMUX_IPSR_MSEL(IP11_11_8, RX0_A, SEL_SCIF0_0),
1070 PINMUX_IPSR_MSEL(IP11_11_8, HRX1_A, SEL_HSCIF1_0),
1071 PINMUX_IPSR_MSEL(IP11_11_8, SSI_SCK2_A, SEL_SSI2_0),
1072 PINMUX_IPSR_GPSR(IP11_11_8, RIF1_SYNC),
1073 PINMUX_IPSR_GPSR(IP11_11_8, TS_SCK1),
1074
Takeshi Kihara699c7d12018-12-01 15:19:24 +09001075 PINMUX_IPSR_MSEL(IP11_15_12, TX0_A, SEL_SCIF0_0),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001076 PINMUX_IPSR_GPSR(IP11_15_12, HTX1_A),
1077 PINMUX_IPSR_MSEL(IP11_15_12, SSI_WS2_A, SEL_SSI2_0),
1078 PINMUX_IPSR_GPSR(IP11_15_12, RIF1_D0),
1079 PINMUX_IPSR_GPSR(IP11_15_12, TS_SDAT1),
1080
1081 PINMUX_IPSR_MSEL(IP11_19_16, CTS0_N_A, SEL_SCIF0_0),
1082 PINMUX_IPSR_MSEL(IP11_19_16, NFDATA14_A, SEL_NDFC_0),
1083 PINMUX_IPSR_GPSR(IP11_19_16, AUDIO_CLKOUT_A),
1084 PINMUX_IPSR_GPSR(IP11_19_16, RIF1_D1),
1085 PINMUX_IPSR_MSEL(IP11_19_16, SCIF_CLK_A, SEL_SCIF_0),
1086 PINMUX_IPSR_MSEL(IP11_19_16, FMCLK_A, SEL_FM_0),
1087
1088 PINMUX_IPSR_MSEL(IP11_23_20, RTS0_N_TANS_A, SEL_SCIF0_0),
1089 PINMUX_IPSR_MSEL(IP11_23_20, NFDATA15_A, SEL_NDFC_0),
1090 PINMUX_IPSR_GPSR(IP11_23_20, AUDIO_CLKOUT1_A),
1091 PINMUX_IPSR_GPSR(IP11_23_20, RIF1_CLK),
1092 PINMUX_IPSR_MSEL(IP11_23_20, SCL2_A, SEL_I2C2_0),
1093 PINMUX_IPSR_MSEL(IP11_23_20, FMIN_A, SEL_FM_0),
1094
1095 PINMUX_IPSR_MSEL(IP11_27_24, SCK0_A, SEL_SCIF0_0),
1096 PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_A, SEL_HSCIF1_0),
1097 PINMUX_IPSR_GPSR(IP11_27_24, USB3HS0_ID),
1098 PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N_TANS),
1099 PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
1100 PINMUX_IPSR_MSEL(IP11_27_24, FMCLK_C, SEL_FM_2),
Yoshihiro Shimoda747c5412018-06-06 15:43:04 +09001101 PINMUX_IPSR_GPSR(IP11_27_24, USB0_ID),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001102
1103 PINMUX_IPSR_GPSR(IP11_31_28, RX1),
1104 PINMUX_IPSR_MSEL(IP11_31_28, HRX2_B, SEL_HSCIF2_1),
1105 PINMUX_IPSR_MSEL(IP11_31_28, SSI_SCK9_B, SEL_SSI9_1),
1106 PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1_B),
1107
1108 /* IPSR12 */
1109 PINMUX_IPSR_GPSR(IP12_3_0, TX1),
1110 PINMUX_IPSR_GPSR(IP12_3_0, HTX2_B),
1111 PINMUX_IPSR_MSEL(IP12_3_0, SSI_WS9_B, SEL_SSI9_1),
1112 PINMUX_IPSR_GPSR(IP12_3_0, AUDIO_CLKOUT3_B),
1113
Takeshi Kihara7219a4b2018-12-01 16:02:20 +09001114 PINMUX_IPSR_MSEL(IP12_7_4, SCK2_A, SEL_SCIF2_0),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001115 PINMUX_IPSR_MSEL(IP12_7_4, HSCK0_A, SEL_HSCIF0_0),
1116 PINMUX_IPSR_MSEL(IP12_7_4, AUDIO_CLKB_A, SEL_ADGB_0),
1117 PINMUX_IPSR_GPSR(IP12_7_4, CTS1_N),
1118 PINMUX_IPSR_MSEL(IP12_7_4, RIF0_CLK_A, SEL_DRIF0_0),
1119 PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_A, SEL_REMOCON_0),
1120 PINMUX_IPSR_MSEL(IP12_7_4, SCIF_CLK_B, SEL_SCIF_1),
1121
Takeshi Kihara7219a4b2018-12-01 16:02:20 +09001122 PINMUX_IPSR_MSEL(IP12_11_8, TX2_A, SEL_SCIF2_0),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001123 PINMUX_IPSR_MSEL(IP12_11_8, HRX0_A, SEL_HSCIF0_0),
1124 PINMUX_IPSR_GPSR(IP12_11_8, AUDIO_CLKOUT2_A),
1125 PINMUX_IPSR_MSEL(IP12_11_8, SCL1_A, SEL_I2C1_0),
1126 PINMUX_IPSR_MSEL(IP12_11_8, FSO_CFE_0_N_A, SEL_FSO_0),
1127 PINMUX_IPSR_GPSR(IP12_11_8, TS_SDEN1),
1128
Takeshi Kihara7219a4b2018-12-01 16:02:20 +09001129 PINMUX_IPSR_MSEL(IP12_15_12, RX2_A, SEL_SCIF2_0),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001130 PINMUX_IPSR_GPSR(IP12_15_12, HTX0_A),
1131 PINMUX_IPSR_GPSR(IP12_15_12, AUDIO_CLKOUT3_A),
1132 PINMUX_IPSR_MSEL(IP12_15_12, SDA1_A, SEL_I2C1_0),
1133 PINMUX_IPSR_MSEL(IP12_15_12, FSO_CFE_1_N_A, SEL_FSO_0),
1134 PINMUX_IPSR_GPSR(IP12_15_12, TS_SPSYNC1),
1135
1136 PINMUX_IPSR_GPSR(IP12_19_16, MSIOF0_SCK),
1137 PINMUX_IPSR_GPSR(IP12_19_16, SSI_SCK78),
1138
1139 PINMUX_IPSR_GPSR(IP12_23_20, MSIOF0_RXD),
1140 PINMUX_IPSR_GPSR(IP12_23_20, SSI_WS78),
Takeshi Kihara7219a4b2018-12-01 16:02:20 +09001141 PINMUX_IPSR_MSEL(IP12_23_20, TX2_B, SEL_SCIF2_1),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001142
1143 PINMUX_IPSR_GPSR(IP12_27_24, MSIOF0_TXD),
1144 PINMUX_IPSR_GPSR(IP12_27_24, SSI_SDATA7),
Takeshi Kihara7219a4b2018-12-01 16:02:20 +09001145 PINMUX_IPSR_MSEL(IP12_27_24, RX2_B, SEL_SCIF2_1),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001146
1147 PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
1148 PINMUX_IPSR_GPSR(IP12_31_28, AUDIO_CLKOUT_B),
1149 PINMUX_IPSR_GPSR(IP12_31_28, SSI_SDATA8),
1150
1151 /* IPSR13 */
1152 PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
1153 PINMUX_IPSR_MSEL(IP13_3_0, HRX2_A, SEL_HSCIF2_0),
1154 PINMUX_IPSR_GPSR(IP13_3_0, SSI_SCK4),
1155 PINMUX_IPSR_MSEL(IP13_3_0, HCTS0_N_A, SEL_HSCIF0_0),
1156 PINMUX_IPSR_GPSR(IP13_3_0, BPFCLK_C),
1157 PINMUX_IPSR_MSEL(IP13_3_0, SPEEDIN_A, SEL_SPEED_PULSE_IF_0),
1158
1159 PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
1160 PINMUX_IPSR_GPSR(IP13_7_4, HTX2_A),
1161 PINMUX_IPSR_GPSR(IP13_7_4, SSI_WS4),
1162 PINMUX_IPSR_MSEL(IP13_7_4, HRTS0_N_A, SEL_HSCIF0_0),
1163 PINMUX_IPSR_MSEL(IP13_7_4, FMIN_C, SEL_FM_2),
1164 PINMUX_IPSR_GPSR(IP13_7_4, BPFCLK_A),
1165
1166 PINMUX_IPSR_GPSR(IP13_11_8, SSI_SDATA9),
1167 PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKC_A, SEL_ADGC_0),
1168 PINMUX_IPSR_GPSR(IP13_11_8, SCK1),
1169
1170 PINMUX_IPSR_GPSR(IP13_15_12, MLB_CLK),
1171 PINMUX_IPSR_MSEL(IP13_15_12, RX0_B, SEL_SCIF0_1),
1172 PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_A, SEL_DRIF0_0),
1173 PINMUX_IPSR_MSEL(IP13_15_12, SCL1_B, SEL_I2C1_1),
1174 PINMUX_IPSR_MSEL(IP13_15_12, TCLK1_B, SEL_TIMER_TMU_1),
1175 PINMUX_IPSR_GPSR(IP13_15_12, SIM0_RST_A),
1176
1177 PINMUX_IPSR_GPSR(IP13_19_16, MLB_SIG),
1178 PINMUX_IPSR_MSEL(IP13_19_16, SCK0_B, SEL_SCIF0_1),
1179 PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_A, SEL_DRIF0_0),
1180 PINMUX_IPSR_MSEL(IP13_19_16, SDA1_B, SEL_I2C1_1),
1181 PINMUX_IPSR_MSEL(IP13_19_16, TCLK2_B, SEL_TIMER_TMU_1),
Takeshi Kiharae167d722018-12-06 15:38:43 +09001182 PINMUX_IPSR_GPSR(IP13_19_16, SIM0_D_A),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001183
1184 PINMUX_IPSR_GPSR(IP13_23_20, MLB_DAT),
Takeshi Kihara699c7d12018-12-01 15:19:24 +09001185 PINMUX_IPSR_MSEL(IP13_23_20, TX0_B, SEL_SCIF0_1),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001186 PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_A, SEL_DRIF0_0),
1187 PINMUX_IPSR_GPSR(IP13_23_20, SIM0_CLK_A),
1188
1189 PINMUX_IPSR_GPSR(IP13_27_24, SSI_SCK01239),
1190
1191 PINMUX_IPSR_GPSR(IP13_31_28, SSI_WS01239),
1192
1193 /* IPSR14 */
1194 PINMUX_IPSR_GPSR(IP14_3_0, SSI_SDATA0),
1195
1196 PINMUX_IPSR_GPSR(IP14_7_4, SSI_SDATA1),
1197 PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_B, SEL_ADGC_1),
1198 PINMUX_IPSR_MSEL(IP14_7_4, PWM0_B, SEL_PWM0_1),
1199
1200 PINMUX_IPSR_GPSR(IP14_11_8, SSI_SDATA2),
1201 PINMUX_IPSR_GPSR(IP14_11_8, AUDIO_CLKOUT2_B),
1202 PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK9_A, SEL_SSI9_0),
1203 PINMUX_IPSR_MSEL(IP14_11_8, PWM1_B, SEL_PWM1_1),
1204
1205 PINMUX_IPSR_GPSR(IP14_15_12, SSI_SCK349),
1206 PINMUX_IPSR_MSEL(IP14_15_12, PWM2_C, SEL_PWM2_2),
1207
1208 PINMUX_IPSR_GPSR(IP14_19_16, SSI_WS349),
1209 PINMUX_IPSR_MSEL(IP14_19_16, PWM3_C, SEL_PWM3_2),
1210
1211 PINMUX_IPSR_GPSR(IP14_23_20, SSI_SDATA3),
1212 PINMUX_IPSR_GPSR(IP14_23_20, AUDIO_CLKOUT1_C),
1213 PINMUX_IPSR_MSEL(IP14_23_20, AUDIO_CLKB_B, SEL_ADGB_1),
1214 PINMUX_IPSR_MSEL(IP14_23_20, PWM4_B, SEL_PWM4_1),
1215
1216 PINMUX_IPSR_GPSR(IP14_27_24, SSI_SDATA4),
1217 PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS9_A, SEL_SSI9_0),
1218 PINMUX_IPSR_MSEL(IP14_27_24, PWM5_B, SEL_PWM5_1),
1219
1220 PINMUX_IPSR_GPSR(IP14_31_28, SSI_SCK5),
1221 PINMUX_IPSR_MSEL(IP14_31_28, HRX0_B, SEL_HSCIF0_1),
1222 PINMUX_IPSR_GPSR(IP14_31_28, USB0_PWEN_B),
1223 PINMUX_IPSR_MSEL(IP14_31_28, SCL2_D, SEL_I2C2_3),
1224 PINMUX_IPSR_MSEL(IP14_31_28, PWM6_B, SEL_PWM6_1),
1225
1226 /* IPSR15 */
1227 PINMUX_IPSR_GPSR(IP15_3_0, SSI_WS5),
1228 PINMUX_IPSR_GPSR(IP15_3_0, HTX0_B),
1229 PINMUX_IPSR_MSEL(IP15_3_0, USB0_OVC_B, SEL_USB_20_CH0_1),
1230 PINMUX_IPSR_MSEL(IP15_3_0, SDA2_D, SEL_I2C2_3),
1231
1232 PINMUX_IPSR_GPSR(IP15_7_4, SSI_SDATA5),
1233 PINMUX_IPSR_MSEL(IP15_7_4, HSCK0_B, SEL_HSCIF0_1),
1234 PINMUX_IPSR_MSEL(IP15_7_4, AUDIO_CLKB_C, SEL_ADGB_2),
1235 PINMUX_IPSR_GPSR(IP15_7_4, TPU0TO0),
1236
1237 PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK6),
1238 PINMUX_IPSR_MSEL(IP15_11_8, HSCK2_A, SEL_HSCIF2_0),
1239 PINMUX_IPSR_MSEL(IP15_11_8, AUDIO_CLKC_C, SEL_ADGC_2),
1240 PINMUX_IPSR_GPSR(IP15_11_8, TPU0TO1),
1241 PINMUX_IPSR_MSEL(IP15_11_8, FSO_CFE_0_N_B, SEL_FSO_1),
1242 PINMUX_IPSR_GPSR(IP15_11_8, SIM0_RST_B),
1243
1244 PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS6),
1245 PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1246 PINMUX_IPSR_GPSR(IP15_15_12, AUDIO_CLKOUT2_C),
1247 PINMUX_IPSR_GPSR(IP15_15_12, TPU0TO2),
1248 PINMUX_IPSR_MSEL(IP15_15_12, SDA1_D, SEL_I2C1_3),
1249 PINMUX_IPSR_MSEL(IP15_15_12, FSO_CFE_1_N_B, SEL_FSO_1),
Takeshi Kiharae167d722018-12-06 15:38:43 +09001250 PINMUX_IPSR_GPSR(IP15_15_12, SIM0_D_B),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001251
1252 PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA6),
1253 PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1254 PINMUX_IPSR_GPSR(IP15_19_16, AUDIO_CLKOUT3_C),
1255 PINMUX_IPSR_GPSR(IP15_19_16, TPU0TO3),
1256 PINMUX_IPSR_MSEL(IP15_19_16, SCL1_D, SEL_I2C1_3),
1257 PINMUX_IPSR_MSEL(IP15_19_16, FSO_TOE_N_B, SEL_FSO_1),
1258 PINMUX_IPSR_GPSR(IP15_19_16, SIM0_CLK_B),
1259
1260 PINMUX_IPSR_GPSR(IP15_23_20, AUDIO_CLKA),
1261
1262 PINMUX_IPSR_GPSR(IP15_27_24, USB30_PWEN),
1263 PINMUX_IPSR_GPSR(IP15_27_24, USB0_PWEN_A),
1264
1265 PINMUX_IPSR_GPSR(IP15_31_28, USB30_OVC),
1266 PINMUX_IPSR_MSEL(IP15_31_28, USB0_OVC_A, SEL_USB_20_CH0_0),
Takeshi Kihara83f69412018-05-11 12:22:24 +09001267
1268/*
1269 * Static pins can not be muxed between different functions but
1270 * still need mark entries in the pinmux list. Add each static
1271 * pin to the list without an associated function. The sh-pfc
1272 * core will do the right thing and skip trying to mux the pin
1273 * while still applying configuration to it.
1274 */
1275#define FM(x) PINMUX_DATA(x##_MARK, 0),
1276 PINMUX_STATIC
1277#undef FM
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001278};
1279
Takeshi Kihara83f69412018-05-11 12:22:24 +09001280/*
1281 * R8A77990 has 7 banks with 32 GPIOs in each => 224 GPIOs.
1282 * Physical layout rows: A - AE, cols: 1 - 25.
1283 */
1284#define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
1285#define PIN_NUMBER(r, c) (((r) - 'A') * 25 + (c) + 300)
1286#define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
1287#define PIN_NONE U16_MAX
1288
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001289static const struct sh_pfc_pin pinmux_pins[] = {
1290 PINMUX_GPIO_GP_ALL(),
Takeshi Kihara83f69412018-05-11 12:22:24 +09001291
1292 /*
1293 * Pins not associated with a GPIO port.
1294 *
1295 * The pin positions are different between different R8A77990
1296 * packages, all that is needed for the pfc driver is a unique
1297 * number for each pin. To this end use the pin layout from
1298 * R8A77990 to calculate a unique number for each pin.
1299 */
1300 SH_PFC_PIN_NAMED_CFG('F', 1, TRST_N, CFG_FLAGS),
1301 SH_PFC_PIN_NAMED_CFG('F', 3, TMS, CFG_FLAGS),
1302 SH_PFC_PIN_NAMED_CFG('F', 4, TCK, CFG_FLAGS),
1303 SH_PFC_PIN_NAMED_CFG('G', 2, TDI, CFG_FLAGS),
1304 SH_PFC_PIN_NAMED_CFG('G', 3, FSCLKST_N, CFG_FLAGS),
1305 SH_PFC_PIN_NAMED_CFG('H', 1, ASEBRK, CFG_FLAGS),
1306 SH_PFC_PIN_NAMED_CFG('N', 1, AVB_TXC, CFG_FLAGS),
1307 SH_PFC_PIN_NAMED_CFG('N', 2, AVB_TD0, CFG_FLAGS),
1308 SH_PFC_PIN_NAMED_CFG('N', 3, AVB_TD1, CFG_FLAGS),
1309 SH_PFC_PIN_NAMED_CFG('N', 5, AVB_TD2, CFG_FLAGS),
1310 SH_PFC_PIN_NAMED_CFG('N', 6, AVB_TD3, CFG_FLAGS),
1311 SH_PFC_PIN_NAMED_CFG('P', 3, AVB_TX_CTL, CFG_FLAGS),
1312 SH_PFC_PIN_NAMED_CFG('P', 4, AVB_MDIO, CFG_FLAGS),
1313 SH_PFC_PIN_NAMED_CFG('P', 5, AVB_MDC, CFG_FLAGS),
1314 SH_PFC_PIN_NAMED_CFG('T', 21, MLB_REF, CFG_FLAGS),
1315 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 3, PRESETOUT_N, CFG_FLAGS),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09001316};
1317
Takeshi Kihara4c833b22018-10-15 11:58:26 +02001318/* - AUDIO CLOCK ------------------------------------------------------------ */
1319static const unsigned int audio_clk_a_pins[] = {
1320 /* CLK A */
1321 RCAR_GP_PIN(6, 8),
1322};
1323
1324static const unsigned int audio_clk_a_mux[] = {
1325 AUDIO_CLKA_MARK,
1326};
1327
1328static const unsigned int audio_clk_b_a_pins[] = {
1329 /* CLK B_A */
1330 RCAR_GP_PIN(5, 7),
1331};
1332
1333static const unsigned int audio_clk_b_a_mux[] = {
1334 AUDIO_CLKB_A_MARK,
1335};
1336
1337static const unsigned int audio_clk_b_b_pins[] = {
1338 /* CLK B_B */
1339 RCAR_GP_PIN(6, 7),
1340};
1341
1342static const unsigned int audio_clk_b_b_mux[] = {
1343 AUDIO_CLKB_B_MARK,
1344};
1345
1346static const unsigned int audio_clk_b_c_pins[] = {
1347 /* CLK B_C */
1348 RCAR_GP_PIN(6, 13),
1349};
1350
1351static const unsigned int audio_clk_b_c_mux[] = {
1352 AUDIO_CLKB_C_MARK,
1353};
1354
1355static const unsigned int audio_clk_c_a_pins[] = {
1356 /* CLK C_A */
1357 RCAR_GP_PIN(5, 16),
1358};
1359
1360static const unsigned int audio_clk_c_a_mux[] = {
1361 AUDIO_CLKC_A_MARK,
1362};
1363
1364static const unsigned int audio_clk_c_b_pins[] = {
1365 /* CLK C_B */
1366 RCAR_GP_PIN(6, 3),
1367};
1368
1369static const unsigned int audio_clk_c_b_mux[] = {
1370 AUDIO_CLKC_B_MARK,
1371};
1372
1373static const unsigned int audio_clk_c_c_pins[] = {
1374 /* CLK C_C */
1375 RCAR_GP_PIN(6, 14),
1376};
1377
1378static const unsigned int audio_clk_c_c_mux[] = {
1379 AUDIO_CLKC_C_MARK,
1380};
1381
1382static const unsigned int audio_clkout_a_pins[] = {
1383 /* CLKOUT_A */
1384 RCAR_GP_PIN(5, 3),
1385};
1386
1387static const unsigned int audio_clkout_a_mux[] = {
1388 AUDIO_CLKOUT_A_MARK,
1389};
1390
1391static const unsigned int audio_clkout_b_pins[] = {
1392 /* CLKOUT_B */
1393 RCAR_GP_PIN(5, 13),
1394};
1395
1396static const unsigned int audio_clkout_b_mux[] = {
1397 AUDIO_CLKOUT_B_MARK,
1398};
1399
1400static const unsigned int audio_clkout1_a_pins[] = {
1401 /* CLKOUT1_A */
1402 RCAR_GP_PIN(5, 4),
1403};
1404
1405static const unsigned int audio_clkout1_a_mux[] = {
1406 AUDIO_CLKOUT1_A_MARK,
1407};
1408
1409static const unsigned int audio_clkout1_b_pins[] = {
1410 /* CLKOUT1_B */
1411 RCAR_GP_PIN(5, 5),
1412};
1413
1414static const unsigned int audio_clkout1_b_mux[] = {
1415 AUDIO_CLKOUT1_B_MARK,
1416};
1417
1418static const unsigned int audio_clkout1_c_pins[] = {
1419 /* CLKOUT1_C */
1420 RCAR_GP_PIN(6, 7),
1421};
1422
1423static const unsigned int audio_clkout1_c_mux[] = {
1424 AUDIO_CLKOUT1_C_MARK,
1425};
1426
1427static const unsigned int audio_clkout2_a_pins[] = {
1428 /* CLKOUT2_A */
1429 RCAR_GP_PIN(5, 8),
1430};
1431
1432static const unsigned int audio_clkout2_a_mux[] = {
1433 AUDIO_CLKOUT2_A_MARK,
1434};
1435
1436static const unsigned int audio_clkout2_b_pins[] = {
1437 /* CLKOUT2_B */
1438 RCAR_GP_PIN(6, 4),
1439};
1440
1441static const unsigned int audio_clkout2_b_mux[] = {
1442 AUDIO_CLKOUT2_B_MARK,
1443};
1444
1445static const unsigned int audio_clkout2_c_pins[] = {
1446 /* CLKOUT2_C */
1447 RCAR_GP_PIN(6, 15),
1448};
1449
1450static const unsigned int audio_clkout2_c_mux[] = {
1451 AUDIO_CLKOUT2_C_MARK,
1452};
1453
1454static const unsigned int audio_clkout3_a_pins[] = {
1455 /* CLKOUT3_A */
1456 RCAR_GP_PIN(5, 9),
1457};
1458
1459static const unsigned int audio_clkout3_a_mux[] = {
1460 AUDIO_CLKOUT3_A_MARK,
1461};
1462
1463static const unsigned int audio_clkout3_b_pins[] = {
1464 /* CLKOUT3_B */
1465 RCAR_GP_PIN(5, 6),
1466};
1467
1468static const unsigned int audio_clkout3_b_mux[] = {
1469 AUDIO_CLKOUT3_B_MARK,
1470};
1471
1472static const unsigned int audio_clkout3_c_pins[] = {
1473 /* CLKOUT3_C */
1474 RCAR_GP_PIN(6, 16),
1475};
1476
1477static const unsigned int audio_clkout3_c_mux[] = {
1478 AUDIO_CLKOUT3_C_MARK,
1479};
1480
Takeshi Kihara7cf97332018-05-11 12:22:27 +09001481/* - EtherAVB --------------------------------------------------------------- */
1482static const unsigned int avb_link_pins[] = {
1483 /* AVB_LINK */
1484 RCAR_GP_PIN(2, 23),
1485};
1486
1487static const unsigned int avb_link_mux[] = {
1488 AVB_LINK_MARK,
1489};
1490
1491static const unsigned int avb_magic_pins[] = {
1492 /* AVB_MAGIC */
1493 RCAR_GP_PIN(2, 22),
1494};
1495
1496static const unsigned int avb_magic_mux[] = {
1497 AVB_MAGIC_MARK,
1498};
1499
1500static const unsigned int avb_phy_int_pins[] = {
1501 /* AVB_PHY_INT */
1502 RCAR_GP_PIN(2, 21),
1503};
1504
1505static const unsigned int avb_phy_int_mux[] = {
1506 AVB_PHY_INT_MARK,
1507};
1508
1509static const unsigned int avb_mii_pins[] = {
1510 /*
1511 * AVB_RX_CTL, AVB_RXC, AVB_RD0,
1512 * AVB_RD1, AVB_RD2, AVB_RD3,
1513 * AVB_TXCREFCLK
1514 */
1515 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
1516 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
1517 RCAR_GP_PIN(2, 20),
1518};
1519
1520static const unsigned int avb_mii_mux[] = {
1521 AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
1522 AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
1523 AVB_TXCREFCLK_MARK,
1524};
1525
1526static const unsigned int avb_avtp_pps_pins[] = {
1527 /* AVB_AVTP_PPS */
1528 RCAR_GP_PIN(1, 2),
1529};
1530
1531static const unsigned int avb_avtp_pps_mux[] = {
1532 AVB_AVTP_PPS_MARK,
1533};
1534
1535static const unsigned int avb_avtp_match_a_pins[] = {
1536 /* AVB_AVTP_MATCH_A */
1537 RCAR_GP_PIN(2, 24),
1538};
1539
1540static const unsigned int avb_avtp_match_a_mux[] = {
1541 AVB_AVTP_MATCH_A_MARK,
1542};
1543
1544static const unsigned int avb_avtp_capture_a_pins[] = {
1545 /* AVB_AVTP_CAPTURE_A */
1546 RCAR_GP_PIN(2, 25),
1547};
1548
1549static const unsigned int avb_avtp_capture_a_mux[] = {
1550 AVB_AVTP_CAPTURE_A_MARK,
1551};
1552
Takeshi Kiharac1e5bd22018-11-18 18:29:02 +01001553/* - CAN ------------------------------------------------------------------ */
1554static const unsigned int can0_data_pins[] = {
1555 /* TX, RX */
1556 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
1557};
1558
1559static const unsigned int can0_data_mux[] = {
1560 CAN0_TX_MARK, CAN0_RX_MARK,
1561};
1562
1563static const unsigned int can1_data_pins[] = {
1564 /* TX, RX */
1565 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
1566};
1567
1568static const unsigned int can1_data_mux[] = {
1569 CAN1_TX_MARK, CAN1_RX_MARK,
1570};
1571
1572/* - CAN Clock -------------------------------------------------------------- */
1573static const unsigned int can_clk_pins[] = {
1574 /* CLK */
1575 RCAR_GP_PIN(0, 14),
1576};
1577
1578static const unsigned int can_clk_mux[] = {
1579 CAN_CLK_MARK,
1580};
1581
Takeshi Kiharab5ff38f2018-11-18 18:29:03 +01001582/* - CAN FD --------------------------------------------------------------- */
1583static const unsigned int canfd0_data_pins[] = {
1584 /* TX, RX */
1585 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
1586};
1587
1588static const unsigned int canfd0_data_mux[] = {
1589 CANFD0_TX_MARK, CANFD0_RX_MARK,
1590};
1591
1592static const unsigned int canfd1_data_pins[] = {
1593 /* TX, RX */
1594 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
1595};
1596
1597static const unsigned int canfd1_data_mux[] = {
1598 CANFD1_TX_MARK, CANFD1_RX_MARK,
1599};
1600
Takeshi Kiharafdbbd6b2019-01-26 03:01:44 +09001601/* - DRIF0 --------------------------------------------------------------- */
1602static const unsigned int drif0_ctrl_a_pins[] = {
1603 /* CLK, SYNC */
1604 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 19),
1605};
1606
1607static const unsigned int drif0_ctrl_a_mux[] = {
1608 RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1609};
1610
1611static const unsigned int drif0_data0_a_pins[] = {
1612 /* D0 */
1613 RCAR_GP_PIN(5, 17),
1614};
1615
1616static const unsigned int drif0_data0_a_mux[] = {
1617 RIF0_D0_A_MARK,
1618};
1619
1620static const unsigned int drif0_data1_a_pins[] = {
1621 /* D1 */
1622 RCAR_GP_PIN(5, 18),
1623};
1624
1625static const unsigned int drif0_data1_a_mux[] = {
1626 RIF0_D1_A_MARK,
1627};
1628
1629static const unsigned int drif0_ctrl_b_pins[] = {
1630 /* CLK, SYNC */
1631 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
1632};
1633
1634static const unsigned int drif0_ctrl_b_mux[] = {
1635 RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1636};
1637
1638static const unsigned int drif0_data0_b_pins[] = {
1639 /* D0 */
1640 RCAR_GP_PIN(3, 13),
1641};
1642
1643static const unsigned int drif0_data0_b_mux[] = {
1644 RIF0_D0_B_MARK,
1645};
1646
1647static const unsigned int drif0_data1_b_pins[] = {
1648 /* D1 */
1649 RCAR_GP_PIN(3, 14),
1650};
1651
1652static const unsigned int drif0_data1_b_mux[] = {
1653 RIF0_D1_B_MARK,
1654};
1655
1656/* - DRIF1 --------------------------------------------------------------- */
1657static const unsigned int drif1_ctrl_pins[] = {
1658 /* CLK, SYNC */
1659 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 1),
1660};
1661
1662static const unsigned int drif1_ctrl_mux[] = {
1663 RIF1_CLK_MARK, RIF1_SYNC_MARK,
1664};
1665
1666static const unsigned int drif1_data0_pins[] = {
1667 /* D0 */
1668 RCAR_GP_PIN(5, 2),
1669};
1670
1671static const unsigned int drif1_data0_mux[] = {
1672 RIF1_D0_MARK,
1673};
1674
1675static const unsigned int drif1_data1_pins[] = {
1676 /* D1 */
1677 RCAR_GP_PIN(5, 3),
1678};
1679
1680static const unsigned int drif1_data1_mux[] = {
1681 RIF1_D1_MARK,
1682};
1683
1684/* - DRIF2 --------------------------------------------------------------- */
1685static const unsigned int drif2_ctrl_a_pins[] = {
1686 /* CLK, SYNC */
1687 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1688};
1689
1690static const unsigned int drif2_ctrl_a_mux[] = {
1691 RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1692};
1693
1694static const unsigned int drif2_data0_a_pins[] = {
1695 /* D0 */
1696 RCAR_GP_PIN(2, 8),
1697};
1698
1699static const unsigned int drif2_data0_a_mux[] = {
1700 RIF2_D0_A_MARK,
1701};
1702
1703static const unsigned int drif2_data1_a_pins[] = {
1704 /* D1 */
1705 RCAR_GP_PIN(2, 9),
1706};
1707
1708static const unsigned int drif2_data1_a_mux[] = {
1709 RIF2_D1_A_MARK,
1710};
1711
1712static const unsigned int drif2_ctrl_b_pins[] = {
1713 /* CLK, SYNC */
1714 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
1715};
1716
1717static const unsigned int drif2_ctrl_b_mux[] = {
1718 RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
1719};
1720
1721static const unsigned int drif2_data0_b_pins[] = {
1722 /* D0 */
1723 RCAR_GP_PIN(1, 6),
1724};
1725
1726static const unsigned int drif2_data0_b_mux[] = {
1727 RIF2_D0_B_MARK,
1728};
1729
1730static const unsigned int drif2_data1_b_pins[] = {
1731 /* D1 */
1732 RCAR_GP_PIN(1, 7),
1733};
1734
1735static const unsigned int drif2_data1_b_mux[] = {
1736 RIF2_D1_B_MARK,
1737};
1738
1739/* - DRIF3 --------------------------------------------------------------- */
1740static const unsigned int drif3_ctrl_a_pins[] = {
1741 /* CLK, SYNC */
1742 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1743};
1744
1745static const unsigned int drif3_ctrl_a_mux[] = {
1746 RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
1747};
1748
1749static const unsigned int drif3_data0_a_pins[] = {
1750 /* D0 */
1751 RCAR_GP_PIN(2, 12),
1752};
1753
1754static const unsigned int drif3_data0_a_mux[] = {
1755 RIF3_D0_A_MARK,
1756};
1757
1758static const unsigned int drif3_data1_a_pins[] = {
1759 /* D1 */
1760 RCAR_GP_PIN(2, 13),
1761};
1762
1763static const unsigned int drif3_data1_a_mux[] = {
1764 RIF3_D1_A_MARK,
1765};
1766
1767static const unsigned int drif3_ctrl_b_pins[] = {
1768 /* CLK, SYNC */
1769 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
1770};
1771
1772static const unsigned int drif3_ctrl_b_mux[] = {
1773 RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
1774};
1775
1776static const unsigned int drif3_data0_b_pins[] = {
1777 /* D0 */
1778 RCAR_GP_PIN(0, 10),
1779};
1780
1781static const unsigned int drif3_data0_b_mux[] = {
1782 RIF3_D0_B_MARK,
1783};
1784
1785static const unsigned int drif3_data1_b_pins[] = {
1786 /* D1 */
1787 RCAR_GP_PIN(0, 11),
1788};
1789
1790static const unsigned int drif3_data1_b_mux[] = {
1791 RIF3_D1_B_MARK,
1792};
1793
Laurent Pinchart2ed03c82018-08-28 14:11:04 +03001794/* - DU --------------------------------------------------------------------- */
1795static const unsigned int du_rgb666_pins[] = {
1796 /* R[7:2], G[7:2], B[7:2] */
1797 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
1798 RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
1799 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
1800 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
1801 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
1802 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1803};
1804static const unsigned int du_rgb666_mux[] = {
1805 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1806 DU_DR3_MARK, DU_DR2_MARK,
1807 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1808 DU_DG3_MARK, DU_DG2_MARK,
1809 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
1810 DU_DB3_MARK, DU_DB2_MARK,
1811};
1812static const unsigned int du_rgb888_pins[] = {
1813 /* R[7:0], G[7:0], B[7:0] */
1814 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
1815 RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
1816 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
1817 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
1818 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
1819 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
1820 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
1821 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1822 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
1823};
1824static const unsigned int du_rgb888_mux[] = {
1825 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1826 DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
1827 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1828 DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
1829 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
1830 DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
1831};
1832static const unsigned int du_clk_in_0_pins[] = {
1833 /* CLKIN0 */
1834 RCAR_GP_PIN(0, 16),
1835};
1836static const unsigned int du_clk_in_0_mux[] = {
1837 DU_DOTCLKIN0_MARK
1838};
1839static const unsigned int du_clk_in_1_pins[] = {
1840 /* CLKIN1 */
1841 RCAR_GP_PIN(1, 1),
1842};
1843static const unsigned int du_clk_in_1_mux[] = {
1844 DU_DOTCLKIN1_MARK
1845};
1846static const unsigned int du_clk_out_0_pins[] = {
1847 /* CLKOUT */
1848 RCAR_GP_PIN(1, 3),
1849};
1850static const unsigned int du_clk_out_0_mux[] = {
1851 DU_DOTCLKOUT0_MARK
1852};
1853static const unsigned int du_sync_pins[] = {
1854 /* VSYNC, HSYNC */
1855 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
1856};
1857static const unsigned int du_sync_mux[] = {
1858 DU_VSYNC_MARK, DU_HSYNC_MARK
1859};
1860static const unsigned int du_disp_cde_pins[] = {
1861 /* DISP_CDE */
1862 RCAR_GP_PIN(1, 1),
1863};
1864static const unsigned int du_disp_cde_mux[] = {
1865 DU_DISP_CDE_MARK,
1866};
1867static const unsigned int du_cde_pins[] = {
1868 /* CDE */
1869 RCAR_GP_PIN(1, 0),
1870};
1871static const unsigned int du_cde_mux[] = {
1872 DU_CDE_MARK,
1873};
1874static const unsigned int du_disp_pins[] = {
1875 /* DISP */
1876 RCAR_GP_PIN(1, 2),
1877};
1878static const unsigned int du_disp_mux[] = {
1879 DU_DISP_MARK,
1880};
1881
Takeshi Kihara51600632018-11-16 01:47:07 +09001882/* - HSCIF0 --------------------------------------------------*/
1883static const unsigned int hscif0_data_a_pins[] = {
1884 /* RX, TX */
1885 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
1886};
1887
1888static const unsigned int hscif0_data_a_mux[] = {
1889 HRX0_A_MARK, HTX0_A_MARK,
1890};
1891
1892static const unsigned int hscif0_clk_a_pins[] = {
1893 /* SCK */
1894 RCAR_GP_PIN(5, 7),
1895};
1896
1897static const unsigned int hscif0_clk_a_mux[] = {
1898 HSCK0_A_MARK,
1899};
1900
1901static const unsigned int hscif0_ctrl_a_pins[] = {
1902 /* RTS, CTS */
1903 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
1904};
1905
1906static const unsigned int hscif0_ctrl_a_mux[] = {
1907 HRTS0_N_A_MARK, HCTS0_N_A_MARK,
1908};
1909
1910static const unsigned int hscif0_data_b_pins[] = {
1911 /* RX, TX */
1912 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
1913};
1914
1915static const unsigned int hscif0_data_b_mux[] = {
1916 HRX0_B_MARK, HTX0_B_MARK,
1917};
1918
1919static const unsigned int hscif0_clk_b_pins[] = {
1920 /* SCK */
1921 RCAR_GP_PIN(6, 13),
1922};
1923
1924static const unsigned int hscif0_clk_b_mux[] = {
1925 HSCK0_B_MARK,
1926};
1927
1928/* - HSCIF1 ------------------------------------------------- */
1929static const unsigned int hscif1_data_a_pins[] = {
1930 /* RX, TX */
1931 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1932};
1933
1934static const unsigned int hscif1_data_a_mux[] = {
1935 HRX1_A_MARK, HTX1_A_MARK,
1936};
1937
1938static const unsigned int hscif1_clk_a_pins[] = {
1939 /* SCK */
1940 RCAR_GP_PIN(5, 0),
1941};
1942
1943static const unsigned int hscif1_clk_a_mux[] = {
1944 HSCK1_A_MARK,
1945};
1946
1947static const unsigned int hscif1_data_b_pins[] = {
1948 /* RX, TX */
1949 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
1950};
1951
1952static const unsigned int hscif1_data_b_mux[] = {
1953 HRX1_B_MARK, HTX1_B_MARK,
1954};
1955
1956static const unsigned int hscif1_clk_b_pins[] = {
1957 /* SCK */
1958 RCAR_GP_PIN(3, 0),
1959};
1960
1961static const unsigned int hscif1_clk_b_mux[] = {
1962 HSCK1_B_MARK,
1963};
1964
1965static const unsigned int hscif1_ctrl_b_pins[] = {
1966 /* RTS, CTS */
1967 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
1968};
1969
1970static const unsigned int hscif1_ctrl_b_mux[] = {
1971 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
1972};
1973
1974/* - HSCIF2 ------------------------------------------------- */
1975static const unsigned int hscif2_data_a_pins[] = {
1976 /* RX, TX */
1977 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
1978};
1979
1980static const unsigned int hscif2_data_a_mux[] = {
1981 HRX2_A_MARK, HTX2_A_MARK,
1982};
1983
1984static const unsigned int hscif2_clk_a_pins[] = {
1985 /* SCK */
1986 RCAR_GP_PIN(6, 14),
1987};
1988
1989static const unsigned int hscif2_clk_a_mux[] = {
1990 HSCK2_A_MARK,
1991};
1992
1993static const unsigned int hscif2_ctrl_a_pins[] = {
1994 /* RTS, CTS */
1995 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
1996};
1997
1998static const unsigned int hscif2_ctrl_a_mux[] = {
1999 HRTS2_N_A_MARK, HCTS2_N_A_MARK,
2000};
2001
2002static const unsigned int hscif2_data_b_pins[] = {
2003 /* RX, TX */
2004 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2005};
2006
2007static const unsigned int hscif2_data_b_mux[] = {
2008 HRX2_B_MARK, HTX2_B_MARK,
2009};
2010
2011/* - HSCIF3 ------------------------------------------------*/
2012static const unsigned int hscif3_data_a_pins[] = {
2013 /* RX, TX */
2014 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2015};
2016
2017static const unsigned int hscif3_data_a_mux[] = {
2018 HRX3_A_MARK, HTX3_A_MARK,
2019};
2020
2021static const unsigned int hscif3_data_b_pins[] = {
2022 /* RX, TX */
2023 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
2024};
2025
2026static const unsigned int hscif3_data_b_mux[] = {
2027 HRX3_B_MARK, HTX3_B_MARK,
2028};
2029
2030static const unsigned int hscif3_clk_b_pins[] = {
2031 /* SCK */
2032 RCAR_GP_PIN(0, 4),
2033};
2034
2035static const unsigned int hscif3_clk_b_mux[] = {
2036 HSCK3_B_MARK,
2037};
2038
2039static const unsigned int hscif3_data_c_pins[] = {
2040 /* RX, TX */
2041 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 9),
2042};
2043
2044static const unsigned int hscif3_data_c_mux[] = {
2045 HRX3_C_MARK, HTX3_C_MARK,
2046};
2047
2048static const unsigned int hscif3_clk_c_pins[] = {
2049 /* SCK */
2050 RCAR_GP_PIN(2, 11),
2051};
2052
2053static const unsigned int hscif3_clk_c_mux[] = {
2054 HSCK3_C_MARK,
2055};
2056
2057static const unsigned int hscif3_ctrl_c_pins[] = {
2058 /* RTS, CTS */
2059 RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 12),
2060};
2061
2062static const unsigned int hscif3_ctrl_c_mux[] = {
2063 HRTS3_N_C_MARK, HCTS3_N_C_MARK,
2064};
2065
2066static const unsigned int hscif3_data_d_pins[] = {
2067 /* RX, TX */
2068 RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 3),
2069};
2070
2071static const unsigned int hscif3_data_d_mux[] = {
2072 HRX3_D_MARK, HTX3_D_MARK,
2073};
2074
2075static const unsigned int hscif3_data_e_pins[] = {
2076 /* RX, TX */
2077 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
2078};
2079
2080static const unsigned int hscif3_data_e_mux[] = {
2081 HRX3_E_MARK, HTX3_E_MARK,
2082};
2083
2084static const unsigned int hscif3_ctrl_e_pins[] = {
2085 /* RTS, CTS */
2086 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 8),
2087};
2088
2089static const unsigned int hscif3_ctrl_e_mux[] = {
2090 HRTS3_N_E_MARK, HCTS3_N_E_MARK,
2091};
2092
2093/* - HSCIF4 -------------------------------------------------- */
2094static const unsigned int hscif4_data_a_pins[] = {
2095 /* RX, TX */
2096 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
2097};
2098
2099static const unsigned int hscif4_data_a_mux[] = {
2100 HRX4_A_MARK, HTX4_A_MARK,
2101};
2102
2103static const unsigned int hscif4_clk_a_pins[] = {
2104 /* SCK */
2105 RCAR_GP_PIN(2, 0),
2106};
2107
2108static const unsigned int hscif4_clk_a_mux[] = {
2109 HSCK4_A_MARK,
2110};
2111
2112static const unsigned int hscif4_ctrl_a_pins[] = {
2113 /* RTS, CTS */
2114 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
2115};
2116
2117static const unsigned int hscif4_ctrl_a_mux[] = {
2118 HRTS4_N_A_MARK, HCTS4_N_A_MARK,
2119};
2120
2121static const unsigned int hscif4_data_b_pins[] = {
2122 /* RX, TX */
2123 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2124};
2125
2126static const unsigned int hscif4_data_b_mux[] = {
2127 HRX4_B_MARK, HTX4_B_MARK,
2128};
2129
2130static const unsigned int hscif4_clk_b_pins[] = {
2131 /* SCK */
2132 RCAR_GP_PIN(2, 6),
2133};
2134
2135static const unsigned int hscif4_clk_b_mux[] = {
2136 HSCK4_B_MARK,
2137};
2138
2139static const unsigned int hscif4_data_c_pins[] = {
2140 /* RX, TX */
2141 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2142};
2143
2144static const unsigned int hscif4_data_c_mux[] = {
2145 HRX4_C_MARK, HTX4_C_MARK,
2146};
2147
2148static const unsigned int hscif4_data_d_pins[] = {
2149 /* RX, TX */
2150 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
2151};
2152
2153static const unsigned int hscif4_data_d_mux[] = {
2154 HRX4_D_MARK, HTX4_D_MARK,
2155};
2156
2157static const unsigned int hscif4_data_e_pins[] = {
2158 /* RX, TX */
2159 RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
2160};
2161
2162static const unsigned int hscif4_data_e_mux[] = {
2163 HRX4_E_MARK, HTX4_E_MARK,
2164};
2165
Takeshi Kihara33f8dad2018-05-11 12:22:26 +09002166/* - I2C -------------------------------------------------------------------- */
2167static const unsigned int i2c1_a_pins[] = {
2168 /* SCL, SDA */
2169 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
2170};
2171
2172static const unsigned int i2c1_a_mux[] = {
2173 SCL1_A_MARK, SDA1_A_MARK,
2174};
2175
2176static const unsigned int i2c1_b_pins[] = {
2177 /* SCL, SDA */
2178 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2179};
2180
2181static const unsigned int i2c1_b_mux[] = {
2182 SCL1_B_MARK, SDA1_B_MARK,
2183};
2184
2185static const unsigned int i2c1_c_pins[] = {
2186 /* SCL, SDA */
2187 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 5),
2188};
2189
2190static const unsigned int i2c1_c_mux[] = {
2191 SCL1_C_MARK, SDA1_C_MARK,
2192};
2193
2194static const unsigned int i2c1_d_pins[] = {
2195 /* SCL, SDA */
2196 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
2197};
2198
2199static const unsigned int i2c1_d_mux[] = {
2200 SCL1_D_MARK, SDA1_D_MARK,
2201};
2202
2203static const unsigned int i2c2_a_pins[] = {
2204 /* SCL, SDA */
2205 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 0),
2206};
2207
2208static const unsigned int i2c2_a_mux[] = {
2209 SCL2_A_MARK, SDA2_A_MARK,
2210};
2211
2212static const unsigned int i2c2_b_pins[] = {
2213 /* SCL, SDA */
2214 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
2215};
2216
2217static const unsigned int i2c2_b_mux[] = {
2218 SCL2_B_MARK, SDA2_B_MARK,
2219};
2220
2221static const unsigned int i2c2_c_pins[] = {
2222 /* SCL, SDA */
2223 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
2224};
2225
2226static const unsigned int i2c2_c_mux[] = {
2227 SCL2_C_MARK, SDA2_C_MARK,
2228};
2229
2230static const unsigned int i2c2_d_pins[] = {
2231 /* SCL, SDA */
2232 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
2233};
2234
2235static const unsigned int i2c2_d_mux[] = {
2236 SCL2_D_MARK, SDA2_D_MARK,
2237};
2238
2239static const unsigned int i2c2_e_pins[] = {
2240 /* SCL, SDA */
2241 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 0),
2242};
2243
2244static const unsigned int i2c2_e_mux[] = {
2245 SCL2_E_MARK, SDA2_E_MARK,
2246};
2247
2248static const unsigned int i2c4_pins[] = {
2249 /* SCL, SDA */
2250 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
2251};
2252
2253static const unsigned int i2c4_mux[] = {
2254 SCL4_MARK, SDA4_MARK,
2255};
2256
2257static const unsigned int i2c5_pins[] = {
2258 /* SCL, SDA */
2259 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
2260};
2261
2262static const unsigned int i2c5_mux[] = {
2263 SCL5_MARK, SDA5_MARK,
2264};
2265
2266static const unsigned int i2c6_a_pins[] = {
2267 /* SCL, SDA */
2268 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
2269};
2270
2271static const unsigned int i2c6_a_mux[] = {
2272 SCL6_A_MARK, SDA6_A_MARK,
2273};
2274
2275static const unsigned int i2c6_b_pins[] = {
2276 /* SCL, SDA */
2277 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
2278};
2279
2280static const unsigned int i2c6_b_mux[] = {
2281 SCL6_B_MARK, SDA6_B_MARK,
2282};
2283
2284static const unsigned int i2c7_a_pins[] = {
2285 /* SCL, SDA */
2286 RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25),
2287};
2288
2289static const unsigned int i2c7_a_mux[] = {
2290 SCL7_A_MARK, SDA7_A_MARK,
2291};
2292
2293static const unsigned int i2c7_b_pins[] = {
2294 /* SCL, SDA */
2295 RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
2296};
2297
2298static const unsigned int i2c7_b_mux[] = {
2299 SCL7_B_MARK, SDA7_B_MARK,
2300};
2301
Geert Uytterhoevenef26d962018-09-28 13:19:16 +02002302/* - INTC-EX ---------------------------------------------------------------- */
2303static const unsigned int intc_ex_irq0_pins[] = {
2304 /* IRQ0 */
2305 RCAR_GP_PIN(1, 0),
2306};
2307static const unsigned int intc_ex_irq0_mux[] = {
2308 IRQ0_MARK,
2309};
2310static const unsigned int intc_ex_irq1_pins[] = {
2311 /* IRQ1 */
2312 RCAR_GP_PIN(1, 1),
2313};
2314static const unsigned int intc_ex_irq1_mux[] = {
2315 IRQ1_MARK,
2316};
2317static const unsigned int intc_ex_irq2_pins[] = {
2318 /* IRQ2 */
2319 RCAR_GP_PIN(1, 2),
2320};
2321static const unsigned int intc_ex_irq2_mux[] = {
2322 IRQ2_MARK,
2323};
2324static const unsigned int intc_ex_irq3_pins[] = {
2325 /* IRQ3 */
2326 RCAR_GP_PIN(1, 9),
2327};
2328static const unsigned int intc_ex_irq3_mux[] = {
2329 IRQ3_MARK,
2330};
2331static const unsigned int intc_ex_irq4_pins[] = {
2332 /* IRQ4 */
2333 RCAR_GP_PIN(1, 10),
2334};
2335static const unsigned int intc_ex_irq4_mux[] = {
2336 IRQ4_MARK,
2337};
2338static const unsigned int intc_ex_irq5_pins[] = {
2339 /* IRQ5 */
2340 RCAR_GP_PIN(0, 7),
2341};
2342static const unsigned int intc_ex_irq5_mux[] = {
2343 IRQ5_MARK,
2344};
2345
Takeshi Kihara0a7cad42018-03-07 15:58:37 +09002346/* - MSIOF0 ----------------------------------------------------------------- */
2347static const unsigned int msiof0_clk_pins[] = {
2348 /* SCK */
2349 RCAR_GP_PIN(5, 10),
2350};
2351
2352static const unsigned int msiof0_clk_mux[] = {
2353 MSIOF0_SCK_MARK,
2354};
2355
2356static const unsigned int msiof0_sync_pins[] = {
2357 /* SYNC */
2358 RCAR_GP_PIN(5, 13),
2359};
2360
2361static const unsigned int msiof0_sync_mux[] = {
2362 MSIOF0_SYNC_MARK,
2363};
2364
2365static const unsigned int msiof0_ss1_pins[] = {
2366 /* SS1 */
2367 RCAR_GP_PIN(5, 14),
2368};
2369
2370static const unsigned int msiof0_ss1_mux[] = {
2371 MSIOF0_SS1_MARK,
2372};
2373
2374static const unsigned int msiof0_ss2_pins[] = {
2375 /* SS2 */
2376 RCAR_GP_PIN(5, 15),
2377};
2378
2379static const unsigned int msiof0_ss2_mux[] = {
2380 MSIOF0_SS2_MARK,
2381};
2382
2383static const unsigned int msiof0_txd_pins[] = {
2384 /* TXD */
2385 RCAR_GP_PIN(5, 12),
2386};
2387
2388static const unsigned int msiof0_txd_mux[] = {
2389 MSIOF0_TXD_MARK,
2390};
2391
2392static const unsigned int msiof0_rxd_pins[] = {
2393 /* RXD */
2394 RCAR_GP_PIN(5, 11),
2395};
2396
2397static const unsigned int msiof0_rxd_mux[] = {
2398 MSIOF0_RXD_MARK,
2399};
2400
2401/* - MSIOF1 ----------------------------------------------------------------- */
2402static const unsigned int msiof1_clk_pins[] = {
2403 /* SCK */
2404 RCAR_GP_PIN(1, 19),
2405};
2406
2407static const unsigned int msiof1_clk_mux[] = {
2408 MSIOF1_SCK_MARK,
2409};
2410
2411static const unsigned int msiof1_sync_pins[] = {
2412 /* SYNC */
2413 RCAR_GP_PIN(1, 16),
2414};
2415
2416static const unsigned int msiof1_sync_mux[] = {
2417 MSIOF1_SYNC_MARK,
2418};
2419
2420static const unsigned int msiof1_ss1_pins[] = {
2421 /* SS1 */
2422 RCAR_GP_PIN(1, 14),
2423};
2424
2425static const unsigned int msiof1_ss1_mux[] = {
2426 MSIOF1_SS1_MARK,
2427};
2428
2429static const unsigned int msiof1_ss2_pins[] = {
2430 /* SS2 */
2431 RCAR_GP_PIN(1, 15),
2432};
2433
2434static const unsigned int msiof1_ss2_mux[] = {
2435 MSIOF1_SS2_MARK,
2436};
2437
2438static const unsigned int msiof1_txd_pins[] = {
2439 /* TXD */
2440 RCAR_GP_PIN(1, 18),
2441};
2442
2443static const unsigned int msiof1_txd_mux[] = {
2444 MSIOF1_TXD_MARK,
2445};
2446
2447static const unsigned int msiof1_rxd_pins[] = {
2448 /* RXD */
2449 RCAR_GP_PIN(1, 17),
2450};
2451
2452static const unsigned int msiof1_rxd_mux[] = {
2453 MSIOF1_RXD_MARK,
2454};
2455
2456/* - MSIOF2 ----------------------------------------------------------------- */
2457static const unsigned int msiof2_clk_a_pins[] = {
2458 /* SCK */
2459 RCAR_GP_PIN(0, 8),
2460};
2461
2462static const unsigned int msiof2_clk_a_mux[] = {
2463 MSIOF2_SCK_A_MARK,
2464};
2465
2466static const unsigned int msiof2_sync_a_pins[] = {
2467 /* SYNC */
2468 RCAR_GP_PIN(0, 9),
2469};
2470
2471static const unsigned int msiof2_sync_a_mux[] = {
2472 MSIOF2_SYNC_A_MARK,
2473};
2474
2475static const unsigned int msiof2_ss1_a_pins[] = {
2476 /* SS1 */
2477 RCAR_GP_PIN(0, 15),
2478};
2479
2480static const unsigned int msiof2_ss1_a_mux[] = {
2481 MSIOF2_SS1_A_MARK,
2482};
2483
2484static const unsigned int msiof2_ss2_a_pins[] = {
2485 /* SS2 */
2486 RCAR_GP_PIN(0, 14),
2487};
2488
2489static const unsigned int msiof2_ss2_a_mux[] = {
2490 MSIOF2_SS2_A_MARK,
2491};
2492
2493static const unsigned int msiof2_txd_a_pins[] = {
2494 /* TXD */
2495 RCAR_GP_PIN(0, 11),
2496};
2497
2498static const unsigned int msiof2_txd_a_mux[] = {
2499 MSIOF2_TXD_A_MARK,
2500};
2501
2502static const unsigned int msiof2_rxd_a_pins[] = {
2503 /* RXD */
2504 RCAR_GP_PIN(0, 10),
2505};
2506
2507static const unsigned int msiof2_rxd_a_mux[] = {
2508 MSIOF2_RXD_A_MARK,
2509};
2510
2511static const unsigned int msiof2_clk_b_pins[] = {
2512 /* SCK */
2513 RCAR_GP_PIN(1, 13),
2514};
2515
2516static const unsigned int msiof2_clk_b_mux[] = {
2517 MSIOF2_SCK_B_MARK,
2518};
2519
2520static const unsigned int msiof2_sync_b_pins[] = {
2521 /* SYNC */
2522 RCAR_GP_PIN(1, 10),
2523};
2524
2525static const unsigned int msiof2_sync_b_mux[] = {
2526 MSIOF2_SYNC_B_MARK,
2527};
2528
2529static const unsigned int msiof2_ss1_b_pins[] = {
2530 /* SS1 */
2531 RCAR_GP_PIN(1, 16),
2532};
2533
2534static const unsigned int msiof2_ss1_b_mux[] = {
2535 MSIOF2_SS1_B_MARK,
2536};
2537
2538static const unsigned int msiof2_ss2_b_pins[] = {
2539 /* SS2 */
2540 RCAR_GP_PIN(1, 12),
2541};
2542
2543static const unsigned int msiof2_ss2_b_mux[] = {
2544 MSIOF2_SS2_B_MARK,
2545};
2546
2547static const unsigned int msiof2_txd_b_pins[] = {
2548 /* TXD */
2549 RCAR_GP_PIN(1, 15),
2550};
2551
2552static const unsigned int msiof2_txd_b_mux[] = {
2553 MSIOF2_TXD_B_MARK,
2554};
2555
2556static const unsigned int msiof2_rxd_b_pins[] = {
2557 /* RXD */
2558 RCAR_GP_PIN(1, 14),
2559};
2560
2561static const unsigned int msiof2_rxd_b_mux[] = {
2562 MSIOF2_RXD_B_MARK,
2563};
2564
2565/* - MSIOF3 ----------------------------------------------------------------- */
2566static const unsigned int msiof3_clk_a_pins[] = {
2567 /* SCK */
2568 RCAR_GP_PIN(0, 0),
2569};
2570
2571static const unsigned int msiof3_clk_a_mux[] = {
2572 MSIOF3_SCK_A_MARK,
2573};
2574
2575static const unsigned int msiof3_sync_a_pins[] = {
2576 /* SYNC */
2577 RCAR_GP_PIN(0, 1),
2578};
2579
2580static const unsigned int msiof3_sync_a_mux[] = {
2581 MSIOF3_SYNC_A_MARK,
2582};
2583
2584static const unsigned int msiof3_ss1_a_pins[] = {
2585 /* SS1 */
2586 RCAR_GP_PIN(0, 15),
2587};
2588
2589static const unsigned int msiof3_ss1_a_mux[] = {
2590 MSIOF3_SS1_A_MARK,
2591};
2592
2593static const unsigned int msiof3_ss2_a_pins[] = {
2594 /* SS2 */
2595 RCAR_GP_PIN(0, 4),
2596};
2597
2598static const unsigned int msiof3_ss2_a_mux[] = {
2599 MSIOF3_SS2_A_MARK,
2600};
2601
2602static const unsigned int msiof3_txd_a_pins[] = {
2603 /* TXD */
2604 RCAR_GP_PIN(0, 3),
2605};
2606
2607static const unsigned int msiof3_txd_a_mux[] = {
2608 MSIOF3_TXD_A_MARK,
2609};
2610
2611static const unsigned int msiof3_rxd_a_pins[] = {
2612 /* RXD */
2613 RCAR_GP_PIN(0, 2),
2614};
2615
2616static const unsigned int msiof3_rxd_a_mux[] = {
2617 MSIOF3_RXD_A_MARK,
2618};
2619
2620static const unsigned int msiof3_clk_b_pins[] = {
2621 /* SCK */
2622 RCAR_GP_PIN(1, 5),
2623};
2624
2625static const unsigned int msiof3_clk_b_mux[] = {
2626 MSIOF3_SCK_B_MARK,
2627};
2628
2629static const unsigned int msiof3_sync_b_pins[] = {
2630 /* SYNC */
2631 RCAR_GP_PIN(1, 4),
2632};
2633
2634static const unsigned int msiof3_sync_b_mux[] = {
2635 MSIOF3_SYNC_B_MARK,
2636};
2637
2638static const unsigned int msiof3_ss1_b_pins[] = {
2639 /* SS1 */
2640 RCAR_GP_PIN(1, 0),
2641};
2642
2643static const unsigned int msiof3_ss1_b_mux[] = {
2644 MSIOF3_SS1_B_MARK,
2645};
2646
2647static const unsigned int msiof3_txd_b_pins[] = {
2648 /* TXD */
2649 RCAR_GP_PIN(1, 7),
2650};
2651
2652static const unsigned int msiof3_txd_b_mux[] = {
2653 MSIOF3_TXD_B_MARK,
2654};
2655
2656static const unsigned int msiof3_rxd_b_pins[] = {
2657 /* RXD */
2658 RCAR_GP_PIN(1, 6),
2659};
2660
2661static const unsigned int msiof3_rxd_b_mux[] = {
2662 MSIOF3_RXD_B_MARK,
2663};
2664
Takeshi Kihara951ae7c2018-07-30 20:47:58 +09002665/* - PWM0 --------------------------------------------------------------------*/
2666static const unsigned int pwm0_a_pins[] = {
2667 /* PWM */
2668 RCAR_GP_PIN(2, 22),
2669};
2670
2671static const unsigned int pwm0_a_mux[] = {
2672 PWM0_A_MARK,
2673};
2674
2675static const unsigned int pwm0_b_pins[] = {
2676 /* PWM */
2677 RCAR_GP_PIN(6, 3),
2678};
2679
2680static const unsigned int pwm0_b_mux[] = {
2681 PWM0_B_MARK,
2682};
2683
2684/* - PWM1 --------------------------------------------------------------------*/
2685static const unsigned int pwm1_a_pins[] = {
2686 /* PWM */
2687 RCAR_GP_PIN(2, 23),
2688};
2689
2690static const unsigned int pwm1_a_mux[] = {
2691 PWM1_A_MARK,
2692};
2693
2694static const unsigned int pwm1_b_pins[] = {
2695 /* PWM */
2696 RCAR_GP_PIN(6, 4),
2697};
2698
2699static const unsigned int pwm1_b_mux[] = {
2700 PWM1_B_MARK,
2701};
2702
2703/* - PWM2 --------------------------------------------------------------------*/
2704static const unsigned int pwm2_a_pins[] = {
2705 /* PWM */
2706 RCAR_GP_PIN(1, 0),
2707};
2708
2709static const unsigned int pwm2_a_mux[] = {
2710 PWM2_A_MARK,
2711};
2712
2713static const unsigned int pwm2_b_pins[] = {
2714 /* PWM */
2715 RCAR_GP_PIN(1, 4),
2716};
2717
2718static const unsigned int pwm2_b_mux[] = {
2719 PWM2_B_MARK,
2720};
2721
2722static const unsigned int pwm2_c_pins[] = {
2723 /* PWM */
2724 RCAR_GP_PIN(6, 5),
2725};
2726
2727static const unsigned int pwm2_c_mux[] = {
2728 PWM2_C_MARK,
2729};
2730
2731/* - PWM3 --------------------------------------------------------------------*/
2732static const unsigned int pwm3_a_pins[] = {
2733 /* PWM */
2734 RCAR_GP_PIN(1, 1),
2735};
2736
2737static const unsigned int pwm3_a_mux[] = {
2738 PWM3_A_MARK,
2739};
2740
2741static const unsigned int pwm3_b_pins[] = {
2742 /* PWM */
2743 RCAR_GP_PIN(1, 5),
2744};
2745
2746static const unsigned int pwm3_b_mux[] = {
2747 PWM3_B_MARK,
2748};
2749
2750static const unsigned int pwm3_c_pins[] = {
2751 /* PWM */
2752 RCAR_GP_PIN(6, 6),
2753};
2754
2755static const unsigned int pwm3_c_mux[] = {
2756 PWM3_C_MARK,
2757};
2758
2759/* - PWM4 --------------------------------------------------------------------*/
2760static const unsigned int pwm4_a_pins[] = {
2761 /* PWM */
2762 RCAR_GP_PIN(1, 3),
2763};
2764
2765static const unsigned int pwm4_a_mux[] = {
2766 PWM4_A_MARK,
2767};
2768
2769static const unsigned int pwm4_b_pins[] = {
2770 /* PWM */
2771 RCAR_GP_PIN(6, 7),
2772};
2773
2774static const unsigned int pwm4_b_mux[] = {
2775 PWM4_B_MARK,
2776};
2777
2778/* - PWM5 --------------------------------------------------------------------*/
2779static const unsigned int pwm5_a_pins[] = {
2780 /* PWM */
2781 RCAR_GP_PIN(2, 24),
2782};
2783
2784static const unsigned int pwm5_a_mux[] = {
2785 PWM5_A_MARK,
2786};
2787
2788static const unsigned int pwm5_b_pins[] = {
2789 /* PWM */
2790 RCAR_GP_PIN(6, 10),
2791};
2792
2793static const unsigned int pwm5_b_mux[] = {
2794 PWM5_B_MARK,
2795};
2796
2797/* - PWM6 --------------------------------------------------------------------*/
2798static const unsigned int pwm6_a_pins[] = {
2799 /* PWM */
2800 RCAR_GP_PIN(2, 25),
2801};
2802
2803static const unsigned int pwm6_a_mux[] = {
2804 PWM6_A_MARK,
2805};
2806
2807static const unsigned int pwm6_b_pins[] = {
2808 /* PWM */
2809 RCAR_GP_PIN(6, 11),
2810};
2811
2812static const unsigned int pwm6_b_mux[] = {
2813 PWM6_B_MARK,
2814};
2815
Takeshi Kihara6d3789e2018-05-11 12:22:25 +09002816/* - SCIF0 ------------------------------------------------------------------ */
2817static const unsigned int scif0_data_a_pins[] = {
2818 /* RX, TX */
2819 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2820};
2821
2822static const unsigned int scif0_data_a_mux[] = {
2823 RX0_A_MARK, TX0_A_MARK,
2824};
2825
2826static const unsigned int scif0_clk_a_pins[] = {
2827 /* SCK */
2828 RCAR_GP_PIN(5, 0),
2829};
2830
2831static const unsigned int scif0_clk_a_mux[] = {
2832 SCK0_A_MARK,
2833};
2834
2835static const unsigned int scif0_ctrl_a_pins[] = {
2836 /* RTS, CTS */
2837 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2838};
2839
2840static const unsigned int scif0_ctrl_a_mux[] = {
2841 RTS0_N_TANS_A_MARK, CTS0_N_A_MARK,
2842};
2843
2844static const unsigned int scif0_data_b_pins[] = {
2845 /* RX, TX */
2846 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
2847};
2848
2849static const unsigned int scif0_data_b_mux[] = {
2850 RX0_B_MARK, TX0_B_MARK,
2851};
2852
2853static const unsigned int scif0_clk_b_pins[] = {
2854 /* SCK */
2855 RCAR_GP_PIN(5, 18),
2856};
2857
2858static const unsigned int scif0_clk_b_mux[] = {
2859 SCK0_B_MARK,
2860};
2861
2862/* - SCIF1 ------------------------------------------------------------------ */
2863static const unsigned int scif1_data_pins[] = {
2864 /* RX, TX */
2865 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2866};
2867
2868static const unsigned int scif1_data_mux[] = {
2869 RX1_MARK, TX1_MARK,
2870};
2871
2872static const unsigned int scif1_clk_pins[] = {
2873 /* SCK */
2874 RCAR_GP_PIN(5, 16),
2875};
2876
2877static const unsigned int scif1_clk_mux[] = {
2878 SCK1_MARK,
2879};
2880
2881static const unsigned int scif1_ctrl_pins[] = {
2882 /* RTS, CTS */
2883 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 7),
2884};
2885
2886static const unsigned int scif1_ctrl_mux[] = {
2887 RTS1_N_TANS_MARK, CTS1_N_MARK,
2888};
2889
2890/* - SCIF2 ------------------------------------------------------------------ */
2891static const unsigned int scif2_data_a_pins[] = {
2892 /* RX, TX */
2893 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
2894};
2895
2896static const unsigned int scif2_data_a_mux[] = {
2897 RX2_A_MARK, TX2_A_MARK,
2898};
2899
2900static const unsigned int scif2_clk_a_pins[] = {
2901 /* SCK */
2902 RCAR_GP_PIN(5, 7),
2903};
2904
2905static const unsigned int scif2_clk_a_mux[] = {
2906 SCK2_A_MARK,
2907};
2908
2909static const unsigned int scif2_data_b_pins[] = {
2910 /* RX, TX */
2911 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
2912};
2913
2914static const unsigned int scif2_data_b_mux[] = {
2915 RX2_B_MARK, TX2_B_MARK,
2916};
2917
2918/* - SCIF3 ------------------------------------------------------------------ */
2919static const unsigned int scif3_data_a_pins[] = {
2920 /* RX, TX */
2921 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
2922};
2923
2924static const unsigned int scif3_data_a_mux[] = {
2925 RX3_A_MARK, TX3_A_MARK,
2926};
2927
2928static const unsigned int scif3_clk_a_pins[] = {
2929 /* SCK */
2930 RCAR_GP_PIN(0, 1),
2931};
2932
2933static const unsigned int scif3_clk_a_mux[] = {
2934 SCK3_A_MARK,
2935};
2936
2937static const unsigned int scif3_ctrl_a_pins[] = {
2938 /* RTS, CTS */
2939 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
2940};
2941
2942static const unsigned int scif3_ctrl_a_mux[] = {
2943 RTS3_N_TANS_A_MARK, CTS3_N_A_MARK,
2944};
2945
2946static const unsigned int scif3_data_b_pins[] = {
2947 /* RX, TX */
2948 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2949};
2950
2951static const unsigned int scif3_data_b_mux[] = {
2952 RX3_B_MARK, TX3_B_MARK,
2953};
2954
2955static const unsigned int scif3_data_c_pins[] = {
2956 /* RX, TX */
2957 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
2958};
2959
2960static const unsigned int scif3_data_c_mux[] = {
2961 RX3_C_MARK, TX3_C_MARK,
2962};
2963
2964static const unsigned int scif3_clk_c_pins[] = {
2965 /* SCK */
2966 RCAR_GP_PIN(2, 24),
2967};
2968
2969static const unsigned int scif3_clk_c_mux[] = {
2970 SCK3_C_MARK,
2971};
2972
2973/* - SCIF4 ------------------------------------------------------------------ */
2974static const unsigned int scif4_data_a_pins[] = {
2975 /* RX, TX */
2976 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2977};
2978
2979static const unsigned int scif4_data_a_mux[] = {
2980 RX4_A_MARK, TX4_A_MARK,
2981};
2982
2983static const unsigned int scif4_clk_a_pins[] = {
2984 /* SCK */
2985 RCAR_GP_PIN(1, 5),
2986};
2987
2988static const unsigned int scif4_clk_a_mux[] = {
2989 SCK4_A_MARK,
2990};
2991
2992static const unsigned int scif4_ctrl_a_pins[] = {
2993 /* RTS, CTS */
2994 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
2995};
2996
2997static const unsigned int scif4_ctrl_a_mux[] = {
2998 RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
2999};
3000
3001static const unsigned int scif4_data_b_pins[] = {
3002 /* RX, TX */
3003 RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
3004};
3005
3006static const unsigned int scif4_data_b_mux[] = {
3007 RX4_B_MARK, TX4_B_MARK,
3008};
3009
3010static const unsigned int scif4_clk_b_pins[] = {
3011 /* SCK */
3012 RCAR_GP_PIN(0, 8),
3013};
3014
3015static const unsigned int scif4_clk_b_mux[] = {
3016 SCK4_B_MARK,
3017};
3018
3019static const unsigned int scif4_data_c_pins[] = {
3020 /* RX, TX */
3021 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3022};
3023
3024static const unsigned int scif4_data_c_mux[] = {
3025 RX4_C_MARK, TX4_C_MARK,
3026};
3027
3028static const unsigned int scif4_ctrl_c_pins[] = {
3029 /* RTS, CTS */
3030 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
3031};
3032
3033static const unsigned int scif4_ctrl_c_mux[] = {
3034 RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
3035};
3036
3037/* - SCIF5 ------------------------------------------------------------------ */
3038static const unsigned int scif5_data_a_pins[] = {
3039 /* RX, TX */
3040 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 9),
3041};
3042
3043static const unsigned int scif5_data_a_mux[] = {
3044 RX5_A_MARK, TX5_A_MARK,
3045};
3046
3047static const unsigned int scif5_clk_a_pins[] = {
3048 /* SCK */
3049 RCAR_GP_PIN(1, 13),
3050};
3051
3052static const unsigned int scif5_clk_a_mux[] = {
3053 SCK5_A_MARK,
3054};
3055
3056static const unsigned int scif5_data_b_pins[] = {
3057 /* RX, TX */
3058 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3059};
3060
3061static const unsigned int scif5_data_b_mux[] = {
3062 RX5_B_MARK, TX5_B_MARK,
3063};
3064
3065static const unsigned int scif5_data_c_pins[] = {
3066 /* RX, TX */
3067 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3068};
3069
3070static const unsigned int scif5_data_c_mux[] = {
3071 RX5_C_MARK, TX5_C_MARK,
3072};
3073
3074/* - SCIF Clock ------------------------------------------------------------- */
3075static const unsigned int scif_clk_a_pins[] = {
3076 /* SCIF_CLK */
3077 RCAR_GP_PIN(5, 3),
3078};
3079
3080static const unsigned int scif_clk_a_mux[] = {
3081 SCIF_CLK_A_MARK,
3082};
3083
3084static const unsigned int scif_clk_b_pins[] = {
3085 /* SCIF_CLK */
3086 RCAR_GP_PIN(5, 7),
3087};
3088
3089static const unsigned int scif_clk_b_mux[] = {
3090 SCIF_CLK_B_MARK,
3091};
3092
Takeshi Kihara21ac0d52018-11-05 22:40:11 +01003093/* - SDHI0 ------------------------------------------------------------------ */
3094static const unsigned int sdhi0_data1_pins[] = {
3095 /* D0 */
3096 RCAR_GP_PIN(3, 2),
3097};
3098
3099static const unsigned int sdhi0_data1_mux[] = {
3100 SD0_DAT0_MARK,
3101};
3102
3103static const unsigned int sdhi0_data4_pins[] = {
3104 /* D[0:3] */
3105 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3106 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3107};
3108
3109static const unsigned int sdhi0_data4_mux[] = {
3110 SD0_DAT0_MARK, SD0_DAT1_MARK,
3111 SD0_DAT2_MARK, SD0_DAT3_MARK,
3112};
3113
3114static const unsigned int sdhi0_ctrl_pins[] = {
3115 /* CLK, CMD */
3116 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3117};
3118
3119static const unsigned int sdhi0_ctrl_mux[] = {
3120 SD0_CLK_MARK, SD0_CMD_MARK,
3121};
3122
3123static const unsigned int sdhi0_cd_pins[] = {
3124 /* CD */
3125 RCAR_GP_PIN(3, 12),
3126};
3127
3128static const unsigned int sdhi0_cd_mux[] = {
3129 SD0_CD_MARK,
3130};
3131
3132static const unsigned int sdhi0_wp_pins[] = {
3133 /* WP */
3134 RCAR_GP_PIN(3, 13),
3135};
3136
3137static const unsigned int sdhi0_wp_mux[] = {
3138 SD0_WP_MARK,
3139};
3140
3141/* - SDHI1 ------------------------------------------------------------------ */
3142static const unsigned int sdhi1_data1_pins[] = {
3143 /* D0 */
3144 RCAR_GP_PIN(3, 8),
3145};
3146
3147static const unsigned int sdhi1_data1_mux[] = {
3148 SD1_DAT0_MARK,
3149};
3150
3151static const unsigned int sdhi1_data4_pins[] = {
3152 /* D[0:3] */
3153 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3154 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3155};
3156
3157static const unsigned int sdhi1_data4_mux[] = {
3158 SD1_DAT0_MARK, SD1_DAT1_MARK,
3159 SD1_DAT2_MARK, SD1_DAT3_MARK,
3160};
3161
3162static const unsigned int sdhi1_ctrl_pins[] = {
3163 /* CLK, CMD */
3164 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3165};
3166
3167static const unsigned int sdhi1_ctrl_mux[] = {
3168 SD1_CLK_MARK, SD1_CMD_MARK,
3169};
3170
3171static const unsigned int sdhi1_cd_pins[] = {
3172 /* CD */
3173 RCAR_GP_PIN(3, 14),
3174};
3175
3176static const unsigned int sdhi1_cd_mux[] = {
3177 SD1_CD_MARK,
3178};
3179
3180static const unsigned int sdhi1_wp_pins[] = {
3181 /* WP */
3182 RCAR_GP_PIN(3, 15),
3183};
3184
3185static const unsigned int sdhi1_wp_mux[] = {
3186 SD1_WP_MARK,
3187};
3188
3189/* - SDHI3 ------------------------------------------------------------------ */
3190static const unsigned int sdhi3_data1_pins[] = {
3191 /* D0 */
3192 RCAR_GP_PIN(4, 2),
3193};
3194
3195static const unsigned int sdhi3_data1_mux[] = {
3196 SD3_DAT0_MARK,
3197};
3198
3199static const unsigned int sdhi3_data4_pins[] = {
3200 /* D[0:3] */
3201 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3202 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3203};
3204
3205static const unsigned int sdhi3_data4_mux[] = {
3206 SD3_DAT0_MARK, SD3_DAT1_MARK,
3207 SD3_DAT2_MARK, SD3_DAT3_MARK,
3208};
3209
3210static const unsigned int sdhi3_data8_pins[] = {
3211 /* D[0:7] */
3212 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3213 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3214 RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
3215 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
3216};
3217
3218static const unsigned int sdhi3_data8_mux[] = {
3219 SD3_DAT0_MARK, SD3_DAT1_MARK,
3220 SD3_DAT2_MARK, SD3_DAT3_MARK,
3221 SD3_DAT4_MARK, SD3_DAT5_MARK,
3222 SD3_DAT6_MARK, SD3_DAT7_MARK,
3223};
3224
3225static const unsigned int sdhi3_ctrl_pins[] = {
3226 /* CLK, CMD */
3227 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3228};
3229
3230static const unsigned int sdhi3_ctrl_mux[] = {
3231 SD3_CLK_MARK, SD3_CMD_MARK,
3232};
3233
3234static const unsigned int sdhi3_cd_pins[] = {
3235 /* CD */
3236 RCAR_GP_PIN(3, 12),
3237};
3238
3239static const unsigned int sdhi3_cd_mux[] = {
3240 SD3_CD_MARK,
3241};
3242
3243static const unsigned int sdhi3_wp_pins[] = {
3244 /* WP */
3245 RCAR_GP_PIN(3, 13),
3246};
3247
3248static const unsigned int sdhi3_wp_mux[] = {
3249 SD3_WP_MARK,
3250};
3251
3252static const unsigned int sdhi3_ds_pins[] = {
3253 /* DS */
3254 RCAR_GP_PIN(4, 10),
3255};
3256
3257static const unsigned int sdhi3_ds_mux[] = {
3258 SD3_DS_MARK,
3259};
3260
Takeshi Kiharaccb44a82018-10-15 11:58:27 +02003261/* - SSI -------------------------------------------------------------------- */
3262static const unsigned int ssi0_data_pins[] = {
3263 /* SDATA */
3264 RCAR_GP_PIN(6, 2),
3265};
3266
3267static const unsigned int ssi0_data_mux[] = {
3268 SSI_SDATA0_MARK,
3269};
3270
3271static const unsigned int ssi01239_ctrl_pins[] = {
3272 /* SCK, WS */
3273 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3274};
3275
3276static const unsigned int ssi01239_ctrl_mux[] = {
3277 SSI_SCK01239_MARK, SSI_WS01239_MARK,
3278};
3279
3280static const unsigned int ssi1_data_pins[] = {
3281 /* SDATA */
3282 RCAR_GP_PIN(6, 3),
3283};
3284
3285static const unsigned int ssi1_data_mux[] = {
3286 SSI_SDATA1_MARK,
3287};
3288
3289static const unsigned int ssi1_ctrl_pins[] = {
3290 /* SCK, WS */
3291 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
3292};
3293
3294static const unsigned int ssi1_ctrl_mux[] = {
3295 SSI_SCK1_MARK, SSI_WS1_MARK,
3296};
3297
3298static const unsigned int ssi2_data_pins[] = {
3299 /* SDATA */
3300 RCAR_GP_PIN(6, 4),
3301};
3302
3303static const unsigned int ssi2_data_mux[] = {
3304 SSI_SDATA2_MARK,
3305};
3306
3307static const unsigned int ssi2_ctrl_a_pins[] = {
3308 /* SCK, WS */
3309 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3310};
3311
3312static const unsigned int ssi2_ctrl_a_mux[] = {
3313 SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3314};
3315
3316static const unsigned int ssi2_ctrl_b_pins[] = {
3317 /* SCK, WS */
3318 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3319};
3320
3321static const unsigned int ssi2_ctrl_b_mux[] = {
3322 SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3323};
3324
3325static const unsigned int ssi3_data_pins[] = {
3326 /* SDATA */
3327 RCAR_GP_PIN(6, 7),
3328};
3329
3330static const unsigned int ssi3_data_mux[] = {
3331 SSI_SDATA3_MARK,
3332};
3333
3334static const unsigned int ssi349_ctrl_pins[] = {
3335 /* SCK, WS */
3336 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3337};
3338
3339static const unsigned int ssi349_ctrl_mux[] = {
3340 SSI_SCK349_MARK, SSI_WS349_MARK,
3341};
3342
3343static const unsigned int ssi4_data_pins[] = {
3344 /* SDATA */
3345 RCAR_GP_PIN(6, 10),
3346};
3347
3348static const unsigned int ssi4_data_mux[] = {
3349 SSI_SDATA4_MARK,
3350};
3351
3352static const unsigned int ssi4_ctrl_pins[] = {
3353 /* SCK, WS */
3354 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
3355};
3356
3357static const unsigned int ssi4_ctrl_mux[] = {
3358 SSI_SCK4_MARK, SSI_WS4_MARK,
3359};
3360
3361static const unsigned int ssi5_data_pins[] = {
3362 /* SDATA */
3363 RCAR_GP_PIN(6, 13),
3364};
3365
3366static const unsigned int ssi5_data_mux[] = {
3367 SSI_SDATA5_MARK,
3368};
3369
3370static const unsigned int ssi5_ctrl_pins[] = {
3371 /* SCK, WS */
3372 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3373};
3374
3375static const unsigned int ssi5_ctrl_mux[] = {
3376 SSI_SCK5_MARK, SSI_WS5_MARK,
3377};
3378
3379static const unsigned int ssi6_data_pins[] = {
3380 /* SDATA */
3381 RCAR_GP_PIN(6, 16),
3382};
3383
3384static const unsigned int ssi6_data_mux[] = {
3385 SSI_SDATA6_MARK,
3386};
3387
3388static const unsigned int ssi6_ctrl_pins[] = {
3389 /* SCK, WS */
3390 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3391};
3392
3393static const unsigned int ssi6_ctrl_mux[] = {
3394 SSI_SCK6_MARK, SSI_WS6_MARK,
3395};
3396
3397static const unsigned int ssi7_data_pins[] = {
3398 /* SDATA */
3399 RCAR_GP_PIN(5, 12),
3400};
3401
3402static const unsigned int ssi7_data_mux[] = {
3403 SSI_SDATA7_MARK,
3404};
3405
3406static const unsigned int ssi78_ctrl_pins[] = {
3407 /* SCK, WS */
3408 RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
3409};
3410
3411static const unsigned int ssi78_ctrl_mux[] = {
3412 SSI_SCK78_MARK, SSI_WS78_MARK,
3413};
3414
3415static const unsigned int ssi8_data_pins[] = {
3416 /* SDATA */
3417 RCAR_GP_PIN(5, 13),
3418};
3419
3420static const unsigned int ssi8_data_mux[] = {
3421 SSI_SDATA8_MARK,
3422};
3423
3424static const unsigned int ssi9_data_pins[] = {
3425 /* SDATA */
3426 RCAR_GP_PIN(5, 16),
3427};
3428
3429static const unsigned int ssi9_data_mux[] = {
3430 SSI_SDATA9_MARK,
3431};
3432
3433static const unsigned int ssi9_ctrl_a_pins[] = {
3434 /* SCK, WS */
3435 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 10),
3436};
3437
3438static const unsigned int ssi9_ctrl_a_mux[] = {
3439 SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3440};
3441
3442static const unsigned int ssi9_ctrl_b_pins[] = {
3443 /* SCK, WS */
3444 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3445};
3446
3447static const unsigned int ssi9_ctrl_b_mux[] = {
3448 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3449};
3450
Takeshi Kihara16978e72019-01-15 21:01:27 +09003451/* - TMU -------------------------------------------------------------------- */
3452static const unsigned int tmu_tclk1_a_pins[] = {
3453 /* TCLK */
3454 RCAR_GP_PIN(3, 12),
3455};
3456
3457static const unsigned int tmu_tclk1_a_mux[] = {
3458 TCLK1_A_MARK,
3459};
3460
3461static const unsigned int tmu_tclk1_b_pins[] = {
3462 /* TCLK */
3463 RCAR_GP_PIN(5, 17),
3464};
3465
3466static const unsigned int tmu_tclk1_b_mux[] = {
3467 TCLK1_B_MARK,
3468};
3469
3470static const unsigned int tmu_tclk2_a_pins[] = {
3471 /* TCLK */
3472 RCAR_GP_PIN(3, 13),
3473};
3474
3475static const unsigned int tmu_tclk2_a_mux[] = {
3476 TCLK2_A_MARK,
3477};
3478
3479static const unsigned int tmu_tclk2_b_pins[] = {
3480 /* TCLK */
3481 RCAR_GP_PIN(5, 18),
3482};
3483
3484static const unsigned int tmu_tclk2_b_mux[] = {
3485 TCLK2_B_MARK,
3486};
3487
Takeshi Kiharad7b535f2018-06-06 15:43:05 +09003488/* - USB0 ------------------------------------------------------------------- */
3489static const unsigned int usb0_a_pins[] = {
3490 /* PWEN, OVC */
3491 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
3492};
3493
3494static const unsigned int usb0_a_mux[] = {
3495 USB0_PWEN_A_MARK, USB0_OVC_A_MARK,
3496};
3497
3498static const unsigned int usb0_b_pins[] = {
3499 /* PWEN, OVC */
3500 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3501};
3502
3503static const unsigned int usb0_b_mux[] = {
3504 USB0_PWEN_B_MARK, USB0_OVC_B_MARK,
3505};
3506
3507static const unsigned int usb0_id_pins[] = {
3508 /* ID */
3509 RCAR_GP_PIN(5, 0)
3510};
3511
3512static const unsigned int usb0_id_mux[] = {
3513 USB0_ID_MARK,
3514};
3515
Takeshi Kiharaa35f5c12018-07-03 19:53:28 +09003516/* - USB30 ------------------------------------------------------------------ */
3517static const unsigned int usb30_pins[] = {
3518 /* PWEN, OVC */
3519 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
3520};
3521
3522static const unsigned int usb30_mux[] = {
3523 USB30_PWEN_MARK, USB30_OVC_MARK,
3524};
3525
3526static const unsigned int usb30_id_pins[] = {
3527 /* ID */
3528 RCAR_GP_PIN(5, 0),
3529};
3530
3531static const unsigned int usb30_id_mux[] = {
3532 USB3HS0_ID_MARK,
3533};
3534
Jacopo Mondi60b7e5d2018-11-08 17:07:24 +01003535/* - VIN4 ------------------------------------------------------------------- */
3536static const unsigned int vin4_data18_a_pins[] = {
3537 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
3538 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
3539 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3540 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3541 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3542 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3543 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3544 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3545 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3546};
3547
3548static const unsigned int vin4_data18_a_mux[] = {
3549 VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
3550 VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
3551 VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
3552 VI4_DATA10_MARK, VI4_DATA11_MARK,
3553 VI4_DATA12_MARK, VI4_DATA13_MARK,
3554 VI4_DATA14_MARK, VI4_DATA15_MARK,
3555 VI4_DATA18_MARK, VI4_DATA19_MARK,
3556 VI4_DATA20_MARK, VI4_DATA21_MARK,
3557 VI4_DATA22_MARK, VI4_DATA23_MARK,
3558};
3559
3560static const union vin_data vin4_data_a_pins = {
3561 .data24 = {
3562 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3563 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
3564 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
3565 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3566 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3567 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3568 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3569 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3570 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
3571 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3572 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3573 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3574 },
3575};
3576
3577static const union vin_data vin4_data_a_mux = {
3578 .data24 = {
3579 VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
3580 VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
3581 VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
3582 VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
3583 VI4_DATA8_MARK, VI4_DATA9_MARK,
3584 VI4_DATA10_MARK, VI4_DATA11_MARK,
3585 VI4_DATA12_MARK, VI4_DATA13_MARK,
3586 VI4_DATA14_MARK, VI4_DATA15_MARK,
3587 VI4_DATA16_MARK, VI4_DATA17_MARK,
3588 VI4_DATA18_MARK, VI4_DATA19_MARK,
3589 VI4_DATA20_MARK, VI4_DATA21_MARK,
3590 VI4_DATA22_MARK, VI4_DATA23_MARK,
3591 },
3592};
3593
3594static const unsigned int vin4_data18_b_pins[] = {
3595 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
3596 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
3597 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
3598 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3599 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3600 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3601 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3602 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3603 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3604};
3605
3606static const unsigned int vin4_data18_b_mux[] = {
3607 VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
3608 VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
3609 VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
3610 VI4_DATA10_MARK, VI4_DATA11_MARK,
3611 VI4_DATA12_MARK, VI4_DATA13_MARK,
3612 VI4_DATA14_MARK, VI4_DATA15_MARK,
3613 VI4_DATA18_MARK, VI4_DATA19_MARK,
3614 VI4_DATA20_MARK, VI4_DATA21_MARK,
3615 VI4_DATA22_MARK, VI4_DATA23_MARK,
3616};
3617
3618static const union vin_data vin4_data_b_pins = {
3619 .data24 = {
3620 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3621 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
3622 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
3623 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
3624 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3625 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3626 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3627 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3628 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
3629 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3630 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3631 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3632 },
3633};
3634
3635static const union vin_data vin4_data_b_mux = {
3636 .data24 = {
3637 VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
3638 VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
3639 VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
3640 VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
3641 VI4_DATA8_MARK, VI4_DATA9_MARK,
3642 VI4_DATA10_MARK, VI4_DATA11_MARK,
3643 VI4_DATA12_MARK, VI4_DATA13_MARK,
3644 VI4_DATA14_MARK, VI4_DATA15_MARK,
3645 VI4_DATA16_MARK, VI4_DATA17_MARK,
3646 VI4_DATA18_MARK, VI4_DATA19_MARK,
3647 VI4_DATA20_MARK, VI4_DATA21_MARK,
3648 VI4_DATA22_MARK, VI4_DATA23_MARK,
3649 },
3650};
3651
3652static const unsigned int vin4_sync_pins[] = {
3653 /* HSYNC, VSYNC */
3654 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3655};
3656
3657static const unsigned int vin4_sync_mux[] = {
3658 VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
3659};
3660
3661static const unsigned int vin4_field_pins[] = {
3662 RCAR_GP_PIN(2, 23),
3663};
3664
3665static const unsigned int vin4_field_mux[] = {
3666 VI4_FIELD_MARK,
3667};
3668
3669static const unsigned int vin4_clkenb_pins[] = {
3670 RCAR_GP_PIN(1, 2),
3671};
3672
3673static const unsigned int vin4_clkenb_mux[] = {
3674 VI4_CLKENB_MARK,
3675};
3676
3677static const unsigned int vin4_clk_pins[] = {
3678 RCAR_GP_PIN(2, 22),
3679};
3680
3681static const unsigned int vin4_clk_mux[] = {
3682 VI4_CLK_MARK,
3683};
3684
3685/* - VIN5 ------------------------------------------------------------------- */
3686static const union vin_data16 vin5_data_a_pins = {
3687 .data16 = {
3688 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
3689 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
3690 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3691 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3692 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3693 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
3694 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 10),
3695 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3696 },
3697};
3698
3699static const union vin_data16 vin5_data_a_mux = {
3700 .data16 = {
3701 VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
3702 VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
3703 VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
3704 VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
3705 VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
3706 VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
3707 VI5_DATA12_A_MARK, VI5_DATA13_A_MARK,
3708 VI5_DATA14_A_MARK, VI5_DATA15_A_MARK,
3709 },
3710};
3711
3712static const unsigned int vin5_data8_b_pins[] = {
3713 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(0, 4),
3714 RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 12),
3715 RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
3716 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
3717};
3718
3719static const unsigned int vin5_data8_b_mux[] = {
3720 VI5_DATA0_B_MARK, VI5_DATA1_B_MARK,
3721 VI5_DATA2_B_MARK, VI5_DATA3_B_MARK,
3722 VI5_DATA4_B_MARK, VI5_DATA5_B_MARK,
3723 VI5_DATA6_B_MARK, VI5_DATA7_B_MARK,
3724};
3725
3726static const unsigned int vin5_sync_a_pins[] = {
3727 /* HSYNC_N, VSYNC_N */
3728 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
3729};
3730
3731static const unsigned int vin5_sync_a_mux[] = {
3732 VI5_HSYNC_N_A_MARK, VI5_VSYNC_N_A_MARK,
3733};
3734
3735static const unsigned int vin5_field_a_pins[] = {
3736 RCAR_GP_PIN(1, 10),
3737};
3738
3739static const unsigned int vin5_field_a_mux[] = {
3740 VI5_FIELD_A_MARK,
3741};
3742
3743static const unsigned int vin5_clkenb_a_pins[] = {
3744 RCAR_GP_PIN(0, 1),
3745};
3746
3747static const unsigned int vin5_clkenb_a_mux[] = {
3748 VI5_CLKENB_A_MARK,
3749};
3750
3751static const unsigned int vin5_clk_a_pins[] = {
3752 RCAR_GP_PIN(1, 0),
3753};
3754
3755static const unsigned int vin5_clk_a_mux[] = {
3756 VI5_CLK_A_MARK,
3757};
3758
3759static const unsigned int vin5_clk_b_pins[] = {
3760 RCAR_GP_PIN(2, 22),
3761};
3762
3763static const unsigned int vin5_clk_b_mux[] = {
3764 VI5_CLK_B_MARK,
3765};
3766
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01003767static const struct {
Fabrizio Castro2cee6cb2019-02-20 16:10:18 +00003768 struct sh_pfc_pin_group common[247];
3769 struct sh_pfc_pin_group automotive[21];
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01003770} pinmux_groups = {
3771 .common = {
Takeshi Kihara4c833b22018-10-15 11:58:26 +02003772 SH_PFC_PIN_GROUP(audio_clk_a),
3773 SH_PFC_PIN_GROUP(audio_clk_b_a),
3774 SH_PFC_PIN_GROUP(audio_clk_b_b),
3775 SH_PFC_PIN_GROUP(audio_clk_b_c),
3776 SH_PFC_PIN_GROUP(audio_clk_c_a),
3777 SH_PFC_PIN_GROUP(audio_clk_c_b),
3778 SH_PFC_PIN_GROUP(audio_clk_c_c),
3779 SH_PFC_PIN_GROUP(audio_clkout_a),
3780 SH_PFC_PIN_GROUP(audio_clkout_b),
3781 SH_PFC_PIN_GROUP(audio_clkout1_a),
3782 SH_PFC_PIN_GROUP(audio_clkout1_b),
3783 SH_PFC_PIN_GROUP(audio_clkout1_c),
3784 SH_PFC_PIN_GROUP(audio_clkout2_a),
3785 SH_PFC_PIN_GROUP(audio_clkout2_b),
3786 SH_PFC_PIN_GROUP(audio_clkout2_c),
3787 SH_PFC_PIN_GROUP(audio_clkout3_a),
3788 SH_PFC_PIN_GROUP(audio_clkout3_b),
3789 SH_PFC_PIN_GROUP(audio_clkout3_c),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01003790 SH_PFC_PIN_GROUP(avb_link),
3791 SH_PFC_PIN_GROUP(avb_magic),
3792 SH_PFC_PIN_GROUP(avb_phy_int),
3793 SH_PFC_PIN_GROUP(avb_mii),
3794 SH_PFC_PIN_GROUP(avb_avtp_pps),
3795 SH_PFC_PIN_GROUP(avb_avtp_match_a),
3796 SH_PFC_PIN_GROUP(avb_avtp_capture_a),
Takeshi Kiharac1e5bd22018-11-18 18:29:02 +01003797 SH_PFC_PIN_GROUP(can0_data),
3798 SH_PFC_PIN_GROUP(can1_data),
3799 SH_PFC_PIN_GROUP(can_clk),
Fabrizio Castro2cee6cb2019-02-20 16:10:18 +00003800 SH_PFC_PIN_GROUP(canfd0_data),
3801 SH_PFC_PIN_GROUP(canfd1_data),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01003802 SH_PFC_PIN_GROUP(du_rgb666),
3803 SH_PFC_PIN_GROUP(du_rgb888),
3804 SH_PFC_PIN_GROUP(du_clk_in_0),
3805 SH_PFC_PIN_GROUP(du_clk_in_1),
3806 SH_PFC_PIN_GROUP(du_clk_out_0),
3807 SH_PFC_PIN_GROUP(du_sync),
3808 SH_PFC_PIN_GROUP(du_disp_cde),
3809 SH_PFC_PIN_GROUP(du_cde),
3810 SH_PFC_PIN_GROUP(du_disp),
Takeshi Kihara51600632018-11-16 01:47:07 +09003811 SH_PFC_PIN_GROUP(hscif0_data_a),
3812 SH_PFC_PIN_GROUP(hscif0_clk_a),
3813 SH_PFC_PIN_GROUP(hscif0_ctrl_a),
3814 SH_PFC_PIN_GROUP(hscif0_data_b),
3815 SH_PFC_PIN_GROUP(hscif0_clk_b),
3816 SH_PFC_PIN_GROUP(hscif1_data_a),
3817 SH_PFC_PIN_GROUP(hscif1_clk_a),
3818 SH_PFC_PIN_GROUP(hscif1_data_b),
3819 SH_PFC_PIN_GROUP(hscif1_clk_b),
3820 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3821 SH_PFC_PIN_GROUP(hscif2_data_a),
3822 SH_PFC_PIN_GROUP(hscif2_clk_a),
3823 SH_PFC_PIN_GROUP(hscif2_ctrl_a),
3824 SH_PFC_PIN_GROUP(hscif2_data_b),
3825 SH_PFC_PIN_GROUP(hscif3_data_a),
3826 SH_PFC_PIN_GROUP(hscif3_data_b),
3827 SH_PFC_PIN_GROUP(hscif3_clk_b),
3828 SH_PFC_PIN_GROUP(hscif3_data_c),
3829 SH_PFC_PIN_GROUP(hscif3_clk_c),
3830 SH_PFC_PIN_GROUP(hscif3_ctrl_c),
3831 SH_PFC_PIN_GROUP(hscif3_data_d),
3832 SH_PFC_PIN_GROUP(hscif3_data_e),
3833 SH_PFC_PIN_GROUP(hscif3_ctrl_e),
3834 SH_PFC_PIN_GROUP(hscif4_data_a),
3835 SH_PFC_PIN_GROUP(hscif4_clk_a),
3836 SH_PFC_PIN_GROUP(hscif4_ctrl_a),
3837 SH_PFC_PIN_GROUP(hscif4_data_b),
3838 SH_PFC_PIN_GROUP(hscif4_clk_b),
3839 SH_PFC_PIN_GROUP(hscif4_data_c),
3840 SH_PFC_PIN_GROUP(hscif4_data_d),
3841 SH_PFC_PIN_GROUP(hscif4_data_e),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01003842 SH_PFC_PIN_GROUP(i2c1_a),
3843 SH_PFC_PIN_GROUP(i2c1_b),
3844 SH_PFC_PIN_GROUP(i2c1_c),
3845 SH_PFC_PIN_GROUP(i2c1_d),
3846 SH_PFC_PIN_GROUP(i2c2_a),
3847 SH_PFC_PIN_GROUP(i2c2_b),
3848 SH_PFC_PIN_GROUP(i2c2_c),
3849 SH_PFC_PIN_GROUP(i2c2_d),
3850 SH_PFC_PIN_GROUP(i2c2_e),
3851 SH_PFC_PIN_GROUP(i2c4),
3852 SH_PFC_PIN_GROUP(i2c5),
3853 SH_PFC_PIN_GROUP(i2c6_a),
3854 SH_PFC_PIN_GROUP(i2c6_b),
3855 SH_PFC_PIN_GROUP(i2c7_a),
3856 SH_PFC_PIN_GROUP(i2c7_b),
Geert Uytterhoevenef26d962018-09-28 13:19:16 +02003857 SH_PFC_PIN_GROUP(intc_ex_irq0),
3858 SH_PFC_PIN_GROUP(intc_ex_irq1),
3859 SH_PFC_PIN_GROUP(intc_ex_irq2),
3860 SH_PFC_PIN_GROUP(intc_ex_irq3),
3861 SH_PFC_PIN_GROUP(intc_ex_irq4),
3862 SH_PFC_PIN_GROUP(intc_ex_irq5),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01003863 SH_PFC_PIN_GROUP(msiof0_clk),
3864 SH_PFC_PIN_GROUP(msiof0_sync),
3865 SH_PFC_PIN_GROUP(msiof0_ss1),
3866 SH_PFC_PIN_GROUP(msiof0_ss2),
3867 SH_PFC_PIN_GROUP(msiof0_txd),
3868 SH_PFC_PIN_GROUP(msiof0_rxd),
3869 SH_PFC_PIN_GROUP(msiof1_clk),
3870 SH_PFC_PIN_GROUP(msiof1_sync),
3871 SH_PFC_PIN_GROUP(msiof1_ss1),
3872 SH_PFC_PIN_GROUP(msiof1_ss2),
3873 SH_PFC_PIN_GROUP(msiof1_txd),
3874 SH_PFC_PIN_GROUP(msiof1_rxd),
3875 SH_PFC_PIN_GROUP(msiof2_clk_a),
3876 SH_PFC_PIN_GROUP(msiof2_sync_a),
3877 SH_PFC_PIN_GROUP(msiof2_ss1_a),
3878 SH_PFC_PIN_GROUP(msiof2_ss2_a),
3879 SH_PFC_PIN_GROUP(msiof2_txd_a),
3880 SH_PFC_PIN_GROUP(msiof2_rxd_a),
3881 SH_PFC_PIN_GROUP(msiof2_clk_b),
3882 SH_PFC_PIN_GROUP(msiof2_sync_b),
3883 SH_PFC_PIN_GROUP(msiof2_ss1_b),
3884 SH_PFC_PIN_GROUP(msiof2_ss2_b),
3885 SH_PFC_PIN_GROUP(msiof2_txd_b),
3886 SH_PFC_PIN_GROUP(msiof2_rxd_b),
3887 SH_PFC_PIN_GROUP(msiof3_clk_a),
3888 SH_PFC_PIN_GROUP(msiof3_sync_a),
3889 SH_PFC_PIN_GROUP(msiof3_ss1_a),
3890 SH_PFC_PIN_GROUP(msiof3_ss2_a),
3891 SH_PFC_PIN_GROUP(msiof3_txd_a),
3892 SH_PFC_PIN_GROUP(msiof3_rxd_a),
3893 SH_PFC_PIN_GROUP(msiof3_clk_b),
3894 SH_PFC_PIN_GROUP(msiof3_sync_b),
3895 SH_PFC_PIN_GROUP(msiof3_ss1_b),
3896 SH_PFC_PIN_GROUP(msiof3_txd_b),
3897 SH_PFC_PIN_GROUP(msiof3_rxd_b),
3898 SH_PFC_PIN_GROUP(pwm0_a),
3899 SH_PFC_PIN_GROUP(pwm0_b),
3900 SH_PFC_PIN_GROUP(pwm1_a),
3901 SH_PFC_PIN_GROUP(pwm1_b),
3902 SH_PFC_PIN_GROUP(pwm2_a),
3903 SH_PFC_PIN_GROUP(pwm2_b),
3904 SH_PFC_PIN_GROUP(pwm2_c),
3905 SH_PFC_PIN_GROUP(pwm3_a),
3906 SH_PFC_PIN_GROUP(pwm3_b),
3907 SH_PFC_PIN_GROUP(pwm3_c),
3908 SH_PFC_PIN_GROUP(pwm4_a),
3909 SH_PFC_PIN_GROUP(pwm4_b),
3910 SH_PFC_PIN_GROUP(pwm5_a),
3911 SH_PFC_PIN_GROUP(pwm5_b),
3912 SH_PFC_PIN_GROUP(pwm6_a),
3913 SH_PFC_PIN_GROUP(pwm6_b),
3914 SH_PFC_PIN_GROUP(scif0_data_a),
3915 SH_PFC_PIN_GROUP(scif0_clk_a),
3916 SH_PFC_PIN_GROUP(scif0_ctrl_a),
3917 SH_PFC_PIN_GROUP(scif0_data_b),
3918 SH_PFC_PIN_GROUP(scif0_clk_b),
3919 SH_PFC_PIN_GROUP(scif1_data),
3920 SH_PFC_PIN_GROUP(scif1_clk),
3921 SH_PFC_PIN_GROUP(scif1_ctrl),
3922 SH_PFC_PIN_GROUP(scif2_data_a),
3923 SH_PFC_PIN_GROUP(scif2_clk_a),
3924 SH_PFC_PIN_GROUP(scif2_data_b),
3925 SH_PFC_PIN_GROUP(scif3_data_a),
3926 SH_PFC_PIN_GROUP(scif3_clk_a),
3927 SH_PFC_PIN_GROUP(scif3_ctrl_a),
3928 SH_PFC_PIN_GROUP(scif3_data_b),
3929 SH_PFC_PIN_GROUP(scif3_data_c),
3930 SH_PFC_PIN_GROUP(scif3_clk_c),
3931 SH_PFC_PIN_GROUP(scif4_data_a),
3932 SH_PFC_PIN_GROUP(scif4_clk_a),
3933 SH_PFC_PIN_GROUP(scif4_ctrl_a),
3934 SH_PFC_PIN_GROUP(scif4_data_b),
3935 SH_PFC_PIN_GROUP(scif4_clk_b),
3936 SH_PFC_PIN_GROUP(scif4_data_c),
3937 SH_PFC_PIN_GROUP(scif4_ctrl_c),
3938 SH_PFC_PIN_GROUP(scif5_data_a),
3939 SH_PFC_PIN_GROUP(scif5_clk_a),
3940 SH_PFC_PIN_GROUP(scif5_data_b),
3941 SH_PFC_PIN_GROUP(scif5_data_c),
3942 SH_PFC_PIN_GROUP(scif_clk_a),
3943 SH_PFC_PIN_GROUP(scif_clk_b),
Takeshi Kihara21ac0d52018-11-05 22:40:11 +01003944 SH_PFC_PIN_GROUP(sdhi0_data1),
3945 SH_PFC_PIN_GROUP(sdhi0_data4),
3946 SH_PFC_PIN_GROUP(sdhi0_ctrl),
3947 SH_PFC_PIN_GROUP(sdhi0_cd),
3948 SH_PFC_PIN_GROUP(sdhi0_wp),
3949 SH_PFC_PIN_GROUP(sdhi1_data1),
3950 SH_PFC_PIN_GROUP(sdhi1_data4),
3951 SH_PFC_PIN_GROUP(sdhi1_ctrl),
3952 SH_PFC_PIN_GROUP(sdhi1_cd),
3953 SH_PFC_PIN_GROUP(sdhi1_wp),
3954 SH_PFC_PIN_GROUP(sdhi3_data1),
3955 SH_PFC_PIN_GROUP(sdhi3_data4),
3956 SH_PFC_PIN_GROUP(sdhi3_data8),
3957 SH_PFC_PIN_GROUP(sdhi3_ctrl),
3958 SH_PFC_PIN_GROUP(sdhi3_cd),
3959 SH_PFC_PIN_GROUP(sdhi3_wp),
3960 SH_PFC_PIN_GROUP(sdhi3_ds),
Takeshi Kiharaccb44a82018-10-15 11:58:27 +02003961 SH_PFC_PIN_GROUP(ssi0_data),
3962 SH_PFC_PIN_GROUP(ssi01239_ctrl),
3963 SH_PFC_PIN_GROUP(ssi1_data),
3964 SH_PFC_PIN_GROUP(ssi1_ctrl),
3965 SH_PFC_PIN_GROUP(ssi2_data),
3966 SH_PFC_PIN_GROUP(ssi2_ctrl_a),
3967 SH_PFC_PIN_GROUP(ssi2_ctrl_b),
3968 SH_PFC_PIN_GROUP(ssi3_data),
3969 SH_PFC_PIN_GROUP(ssi349_ctrl),
3970 SH_PFC_PIN_GROUP(ssi4_data),
3971 SH_PFC_PIN_GROUP(ssi4_ctrl),
3972 SH_PFC_PIN_GROUP(ssi5_data),
3973 SH_PFC_PIN_GROUP(ssi5_ctrl),
3974 SH_PFC_PIN_GROUP(ssi6_data),
3975 SH_PFC_PIN_GROUP(ssi6_ctrl),
3976 SH_PFC_PIN_GROUP(ssi7_data),
3977 SH_PFC_PIN_GROUP(ssi78_ctrl),
3978 SH_PFC_PIN_GROUP(ssi8_data),
3979 SH_PFC_PIN_GROUP(ssi9_data),
3980 SH_PFC_PIN_GROUP(ssi9_ctrl_a),
3981 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
Takeshi Kihara16978e72019-01-15 21:01:27 +09003982 SH_PFC_PIN_GROUP(tmu_tclk1_a),
3983 SH_PFC_PIN_GROUP(tmu_tclk1_b),
3984 SH_PFC_PIN_GROUP(tmu_tclk2_a),
3985 SH_PFC_PIN_GROUP(tmu_tclk2_b),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01003986 SH_PFC_PIN_GROUP(usb0_a),
3987 SH_PFC_PIN_GROUP(usb0_b),
3988 SH_PFC_PIN_GROUP(usb0_id),
3989 SH_PFC_PIN_GROUP(usb30),
3990 SH_PFC_PIN_GROUP(usb30_id),
Jacopo Mondi60b7e5d2018-11-08 17:07:24 +01003991 VIN_DATA_PIN_GROUP(vin4_data, 8, _a),
3992 VIN_DATA_PIN_GROUP(vin4_data, 10, _a),
3993 VIN_DATA_PIN_GROUP(vin4_data, 12, _a),
3994 VIN_DATA_PIN_GROUP(vin4_data, 16, _a),
3995 SH_PFC_PIN_GROUP(vin4_data18_a),
3996 VIN_DATA_PIN_GROUP(vin4_data, 20, _a),
3997 VIN_DATA_PIN_GROUP(vin4_data, 24, _a),
3998 VIN_DATA_PIN_GROUP(vin4_data, 8, _b),
3999 VIN_DATA_PIN_GROUP(vin4_data, 10, _b),
4000 VIN_DATA_PIN_GROUP(vin4_data, 12, _b),
4001 VIN_DATA_PIN_GROUP(vin4_data, 16, _b),
4002 SH_PFC_PIN_GROUP(vin4_data18_b),
4003 VIN_DATA_PIN_GROUP(vin4_data, 20, _b),
4004 VIN_DATA_PIN_GROUP(vin4_data, 24, _b),
4005 SH_PFC_PIN_GROUP(vin4_sync),
4006 SH_PFC_PIN_GROUP(vin4_field),
4007 SH_PFC_PIN_GROUP(vin4_clkenb),
4008 SH_PFC_PIN_GROUP(vin4_clk),
4009 VIN_DATA_PIN_GROUP(vin5_data, 8, _a),
4010 VIN_DATA_PIN_GROUP(vin5_data, 10, _a),
4011 VIN_DATA_PIN_GROUP(vin5_data, 12, _a),
4012 VIN_DATA_PIN_GROUP(vin5_data, 16, _a),
4013 SH_PFC_PIN_GROUP(vin5_data8_b),
4014 SH_PFC_PIN_GROUP(vin5_sync_a),
4015 SH_PFC_PIN_GROUP(vin5_field_a),
4016 SH_PFC_PIN_GROUP(vin5_clkenb_a),
4017 SH_PFC_PIN_GROUP(vin5_clk_a),
4018 SH_PFC_PIN_GROUP(vin5_clk_b),
Takeshi Kiharab5ff38f2018-11-18 18:29:03 +01004019 },
4020 .automotive = {
Takeshi Kiharafdbbd6b2019-01-26 03:01:44 +09004021 SH_PFC_PIN_GROUP(drif0_ctrl_a),
4022 SH_PFC_PIN_GROUP(drif0_data0_a),
4023 SH_PFC_PIN_GROUP(drif0_data1_a),
4024 SH_PFC_PIN_GROUP(drif0_ctrl_b),
4025 SH_PFC_PIN_GROUP(drif0_data0_b),
4026 SH_PFC_PIN_GROUP(drif0_data1_b),
4027 SH_PFC_PIN_GROUP(drif1_ctrl),
4028 SH_PFC_PIN_GROUP(drif1_data0),
4029 SH_PFC_PIN_GROUP(drif1_data1),
4030 SH_PFC_PIN_GROUP(drif2_ctrl_a),
4031 SH_PFC_PIN_GROUP(drif2_data0_a),
4032 SH_PFC_PIN_GROUP(drif2_data1_a),
4033 SH_PFC_PIN_GROUP(drif2_ctrl_b),
4034 SH_PFC_PIN_GROUP(drif2_data0_b),
4035 SH_PFC_PIN_GROUP(drif2_data1_b),
4036 SH_PFC_PIN_GROUP(drif3_ctrl_a),
4037 SH_PFC_PIN_GROUP(drif3_data0_a),
4038 SH_PFC_PIN_GROUP(drif3_data1_a),
4039 SH_PFC_PIN_GROUP(drif3_ctrl_b),
4040 SH_PFC_PIN_GROUP(drif3_data0_b),
4041 SH_PFC_PIN_GROUP(drif3_data1_b),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004042 }
Takeshi Kihara6d3789e2018-05-11 12:22:25 +09004043};
4044
Takeshi Kihara4c833b22018-10-15 11:58:26 +02004045static const char * const audio_clk_groups[] = {
4046 "audio_clk_a",
4047 "audio_clk_b_a",
4048 "audio_clk_b_b",
4049 "audio_clk_b_c",
4050 "audio_clk_c_a",
4051 "audio_clk_c_b",
4052 "audio_clk_c_c",
4053 "audio_clkout_a",
4054 "audio_clkout_b",
4055 "audio_clkout1_a",
4056 "audio_clkout1_b",
4057 "audio_clkout1_c",
4058 "audio_clkout2_a",
4059 "audio_clkout2_b",
4060 "audio_clkout2_c",
4061 "audio_clkout3_a",
4062 "audio_clkout3_b",
4063 "audio_clkout3_c",
4064};
4065
Takeshi Kihara7cf97332018-05-11 12:22:27 +09004066static const char * const avb_groups[] = {
4067 "avb_link",
4068 "avb_magic",
4069 "avb_phy_int",
4070 "avb_mii",
4071 "avb_avtp_pps",
4072 "avb_avtp_match_a",
4073 "avb_avtp_capture_a",
4074};
4075
Takeshi Kiharac1e5bd22018-11-18 18:29:02 +01004076static const char * const can0_groups[] = {
4077 "can0_data",
4078};
4079
4080static const char * const can1_groups[] = {
4081 "can1_data",
4082};
4083
4084static const char * const can_clk_groups[] = {
4085 "can_clk",
4086};
4087
Takeshi Kiharab5ff38f2018-11-18 18:29:03 +01004088static const char * const canfd0_groups[] = {
4089 "canfd0_data",
4090};
4091
4092static const char * const canfd1_groups[] = {
4093 "canfd1_data",
4094};
4095
Takeshi Kiharafdbbd6b2019-01-26 03:01:44 +09004096static const char * const drif0_groups[] = {
4097 "drif0_ctrl_a",
4098 "drif0_data0_a",
4099 "drif0_data1_a",
4100 "drif0_ctrl_b",
4101 "drif0_data0_b",
4102 "drif0_data1_b",
4103};
4104
4105static const char * const drif1_groups[] = {
4106 "drif1_ctrl",
4107 "drif1_data0",
4108 "drif1_data1",
4109};
4110
4111static const char * const drif2_groups[] = {
4112 "drif2_ctrl_a",
4113 "drif2_data0_a",
4114 "drif2_data1_a",
4115 "drif2_ctrl_b",
4116 "drif2_data0_b",
4117 "drif2_data1_b",
4118};
4119
4120static const char * const drif3_groups[] = {
4121 "drif3_ctrl_a",
4122 "drif3_data0_a",
4123 "drif3_data1_a",
4124 "drif3_ctrl_b",
4125 "drif3_data0_b",
4126 "drif3_data1_b",
4127};
4128
Laurent Pinchart2ed03c82018-08-28 14:11:04 +03004129static const char * const du_groups[] = {
4130 "du_rgb666",
4131 "du_rgb888",
4132 "du_clk_in_0",
4133 "du_clk_in_1",
4134 "du_clk_out_0",
4135 "du_sync",
4136 "du_disp_cde",
4137 "du_cde",
4138 "du_disp",
4139};
4140
Takeshi Kihara51600632018-11-16 01:47:07 +09004141static const char * const hscif0_groups[] = {
4142 "hscif0_data_a",
4143 "hscif0_clk_a",
4144 "hscif0_ctrl_a",
4145 "hscif0_data_b",
4146 "hscif0_clk_b",
4147};
4148
4149static const char * const hscif1_groups[] = {
4150 "hscif1_data_a",
4151 "hscif1_clk_a",
4152 "hscif1_data_b",
4153 "hscif1_clk_b",
4154 "hscif1_ctrl_b",
4155};
4156
4157static const char * const hscif2_groups[] = {
4158 "hscif2_data_a",
4159 "hscif2_clk_a",
4160 "hscif2_ctrl_a",
4161 "hscif2_data_b",
4162};
4163
4164static const char * const hscif3_groups[] = {
4165 "hscif3_data_a",
4166 "hscif3_data_b",
4167 "hscif3_clk_b",
4168 "hscif3_data_c",
4169 "hscif3_clk_c",
4170 "hscif3_ctrl_c",
4171 "hscif3_data_d",
4172 "hscif3_data_e",
4173 "hscif3_ctrl_e",
4174};
4175
4176static const char * const hscif4_groups[] = {
4177 "hscif4_data_a",
4178 "hscif4_clk_a",
4179 "hscif4_ctrl_a",
4180 "hscif4_data_b",
4181 "hscif4_clk_b",
4182 "hscif4_data_c",
4183 "hscif4_data_d",
4184 "hscif4_data_e",
4185};
4186
Takeshi Kihara33f8dad2018-05-11 12:22:26 +09004187static const char * const i2c1_groups[] = {
4188 "i2c1_a",
4189 "i2c1_b",
4190 "i2c1_c",
4191 "i2c1_d",
4192};
4193
4194static const char * const i2c2_groups[] = {
4195 "i2c2_a",
4196 "i2c2_b",
4197 "i2c2_c",
4198 "i2c2_d",
4199 "i2c2_e",
4200};
4201
4202static const char * const i2c4_groups[] = {
4203 "i2c4",
4204};
4205
4206static const char * const i2c5_groups[] = {
4207 "i2c5",
4208};
4209
4210static const char * const i2c6_groups[] = {
4211 "i2c6_a",
4212 "i2c6_b",
4213};
4214
4215static const char * const i2c7_groups[] = {
4216 "i2c7_a",
4217 "i2c7_b",
4218};
4219
Geert Uytterhoevenef26d962018-09-28 13:19:16 +02004220static const char * const intc_ex_groups[] = {
4221 "intc_ex_irq0",
4222 "intc_ex_irq1",
4223 "intc_ex_irq2",
4224 "intc_ex_irq3",
4225 "intc_ex_irq4",
4226 "intc_ex_irq5",
4227};
4228
Takeshi Kihara0a7cad42018-03-07 15:58:37 +09004229static const char * const msiof0_groups[] = {
4230 "msiof0_clk",
4231 "msiof0_sync",
4232 "msiof0_ss1",
4233 "msiof0_ss2",
4234 "msiof0_txd",
4235 "msiof0_rxd",
4236};
4237
4238static const char * const msiof1_groups[] = {
4239 "msiof1_clk",
4240 "msiof1_sync",
4241 "msiof1_ss1",
4242 "msiof1_ss2",
4243 "msiof1_txd",
4244 "msiof1_rxd",
4245};
4246
4247static const char * const msiof2_groups[] = {
4248 "msiof2_clk_a",
4249 "msiof2_sync_a",
4250 "msiof2_ss1_a",
4251 "msiof2_ss2_a",
4252 "msiof2_txd_a",
4253 "msiof2_rxd_a",
4254 "msiof2_clk_b",
4255 "msiof2_sync_b",
4256 "msiof2_ss1_b",
4257 "msiof2_ss2_b",
4258 "msiof2_txd_b",
4259 "msiof2_rxd_b",
4260};
4261
4262static const char * const msiof3_groups[] = {
4263 "msiof3_clk_a",
4264 "msiof3_sync_a",
4265 "msiof3_ss1_a",
4266 "msiof3_ss2_a",
4267 "msiof3_txd_a",
4268 "msiof3_rxd_a",
4269 "msiof3_clk_b",
4270 "msiof3_sync_b",
4271 "msiof3_ss1_b",
4272 "msiof3_txd_b",
4273 "msiof3_rxd_b",
4274};
4275
Takeshi Kihara951ae7c2018-07-30 20:47:58 +09004276static const char * const pwm0_groups[] = {
4277 "pwm0_a",
4278 "pwm0_b",
4279};
4280
4281static const char * const pwm1_groups[] = {
4282 "pwm1_a",
4283 "pwm1_b",
4284};
4285
4286static const char * const pwm2_groups[] = {
4287 "pwm2_a",
4288 "pwm2_b",
4289 "pwm2_c",
4290};
4291
4292static const char * const pwm3_groups[] = {
4293 "pwm3_a",
4294 "pwm3_b",
4295 "pwm3_c",
4296};
4297
4298static const char * const pwm4_groups[] = {
4299 "pwm4_a",
4300 "pwm4_b",
4301};
4302
4303static const char * const pwm5_groups[] = {
4304 "pwm5_a",
4305 "pwm5_b",
4306};
4307
4308static const char * const pwm6_groups[] = {
4309 "pwm6_a",
4310 "pwm6_b",
4311};
4312
Takeshi Kihara6d3789e2018-05-11 12:22:25 +09004313static const char * const scif0_groups[] = {
4314 "scif0_data_a",
4315 "scif0_clk_a",
4316 "scif0_ctrl_a",
4317 "scif0_data_b",
4318 "scif0_clk_b",
4319};
4320
4321static const char * const scif1_groups[] = {
4322 "scif1_data",
4323 "scif1_clk",
4324 "scif1_ctrl",
4325};
4326
4327static const char * const scif2_groups[] = {
4328 "scif2_data_a",
4329 "scif2_clk_a",
4330 "scif2_data_b",
4331};
4332
4333static const char * const scif3_groups[] = {
4334 "scif3_data_a",
4335 "scif3_clk_a",
4336 "scif3_ctrl_a",
4337 "scif3_data_b",
4338 "scif3_data_c",
4339 "scif3_clk_c",
4340};
4341
4342static const char * const scif4_groups[] = {
4343 "scif4_data_a",
4344 "scif4_clk_a",
4345 "scif4_ctrl_a",
4346 "scif4_data_b",
4347 "scif4_clk_b",
4348 "scif4_data_c",
4349 "scif4_ctrl_c",
4350};
4351
4352static const char * const scif5_groups[] = {
4353 "scif5_data_a",
4354 "scif5_clk_a",
4355 "scif5_data_b",
4356 "scif5_data_c",
4357};
4358
4359static const char * const scif_clk_groups[] = {
4360 "scif_clk_a",
4361 "scif_clk_b",
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004362};
4363
Takeshi Kihara21ac0d52018-11-05 22:40:11 +01004364static const char * const sdhi0_groups[] = {
4365 "sdhi0_data1",
4366 "sdhi0_data4",
4367 "sdhi0_ctrl",
4368 "sdhi0_cd",
4369 "sdhi0_wp",
4370};
4371
4372static const char * const sdhi1_groups[] = {
4373 "sdhi1_data1",
4374 "sdhi1_data4",
4375 "sdhi1_ctrl",
4376 "sdhi1_cd",
4377 "sdhi1_wp",
4378};
4379
4380static const char * const sdhi3_groups[] = {
4381 "sdhi3_data1",
4382 "sdhi3_data4",
4383 "sdhi3_data8",
4384 "sdhi3_ctrl",
4385 "sdhi3_cd",
4386 "sdhi3_wp",
4387 "sdhi3_ds",
4388};
4389
Takeshi Kiharaccb44a82018-10-15 11:58:27 +02004390static const char * const ssi_groups[] = {
4391 "ssi0_data",
4392 "ssi01239_ctrl",
4393 "ssi1_data",
4394 "ssi1_ctrl",
4395 "ssi2_data",
4396 "ssi2_ctrl_a",
4397 "ssi2_ctrl_b",
4398 "ssi3_data",
4399 "ssi349_ctrl",
4400 "ssi4_data",
4401 "ssi4_ctrl",
4402 "ssi5_data",
4403 "ssi5_ctrl",
4404 "ssi6_data",
4405 "ssi6_ctrl",
4406 "ssi7_data",
4407 "ssi78_ctrl",
4408 "ssi8_data",
4409 "ssi9_data",
4410 "ssi9_ctrl_a",
4411 "ssi9_ctrl_b",
4412};
4413
Takeshi Kihara16978e72019-01-15 21:01:27 +09004414static const char * const tmu_groups[] = {
4415 "tmu_tclk1_a",
4416 "tmu_tclk1_b",
4417 "tmu_tclk2_a",
4418 "tmu_tclk2_b",
4419};
4420
Takeshi Kiharad7b535f2018-06-06 15:43:05 +09004421static const char * const usb0_groups[] = {
4422 "usb0_a",
4423 "usb0_b",
4424 "usb0_id",
4425};
4426
Takeshi Kiharaa35f5c12018-07-03 19:53:28 +09004427static const char * const usb30_groups[] = {
4428 "usb30",
4429 "usb30_id",
4430};
4431
Jacopo Mondi60b7e5d2018-11-08 17:07:24 +01004432static const char * const vin4_groups[] = {
4433 "vin4_data8_a",
4434 "vin4_data10_a",
4435 "vin4_data12_a",
4436 "vin4_data16_a",
4437 "vin4_data18_a",
4438 "vin4_data20_a",
4439 "vin4_data24_a",
4440 "vin4_data8_b",
4441 "vin4_data10_b",
4442 "vin4_data12_b",
4443 "vin4_data16_b",
4444 "vin4_data18_b",
4445 "vin4_data20_b",
4446 "vin4_data24_b",
4447 "vin4_sync",
4448 "vin4_field",
4449 "vin4_clkenb",
4450 "vin4_clk",
4451};
4452
4453static const char * const vin5_groups[] = {
4454 "vin5_data8_a",
4455 "vin5_data10_a",
4456 "vin5_data12_a",
4457 "vin5_data16_a",
4458 "vin5_data8_b",
4459 "vin5_sync_a",
4460 "vin5_field_a",
4461 "vin5_clkenb_a",
4462 "vin5_clk_a",
4463 "vin5_clk_b",
4464};
4465
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004466static const struct {
Fabrizio Castro2cee6cb2019-02-20 16:10:18 +00004467 struct sh_pfc_function common[47];
4468 struct sh_pfc_function automotive[4];
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004469} pinmux_functions = {
4470 .common = {
Takeshi Kihara4c833b22018-10-15 11:58:26 +02004471 SH_PFC_FUNCTION(audio_clk),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004472 SH_PFC_FUNCTION(avb),
Takeshi Kiharac1e5bd22018-11-18 18:29:02 +01004473 SH_PFC_FUNCTION(can0),
4474 SH_PFC_FUNCTION(can1),
4475 SH_PFC_FUNCTION(can_clk),
Fabrizio Castro2cee6cb2019-02-20 16:10:18 +00004476 SH_PFC_FUNCTION(canfd0),
4477 SH_PFC_FUNCTION(canfd1),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004478 SH_PFC_FUNCTION(du),
Takeshi Kihara51600632018-11-16 01:47:07 +09004479 SH_PFC_FUNCTION(hscif0),
4480 SH_PFC_FUNCTION(hscif1),
4481 SH_PFC_FUNCTION(hscif2),
4482 SH_PFC_FUNCTION(hscif3),
4483 SH_PFC_FUNCTION(hscif4),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004484 SH_PFC_FUNCTION(i2c1),
4485 SH_PFC_FUNCTION(i2c2),
4486 SH_PFC_FUNCTION(i2c4),
4487 SH_PFC_FUNCTION(i2c5),
4488 SH_PFC_FUNCTION(i2c6),
4489 SH_PFC_FUNCTION(i2c7),
Geert Uytterhoevenef26d962018-09-28 13:19:16 +02004490 SH_PFC_FUNCTION(intc_ex),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004491 SH_PFC_FUNCTION(msiof0),
4492 SH_PFC_FUNCTION(msiof1),
4493 SH_PFC_FUNCTION(msiof2),
4494 SH_PFC_FUNCTION(msiof3),
4495 SH_PFC_FUNCTION(pwm0),
4496 SH_PFC_FUNCTION(pwm1),
4497 SH_PFC_FUNCTION(pwm2),
4498 SH_PFC_FUNCTION(pwm3),
4499 SH_PFC_FUNCTION(pwm4),
4500 SH_PFC_FUNCTION(pwm5),
4501 SH_PFC_FUNCTION(pwm6),
4502 SH_PFC_FUNCTION(scif0),
4503 SH_PFC_FUNCTION(scif1),
4504 SH_PFC_FUNCTION(scif2),
4505 SH_PFC_FUNCTION(scif3),
4506 SH_PFC_FUNCTION(scif4),
4507 SH_PFC_FUNCTION(scif5),
4508 SH_PFC_FUNCTION(scif_clk),
Takeshi Kihara21ac0d52018-11-05 22:40:11 +01004509 SH_PFC_FUNCTION(sdhi0),
4510 SH_PFC_FUNCTION(sdhi1),
4511 SH_PFC_FUNCTION(sdhi3),
Takeshi Kiharaccb44a82018-10-15 11:58:27 +02004512 SH_PFC_FUNCTION(ssi),
Takeshi Kihara16978e72019-01-15 21:01:27 +09004513 SH_PFC_FUNCTION(tmu),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004514 SH_PFC_FUNCTION(usb0),
4515 SH_PFC_FUNCTION(usb30),
Jacopo Mondi60b7e5d2018-11-08 17:07:24 +01004516 SH_PFC_FUNCTION(vin4),
4517 SH_PFC_FUNCTION(vin5),
Takeshi Kiharab5ff38f2018-11-18 18:29:03 +01004518 },
4519 .automotive = {
Takeshi Kiharafdbbd6b2019-01-26 03:01:44 +09004520 SH_PFC_FUNCTION(drif0),
4521 SH_PFC_FUNCTION(drif1),
4522 SH_PFC_FUNCTION(drif2),
4523 SH_PFC_FUNCTION(drif3),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01004524 }
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004525};
4526
4527static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4528#define F_(x, y) FN_##y
4529#define FM(x) FN_##x
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004530 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004531 0, 0,
4532 0, 0,
4533 0, 0,
4534 0, 0,
4535 0, 0,
4536 0, 0,
4537 0, 0,
4538 0, 0,
4539 0, 0,
4540 0, 0,
4541 0, 0,
4542 0, 0,
4543 0, 0,
4544 0, 0,
4545 GP_0_17_FN, GPSR0_17,
4546 GP_0_16_FN, GPSR0_16,
4547 GP_0_15_FN, GPSR0_15,
4548 GP_0_14_FN, GPSR0_14,
4549 GP_0_13_FN, GPSR0_13,
4550 GP_0_12_FN, GPSR0_12,
4551 GP_0_11_FN, GPSR0_11,
4552 GP_0_10_FN, GPSR0_10,
4553 GP_0_9_FN, GPSR0_9,
4554 GP_0_8_FN, GPSR0_8,
4555 GP_0_7_FN, GPSR0_7,
4556 GP_0_6_FN, GPSR0_6,
4557 GP_0_5_FN, GPSR0_5,
4558 GP_0_4_FN, GPSR0_4,
4559 GP_0_3_FN, GPSR0_3,
4560 GP_0_2_FN, GPSR0_2,
4561 GP_0_1_FN, GPSR0_1,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004562 GP_0_0_FN, GPSR0_0, ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004563 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004564 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004565 0, 0,
4566 0, 0,
4567 0, 0,
4568 0, 0,
4569 0, 0,
4570 0, 0,
4571 0, 0,
4572 0, 0,
4573 0, 0,
4574 GP_1_22_FN, GPSR1_22,
4575 GP_1_21_FN, GPSR1_21,
4576 GP_1_20_FN, GPSR1_20,
4577 GP_1_19_FN, GPSR1_19,
4578 GP_1_18_FN, GPSR1_18,
4579 GP_1_17_FN, GPSR1_17,
4580 GP_1_16_FN, GPSR1_16,
4581 GP_1_15_FN, GPSR1_15,
4582 GP_1_14_FN, GPSR1_14,
4583 GP_1_13_FN, GPSR1_13,
4584 GP_1_12_FN, GPSR1_12,
4585 GP_1_11_FN, GPSR1_11,
4586 GP_1_10_FN, GPSR1_10,
4587 GP_1_9_FN, GPSR1_9,
4588 GP_1_8_FN, GPSR1_8,
4589 GP_1_7_FN, GPSR1_7,
4590 GP_1_6_FN, GPSR1_6,
4591 GP_1_5_FN, GPSR1_5,
4592 GP_1_4_FN, GPSR1_4,
4593 GP_1_3_FN, GPSR1_3,
4594 GP_1_2_FN, GPSR1_2,
4595 GP_1_1_FN, GPSR1_1,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004596 GP_1_0_FN, GPSR1_0, ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004597 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004598 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004599 0, 0,
4600 0, 0,
4601 0, 0,
4602 0, 0,
4603 0, 0,
4604 0, 0,
4605 GP_2_25_FN, GPSR2_25,
4606 GP_2_24_FN, GPSR2_24,
4607 GP_2_23_FN, GPSR2_23,
4608 GP_2_22_FN, GPSR2_22,
4609 GP_2_21_FN, GPSR2_21,
4610 GP_2_20_FN, GPSR2_20,
4611 GP_2_19_FN, GPSR2_19,
4612 GP_2_18_FN, GPSR2_18,
4613 GP_2_17_FN, GPSR2_17,
4614 GP_2_16_FN, GPSR2_16,
4615 GP_2_15_FN, GPSR2_15,
4616 GP_2_14_FN, GPSR2_14,
4617 GP_2_13_FN, GPSR2_13,
4618 GP_2_12_FN, GPSR2_12,
4619 GP_2_11_FN, GPSR2_11,
4620 GP_2_10_FN, GPSR2_10,
4621 GP_2_9_FN, GPSR2_9,
4622 GP_2_8_FN, GPSR2_8,
4623 GP_2_7_FN, GPSR2_7,
4624 GP_2_6_FN, GPSR2_6,
4625 GP_2_5_FN, GPSR2_5,
4626 GP_2_4_FN, GPSR2_4,
4627 GP_2_3_FN, GPSR2_3,
4628 GP_2_2_FN, GPSR2_2,
4629 GP_2_1_FN, GPSR2_1,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004630 GP_2_0_FN, GPSR2_0, ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004631 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004632 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004633 0, 0,
4634 0, 0,
4635 0, 0,
4636 0, 0,
4637 0, 0,
4638 0, 0,
4639 0, 0,
4640 0, 0,
4641 0, 0,
4642 0, 0,
4643 0, 0,
4644 0, 0,
4645 0, 0,
4646 0, 0,
4647 0, 0,
4648 0, 0,
4649 GP_3_15_FN, GPSR3_15,
4650 GP_3_14_FN, GPSR3_14,
4651 GP_3_13_FN, GPSR3_13,
4652 GP_3_12_FN, GPSR3_12,
4653 GP_3_11_FN, GPSR3_11,
4654 GP_3_10_FN, GPSR3_10,
4655 GP_3_9_FN, GPSR3_9,
4656 GP_3_8_FN, GPSR3_8,
4657 GP_3_7_FN, GPSR3_7,
4658 GP_3_6_FN, GPSR3_6,
4659 GP_3_5_FN, GPSR3_5,
4660 GP_3_4_FN, GPSR3_4,
4661 GP_3_3_FN, GPSR3_3,
4662 GP_3_2_FN, GPSR3_2,
4663 GP_3_1_FN, GPSR3_1,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004664 GP_3_0_FN, GPSR3_0, ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004665 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004666 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004667 0, 0,
4668 0, 0,
4669 0, 0,
4670 0, 0,
4671 0, 0,
4672 0, 0,
4673 0, 0,
4674 0, 0,
4675 0, 0,
4676 0, 0,
4677 0, 0,
4678 0, 0,
4679 0, 0,
4680 0, 0,
4681 0, 0,
4682 0, 0,
4683 0, 0,
4684 0, 0,
4685 0, 0,
4686 0, 0,
4687 0, 0,
4688 GP_4_10_FN, GPSR4_10,
4689 GP_4_9_FN, GPSR4_9,
4690 GP_4_8_FN, GPSR4_8,
4691 GP_4_7_FN, GPSR4_7,
4692 GP_4_6_FN, GPSR4_6,
4693 GP_4_5_FN, GPSR4_5,
4694 GP_4_4_FN, GPSR4_4,
4695 GP_4_3_FN, GPSR4_3,
4696 GP_4_2_FN, GPSR4_2,
4697 GP_4_1_FN, GPSR4_1,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004698 GP_4_0_FN, GPSR4_0, ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004699 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004700 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004701 0, 0,
4702 0, 0,
4703 0, 0,
4704 0, 0,
4705 0, 0,
4706 0, 0,
4707 0, 0,
4708 0, 0,
4709 0, 0,
4710 0, 0,
4711 0, 0,
4712 0, 0,
4713 GP_5_19_FN, GPSR5_19,
4714 GP_5_18_FN, GPSR5_18,
4715 GP_5_17_FN, GPSR5_17,
4716 GP_5_16_FN, GPSR5_16,
4717 GP_5_15_FN, GPSR5_15,
4718 GP_5_14_FN, GPSR5_14,
4719 GP_5_13_FN, GPSR5_13,
4720 GP_5_12_FN, GPSR5_12,
4721 GP_5_11_FN, GPSR5_11,
4722 GP_5_10_FN, GPSR5_10,
4723 GP_5_9_FN, GPSR5_9,
4724 GP_5_8_FN, GPSR5_8,
4725 GP_5_7_FN, GPSR5_7,
4726 GP_5_6_FN, GPSR5_6,
4727 GP_5_5_FN, GPSR5_5,
4728 GP_5_4_FN, GPSR5_4,
4729 GP_5_3_FN, GPSR5_3,
4730 GP_5_2_FN, GPSR5_2,
4731 GP_5_1_FN, GPSR5_1,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004732 GP_5_0_FN, GPSR5_0, ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004733 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004734 { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004735 0, 0,
4736 0, 0,
4737 0, 0,
4738 0, 0,
4739 0, 0,
4740 0, 0,
4741 0, 0,
4742 0, 0,
4743 0, 0,
4744 0, 0,
4745 0, 0,
4746 0, 0,
4747 0, 0,
4748 0, 0,
4749 GP_6_17_FN, GPSR6_17,
4750 GP_6_16_FN, GPSR6_16,
4751 GP_6_15_FN, GPSR6_15,
4752 GP_6_14_FN, GPSR6_14,
4753 GP_6_13_FN, GPSR6_13,
4754 GP_6_12_FN, GPSR6_12,
4755 GP_6_11_FN, GPSR6_11,
4756 GP_6_10_FN, GPSR6_10,
4757 GP_6_9_FN, GPSR6_9,
4758 GP_6_8_FN, GPSR6_8,
4759 GP_6_7_FN, GPSR6_7,
4760 GP_6_6_FN, GPSR6_6,
4761 GP_6_5_FN, GPSR6_5,
4762 GP_6_4_FN, GPSR6_4,
4763 GP_6_3_FN, GPSR6_3,
4764 GP_6_2_FN, GPSR6_2,
4765 GP_6_1_FN, GPSR6_1,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004766 GP_6_0_FN, GPSR6_0, ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004767 },
4768#undef F_
4769#undef FM
4770
4771#define F_(x, y) x,
4772#define FM(x) FN_##x,
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004773 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004774 IP0_31_28
4775 IP0_27_24
4776 IP0_23_20
4777 IP0_19_16
4778 IP0_15_12
4779 IP0_11_8
4780 IP0_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004781 IP0_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004782 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004783 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004784 IP1_31_28
4785 IP1_27_24
4786 IP1_23_20
4787 IP1_19_16
4788 IP1_15_12
4789 IP1_11_8
4790 IP1_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004791 IP1_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004792 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004793 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004794 IP2_31_28
4795 IP2_27_24
4796 IP2_23_20
4797 IP2_19_16
4798 IP2_15_12
4799 IP2_11_8
4800 IP2_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004801 IP2_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004802 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004803 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004804 IP3_31_28
4805 IP3_27_24
4806 IP3_23_20
4807 IP3_19_16
4808 IP3_15_12
4809 IP3_11_8
4810 IP3_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004811 IP3_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004812 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004813 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004814 IP4_31_28
4815 IP4_27_24
4816 IP4_23_20
4817 IP4_19_16
4818 IP4_15_12
4819 IP4_11_8
4820 IP4_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004821 IP4_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004822 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004823 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004824 IP5_31_28
4825 IP5_27_24
4826 IP5_23_20
4827 IP5_19_16
4828 IP5_15_12
4829 IP5_11_8
4830 IP5_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004831 IP5_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004832 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004833 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004834 IP6_31_28
4835 IP6_27_24
4836 IP6_23_20
4837 IP6_19_16
4838 IP6_15_12
4839 IP6_11_8
4840 IP6_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004841 IP6_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004842 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004843 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004844 IP7_31_28
4845 IP7_27_24
4846 IP7_23_20
4847 IP7_19_16
4848 IP7_15_12
4849 IP7_11_8
4850 IP7_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004851 IP7_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004852 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004853 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004854 IP8_31_28
4855 IP8_27_24
4856 IP8_23_20
4857 IP8_19_16
4858 IP8_15_12
4859 IP8_11_8
4860 IP8_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004861 IP8_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004862 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004863 { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004864 IP9_31_28
4865 IP9_27_24
4866 IP9_23_20
4867 IP9_19_16
4868 IP9_15_12
4869 IP9_11_8
4870 IP9_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004871 IP9_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004872 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004873 { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004874 IP10_31_28
4875 IP10_27_24
4876 IP10_23_20
4877 IP10_19_16
4878 IP10_15_12
4879 IP10_11_8
4880 IP10_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004881 IP10_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004882 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004883 { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004884 IP11_31_28
4885 IP11_27_24
4886 IP11_23_20
4887 IP11_19_16
4888 IP11_15_12
4889 IP11_11_8
4890 IP11_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004891 IP11_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004892 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004893 { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004894 IP12_31_28
4895 IP12_27_24
4896 IP12_23_20
4897 IP12_19_16
4898 IP12_15_12
4899 IP12_11_8
4900 IP12_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004901 IP12_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004902 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004903 { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004904 IP13_31_28
4905 IP13_27_24
4906 IP13_23_20
4907 IP13_19_16
4908 IP13_15_12
4909 IP13_11_8
4910 IP13_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004911 IP13_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004912 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004913 { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004914 IP14_31_28
4915 IP14_27_24
4916 IP14_23_20
4917 IP14_19_16
4918 IP14_15_12
4919 IP14_11_8
4920 IP14_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004921 IP14_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004922 },
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004923 { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004924 IP15_31_28
4925 IP15_27_24
4926 IP15_23_20
4927 IP15_19_16
4928 IP15_15_12
4929 IP15_11_8
4930 IP15_7_4
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +01004931 IP15_3_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004932 },
4933#undef F_
4934#undef FM
4935
4936#define F_(x, y) x,
4937#define FM(x) FN_##x,
4938 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +01004939 GROUP(1, 2, 1, 2, 1, 1, 1, 1, 2, 3, 1, 1,
4940 1, 2, 2, 1, 1, 1, 2, 1, 1, 1, 2),
4941 GROUP(
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004942 /* RESERVED 31 */
4943 0, 0,
4944 MOD_SEL0_30_29
4945 MOD_SEL0_28
4946 MOD_SEL0_27_26
4947 MOD_SEL0_25
4948 MOD_SEL0_24
4949 MOD_SEL0_23
4950 MOD_SEL0_22
4951 MOD_SEL0_21_20
4952 MOD_SEL0_19_18_17
4953 MOD_SEL0_16
4954 MOD_SEL0_15
4955 MOD_SEL0_14
4956 MOD_SEL0_13_12
4957 MOD_SEL0_11_10
4958 MOD_SEL0_9
4959 MOD_SEL0_8
4960 MOD_SEL0_7
4961 MOD_SEL0_6_5
4962 MOD_SEL0_4
4963 MOD_SEL0_3
4964 MOD_SEL0_2
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +01004965 MOD_SEL0_1_0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004966 },
4967 { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +01004968 GROUP(1, 1, 1, 1, 1, 1, 1, 3, 3, 1, 1, 1,
4969 1, 2, 2, 2, 1, 1, 2, 1, 4),
4970 GROUP(
Takeshi Kiharae167d722018-12-06 15:38:43 +09004971 /* RESERVED 31 */
4972 0, 0,
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004973 MOD_SEL1_30
4974 MOD_SEL1_29
4975 MOD_SEL1_28
4976 /* RESERVED 27 */
4977 0, 0,
4978 MOD_SEL1_26
4979 MOD_SEL1_25
4980 MOD_SEL1_24_23_22
4981 MOD_SEL1_21_20_19
4982 MOD_SEL1_18
4983 MOD_SEL1_17
4984 MOD_SEL1_16
4985 MOD_SEL1_15
4986 MOD_SEL1_14_13
4987 MOD_SEL1_12_11
4988 MOD_SEL1_10_9
4989 MOD_SEL1_8
4990 MOD_SEL1_7
4991 MOD_SEL1_6_5
4992 MOD_SEL1_4
4993 /* RESERVED 3, 2, 1, 0 */
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +01004994 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 ))
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09004995 },
4996 { },
4997};
4998
Takeshi Kihara33847a72018-11-05 22:40:12 +01004999enum ioctrl_regs {
Geert Uytterhoeven3df892fd2019-02-18 10:42:43 +01005000 POCCTRL0,
Marek Vasutd92ee9c2019-02-23 23:39:55 +01005001 TDSELCTRL,
Takeshi Kihara33847a72018-11-05 22:40:12 +01005002};
5003
5004static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
Geert Uytterhoeven3df892fd2019-02-18 10:42:43 +01005005 [POCCTRL0] = { 0xe6060380, },
Marek Vasutd92ee9c2019-02-23 23:39:55 +01005006 [TDSELCTRL] = { 0xe60603c0, },
Takeshi Kihara33847a72018-11-05 22:40:12 +01005007 { /* sentinel */ },
5008};
5009
5010static int r8a77990_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
5011 u32 *pocctrl)
5012{
5013 int bit = -EINVAL;
5014
Geert Uytterhoeven3df892fd2019-02-18 10:42:43 +01005015 *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg;
Takeshi Kihara33847a72018-11-05 22:40:12 +01005016
5017 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
5018 bit = pin & 0x1f;
5019
5020 if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 10))
5021 bit = (pin & 0x1f) + 19;
5022
5023 return bit;
5024}
5025
Takeshi Kihara83f69412018-05-11 12:22:24 +09005026static const struct pinmux_bias_reg pinmux_bias_regs[] = {
5027 { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
5028 [0] = RCAR_GP_PIN(2, 23), /* RD# */
5029 [1] = RCAR_GP_PIN(2, 22), /* BS# */
5030 [2] = RCAR_GP_PIN(2, 21), /* AVB_PHY_INT */
5031 [3] = PIN_NUMBER('P', 5), /* AVB_MDC */
5032 [4] = PIN_NUMBER('P', 4), /* AVB_MDIO */
5033 [5] = RCAR_GP_PIN(2, 20), /* AVB_TXCREFCLK */
5034 [6] = PIN_NUMBER('N', 6), /* AVB_TD3 */
5035 [7] = PIN_NUMBER('N', 5), /* AVB_TD2 */
5036 [8] = PIN_NUMBER('N', 3), /* AVB_TD1 */
5037 [9] = PIN_NUMBER('N', 2), /* AVB_TD0 */
5038 [10] = PIN_NUMBER('N', 1), /* AVB_TXC */
5039 [11] = PIN_NUMBER('P', 3), /* AVB_TX_CTL */
5040 [12] = RCAR_GP_PIN(2, 19), /* AVB_RD3 */
5041 [13] = RCAR_GP_PIN(2, 18), /* AVB_RD2 */
5042 [14] = RCAR_GP_PIN(2, 17), /* AVB_RD1 */
5043 [15] = RCAR_GP_PIN(2, 16), /* AVB_RD0 */
5044 [16] = RCAR_GP_PIN(2, 15), /* AVB_RXC */
5045 [17] = RCAR_GP_PIN(2, 14), /* AVB_RX_CTL */
5046 [18] = RCAR_GP_PIN(2, 13), /* RPC_RESET# */
5047 [19] = RCAR_GP_PIN(2, 12), /* RPC_INT# */
5048 [20] = RCAR_GP_PIN(2, 11), /* QSPI1_SSL */
5049 [21] = RCAR_GP_PIN(2, 10), /* QSPI1_IO3 */
5050 [22] = RCAR_GP_PIN(2, 9), /* QSPI1_IO2 */
5051 [23] = RCAR_GP_PIN(2, 8), /* QSPI1_MISO/IO1 */
5052 [24] = RCAR_GP_PIN(2, 7), /* QSPI1_MOSI/IO0 */
5053 [25] = RCAR_GP_PIN(2, 6), /* QSPI1_SPCLK */
5054 [26] = RCAR_GP_PIN(2, 5), /* QSPI0_SSL */
5055 [27] = RCAR_GP_PIN(2, 4), /* QSPI0_IO3 */
5056 [28] = RCAR_GP_PIN(2, 3), /* QSPI0_IO2 */
5057 [29] = RCAR_GP_PIN(2, 2), /* QSPI0_MISO/IO1 */
5058 [30] = RCAR_GP_PIN(2, 1), /* QSPI0_MOSI/IO0 */
5059 [31] = RCAR_GP_PIN(2, 0), /* QSPI0_SPCLK */
5060 } },
5061 { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
5062 [0] = RCAR_GP_PIN(0, 4), /* D4 */
5063 [1] = RCAR_GP_PIN(0, 3), /* D3 */
5064 [2] = RCAR_GP_PIN(0, 2), /* D2 */
5065 [3] = RCAR_GP_PIN(0, 1), /* D1 */
5066 [4] = RCAR_GP_PIN(0, 0), /* D0 */
5067 [5] = RCAR_GP_PIN(1, 22), /* WE0# */
5068 [6] = RCAR_GP_PIN(1, 21), /* CS0# */
5069 [7] = RCAR_GP_PIN(1, 20), /* CLKOUT */
5070 [8] = RCAR_GP_PIN(1, 19), /* A19 */
5071 [9] = RCAR_GP_PIN(1, 18), /* A18 */
5072 [10] = RCAR_GP_PIN(1, 17), /* A17 */
5073 [11] = RCAR_GP_PIN(1, 16), /* A16 */
5074 [12] = RCAR_GP_PIN(1, 15), /* A15 */
5075 [13] = RCAR_GP_PIN(1, 14), /* A14 */
5076 [14] = RCAR_GP_PIN(1, 13), /* A13 */
5077 [15] = RCAR_GP_PIN(1, 12), /* A12 */
5078 [16] = RCAR_GP_PIN(1, 11), /* A11 */
5079 [17] = RCAR_GP_PIN(1, 10), /* A10 */
5080 [18] = RCAR_GP_PIN(1, 9), /* A9 */
5081 [19] = RCAR_GP_PIN(1, 8), /* A8 */
5082 [20] = RCAR_GP_PIN(1, 7), /* A7 */
5083 [21] = RCAR_GP_PIN(1, 6), /* A6 */
5084 [22] = RCAR_GP_PIN(1, 5), /* A5 */
5085 [23] = RCAR_GP_PIN(1, 4), /* A4 */
5086 [24] = RCAR_GP_PIN(1, 3), /* A3 */
5087 [25] = RCAR_GP_PIN(1, 2), /* A2 */
5088 [26] = RCAR_GP_PIN(1, 1), /* A1 */
5089 [27] = RCAR_GP_PIN(1, 0), /* A0 */
5090 [28] = PIN_NONE,
5091 [29] = PIN_NONE,
5092 [30] = RCAR_GP_PIN(2, 25), /* PUEN_EX_WAIT0 */
5093 [31] = RCAR_GP_PIN(2, 24), /* PUEN_RD/WR# */
5094 } },
5095 { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
5096 [0] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
5097 [1] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
5098 [2] = PIN_NUMBER('H', 1), /* ASEBRK */
5099 [3] = PIN_NONE,
5100 [4] = PIN_NUMBER('G', 2), /* TDI */
5101 [5] = PIN_NUMBER('F', 3), /* TMS */
5102 [6] = PIN_NUMBER('F', 4), /* TCK */
5103 [7] = PIN_NUMBER('F', 1), /* TRST# */
5104 [8] = PIN_NONE,
5105 [9] = PIN_NONE,
5106 [10] = PIN_NONE,
5107 [11] = PIN_NONE,
5108 [12] = PIN_NONE,
5109 [13] = PIN_NONE,
5110 [14] = PIN_NONE,
5111 [15] = PIN_NUMBER('G', 3), /* FSCLKST# */
5112 [16] = RCAR_GP_PIN(0, 17), /* SDA4 */
5113 [17] = RCAR_GP_PIN(0, 16), /* SCL4 */
5114 [18] = PIN_NONE,
5115 [19] = PIN_NONE,
5116 [20] = PIN_A_NUMBER('D', 3), /* PRESETOUT# */
5117 [21] = RCAR_GP_PIN(0, 15), /* D15 */
5118 [22] = RCAR_GP_PIN(0, 14), /* D14 */
5119 [23] = RCAR_GP_PIN(0, 13), /* D13 */
5120 [24] = RCAR_GP_PIN(0, 12), /* D12 */
5121 [25] = RCAR_GP_PIN(0, 11), /* D11 */
5122 [26] = RCAR_GP_PIN(0, 10), /* D10 */
5123 [27] = RCAR_GP_PIN(0, 9), /* D9 */
5124 [28] = RCAR_GP_PIN(0, 8), /* D8 */
5125 [29] = RCAR_GP_PIN(0, 7), /* D7 */
5126 [30] = RCAR_GP_PIN(0, 6), /* D6 */
5127 [31] = RCAR_GP_PIN(0, 5), /* D5 */
5128 } },
5129 { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
5130 [0] = RCAR_GP_PIN(5, 0), /* SCK0_A */
5131 [1] = RCAR_GP_PIN(5, 4), /* RTS0#/TANS_A */
5132 [2] = RCAR_GP_PIN(5, 3), /* CTS0#_A */
5133 [3] = RCAR_GP_PIN(5, 2), /* TX0_A */
5134 [4] = RCAR_GP_PIN(5, 1), /* RX0_A */
5135 [5] = PIN_NONE,
5136 [6] = PIN_NONE,
5137 [7] = RCAR_GP_PIN(3, 15), /* SD1_WP */
5138 [8] = RCAR_GP_PIN(3, 14), /* SD1_CD */
5139 [9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
5140 [10] = RCAR_GP_PIN(3, 12), /* SD0_CD */
5141 [11] = RCAR_GP_PIN(4, 10), /* SD3_DS */
5142 [12] = RCAR_GP_PIN(4, 9), /* SD3_DAT7 */
5143 [13] = RCAR_GP_PIN(4, 8), /* SD3_DAT6 */
5144 [14] = RCAR_GP_PIN(4, 7), /* SD3_DAT5 */
5145 [15] = RCAR_GP_PIN(4, 6), /* SD3_DAT4 */
5146 [16] = RCAR_GP_PIN(4, 5), /* SD3_DAT3 */
5147 [17] = RCAR_GP_PIN(4, 4), /* SD3_DAT2 */
5148 [18] = RCAR_GP_PIN(4, 3), /* SD3_DAT1 */
5149 [19] = RCAR_GP_PIN(4, 2), /* SD3_DAT0 */
5150 [20] = RCAR_GP_PIN(4, 1), /* SD3_CMD */
5151 [21] = RCAR_GP_PIN(4, 0), /* SD3_CLK */
5152 [22] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
5153 [23] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
5154 [24] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
5155 [25] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
5156 [26] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
5157 [27] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
5158 [28] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
5159 [29] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
5160 [30] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
5161 [31] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
5162 } },
5163 { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
5164 [0] = RCAR_GP_PIN(6, 8), /* AUDIO_CLKA */
5165 [1] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
5166 [2] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
5167 [3] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
5168 [4] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
5169 [5] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
5170 [6] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
5171 [7] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
5172 [8] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
5173 [9] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
5174 [10] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
5175 [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2 */
5176 [12] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1 */
5177 [13] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
5178 [14] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
5179 [15] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
5180 [16] = PIN_NUMBER('T', 21), /* MLB_REF */
5181 [17] = RCAR_GP_PIN(5, 19), /* MLB_DAT */
5182 [18] = RCAR_GP_PIN(5, 18), /* MLB_SIG */
5183 [19] = RCAR_GP_PIN(5, 17), /* MLB_CLK */
5184 [20] = RCAR_GP_PIN(5, 16), /* SSI_SDATA9 */
5185 [21] = RCAR_GP_PIN(5, 15), /* MSIOF0_SS2 */
5186 [22] = RCAR_GP_PIN(5, 14), /* MSIOF0_SS1 */
5187 [23] = RCAR_GP_PIN(5, 13), /* MSIOF0_SYNC */
5188 [24] = RCAR_GP_PIN(5, 12), /* MSIOF0_TXD */
5189 [25] = RCAR_GP_PIN(5, 11), /* MSIOF0_RXD */
5190 [26] = RCAR_GP_PIN(5, 10), /* MSIOF0_SCK */
5191 [27] = RCAR_GP_PIN(5, 9), /* RX2_A */
5192 [28] = RCAR_GP_PIN(5, 8), /* TX2_A */
5193 [29] = RCAR_GP_PIN(5, 7), /* SCK2_A */
5194 [30] = RCAR_GP_PIN(5, 6), /* TX1 */
5195 [31] = RCAR_GP_PIN(5, 5), /* RX1 */
5196 } },
5197 { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
5198 [0] = PIN_NONE,
5199 [1] = PIN_NONE,
5200 [2] = PIN_NONE,
5201 [3] = PIN_NONE,
5202 [4] = PIN_NONE,
5203 [5] = PIN_NONE,
5204 [6] = PIN_NONE,
5205 [7] = PIN_NONE,
5206 [8] = PIN_NONE,
5207 [9] = PIN_NONE,
5208 [10] = PIN_NONE,
5209 [11] = PIN_NONE,
5210 [12] = PIN_NONE,
5211 [13] = PIN_NONE,
5212 [14] = PIN_NONE,
5213 [15] = PIN_NONE,
5214 [16] = PIN_NONE,
5215 [17] = PIN_NONE,
5216 [18] = PIN_NONE,
5217 [19] = PIN_NONE,
5218 [20] = PIN_NONE,
5219 [21] = PIN_NONE,
5220 [22] = PIN_NONE,
5221 [23] = PIN_NONE,
5222 [24] = PIN_NONE,
5223 [25] = PIN_NONE,
5224 [26] = PIN_NONE,
5225 [27] = PIN_NONE,
5226 [28] = PIN_NONE,
5227 [29] = PIN_NONE,
5228 [30] = RCAR_GP_PIN(6, 9), /* PUEN_USB30_OVC */
5229 [31] = RCAR_GP_PIN(6, 17), /* PUEN_USB30_PWEN */
5230 } },
5231 { /* sentinel */ },
5232};
5233
5234static unsigned int r8a77990_pinmux_get_bias(struct sh_pfc *pfc,
5235 unsigned int pin)
5236{
5237 const struct pinmux_bias_reg *reg;
5238 unsigned int bit;
5239
5240 reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5241 if (!reg)
5242 return PIN_CONFIG_BIAS_DISABLE;
5243
5244 if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit)))
5245 return PIN_CONFIG_BIAS_DISABLE;
Geert Uytterhoeven85ccae12018-12-26 09:21:07 +01005246 else if (sh_pfc_read(pfc, reg->pud) & BIT(bit))
Takeshi Kihara83f69412018-05-11 12:22:24 +09005247 return PIN_CONFIG_BIAS_PULL_UP;
5248 else
5249 return PIN_CONFIG_BIAS_PULL_DOWN;
5250}
5251
5252static void r8a77990_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
5253 unsigned int bias)
5254{
5255 const struct pinmux_bias_reg *reg;
5256 u32 enable, updown;
5257 unsigned int bit;
5258
5259 reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5260 if (!reg)
5261 return;
5262
5263 enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit);
5264 if (bias != PIN_CONFIG_BIAS_DISABLE)
5265 enable |= BIT(bit);
5266
Geert Uytterhoeven85ccae12018-12-26 09:21:07 +01005267 updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit);
5268 if (bias == PIN_CONFIG_BIAS_PULL_UP)
5269 updown |= BIT(bit);
Takeshi Kihara83f69412018-05-11 12:22:24 +09005270
Geert Uytterhoeven85ccae12018-12-26 09:21:07 +01005271 sh_pfc_write(pfc, reg->pud, updown);
Takeshi Kihara83f69412018-05-11 12:22:24 +09005272 sh_pfc_write(pfc, reg->puen, enable);
5273}
5274
5275static const struct sh_pfc_soc_operations r8a77990_pinmux_ops = {
Takeshi Kihara33847a72018-11-05 22:40:12 +01005276 .pin_to_pocctrl = r8a77990_pin_to_pocctrl,
Takeshi Kihara83f69412018-05-11 12:22:24 +09005277 .get_bias = r8a77990_pinmux_get_bias,
5278 .set_bias = r8a77990_pinmux_set_bias,
5279};
5280
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01005281#ifdef CONFIG_PINCTRL_PFC_R8A774C0
5282const struct sh_pfc_soc_info r8a774c0_pinmux_info = {
5283 .name = "r8a774c0_pfc",
5284 .ops = &r8a77990_pinmux_ops,
5285 .unlock_reg = 0xe6060000, /* PMMR */
5286
5287 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5288
5289 .pins = pinmux_pins,
5290 .nr_pins = ARRAY_SIZE(pinmux_pins),
5291 .groups = pinmux_groups.common,
5292 .nr_groups = ARRAY_SIZE(pinmux_groups.common),
5293 .functions = pinmux_functions.common,
5294 .nr_functions = ARRAY_SIZE(pinmux_functions.common),
5295
5296 .cfg_regs = pinmux_config_regs,
5297 .bias_regs = pinmux_bias_regs,
Takeshi Kihara33847a72018-11-05 22:40:12 +01005298 .ioctrl_regs = pinmux_ioctrl_regs,
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01005299
5300 .pinmux_data = pinmux_data,
5301 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5302};
5303#endif
5304
5305#ifdef CONFIG_PINCTRL_PFC_R8A77990
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09005306const struct sh_pfc_soc_info r8a77990_pinmux_info = {
5307 .name = "r8a77990_pfc",
Takeshi Kihara83f69412018-05-11 12:22:24 +09005308 .ops = &r8a77990_pinmux_ops,
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09005309 .unlock_reg = 0xe6060000, /* PMMR */
5310
5311 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5312
5313 .pins = pinmux_pins,
5314 .nr_pins = ARRAY_SIZE(pinmux_pins),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01005315 .groups = pinmux_groups.common,
5316 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
Geert Uytterhoevena97f3402018-09-26 15:29:54 +02005317 ARRAY_SIZE(pinmux_groups.automotive),
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01005318 .functions = pinmux_functions.common,
5319 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
Geert Uytterhoevena97f3402018-09-26 15:29:54 +02005320 ARRAY_SIZE(pinmux_functions.automotive),
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09005321
5322 .cfg_regs = pinmux_config_regs,
Takeshi Kihara83f69412018-05-11 12:22:24 +09005323 .bias_regs = pinmux_bias_regs,
Geert Uytterhoeven117774f2018-12-12 11:35:35 +01005324 .ioctrl_regs = pinmux_ioctrl_regs,
Takeshi Kihara6d4036a2018-05-11 12:22:23 +09005325
5326 .pinmux_data = pinmux_data,
5327 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5328};
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +01005329#endif