blob: ab3ddebe8344527db7b1f2da668fa2fd0c968543 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Dinh Nguyencfda5902012-07-11 15:13:16 -05002/*
3 * Copyright (C) 2012 Altera Corporation
4 * Copyright (c) 2011 Picochip Ltd., Jamie Iles
5 *
6 * Modified from mach-picoxcell/time.c
Dinh Nguyencfda5902012-07-11 15:13:16 -05007 */
Jisheng Zhang9115df82015-11-05 10:32:06 +08008#include <linux/delay.h>
Dinh Nguyencfda5902012-07-11 15:13:16 -05009#include <linux/dw_apb_timer.h>
10#include <linux/of.h>
11#include <linux/of_address.h>
12#include <linux/of_irq.h>
Heiko Stuebnera8b447f2013-06-04 11:37:36 +020013#include <linux/clk.h>
Dinh Nguyen1f174a12018-09-17 09:52:14 -050014#include <linux/reset.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070015#include <linux/sched_clock.h>
Dinh Nguyencfda5902012-07-11 15:13:16 -050016
Uwe Kleine-König1cf02032013-10-01 10:38:12 +020017static void __init timer_get_base_and_rate(struct device_node *np,
Dinh Nguyencfda5902012-07-11 15:13:16 -050018 void __iomem **base, u32 *rate)
19{
Heiko Stuebnera8b447f2013-06-04 11:37:36 +020020 struct clk *timer_clk;
21 struct clk *pclk;
Dinh Nguyen1f174a12018-09-17 09:52:14 -050022 struct reset_control *rstc;
Heiko Stuebnera8b447f2013-06-04 11:37:36 +020023
Dinh Nguyencfda5902012-07-11 15:13:16 -050024 *base = of_iomap(np, 0);
25
26 if (!*base)
Rob Herring2a4849d2018-08-27 20:52:14 -050027 panic("Unable to map regs for %pOFn", np);
Dinh Nguyencfda5902012-07-11 15:13:16 -050028
Heiko Stuebnera8b447f2013-06-04 11:37:36 +020029 /*
Dinh Nguyen1f174a12018-09-17 09:52:14 -050030 * Reset the timer if the reset control is available, wiping
31 * out the state the firmware may have left it
32 */
33 rstc = of_reset_control_get(np, NULL);
34 if (!IS_ERR(rstc)) {
35 reset_control_assert(rstc);
36 reset_control_deassert(rstc);
37 }
38
39 /*
Heiko Stuebnera8b447f2013-06-04 11:37:36 +020040 * Not all implementations use a periphal clock, so don't panic
41 * if it's not present
42 */
43 pclk = of_clk_get_by_name(np, "pclk");
44 if (!IS_ERR(pclk))
45 if (clk_prepare_enable(pclk))
Rob Herring2a4849d2018-08-27 20:52:14 -050046 pr_warn("pclk for %pOFn is present, but could not be activated\n",
47 np);
Heiko Stuebnera8b447f2013-06-04 11:37:36 +020048
49 timer_clk = of_clk_get_by_name(np, "timer");
50 if (IS_ERR(timer_clk))
51 goto try_clock_freq;
52
53 if (!clk_prepare_enable(timer_clk)) {
54 *rate = clk_get_rate(timer_clk);
55 return;
56 }
57
58try_clock_freq:
Dinh Nguyencfda5902012-07-11 15:13:16 -050059 if (of_property_read_u32(np, "clock-freq", rate) &&
Uwe Kleine-König1cf02032013-10-01 10:38:12 +020060 of_property_read_u32(np, "clock-frequency", rate))
Rob Herring2a4849d2018-08-27 20:52:14 -050061 panic("No clock nor clock-frequency property for %pOFn", np);
Dinh Nguyencfda5902012-07-11 15:13:16 -050062}
63
Uwe Kleine-König1cf02032013-10-01 10:38:12 +020064static void __init add_clockevent(struct device_node *event_timer)
Dinh Nguyencfda5902012-07-11 15:13:16 -050065{
66 void __iomem *iobase;
67 struct dw_apb_clock_event_device *ced;
68 u32 irq, rate;
69
70 irq = irq_of_parse_and_map(event_timer, 0);
Baruch Siach1a33bd22013-05-29 10:11:17 +020071 if (irq == 0)
Dinh Nguyencfda5902012-07-11 15:13:16 -050072 panic("No IRQ for clock event timer");
73
74 timer_get_base_and_rate(event_timer, &iobase, &rate);
75
Serge Semin65e0f872020-05-21 23:48:14 +030076 ced = dw_apb_clockevent_init(-1, event_timer->name, 300, iobase, irq,
Dinh Nguyencfda5902012-07-11 15:13:16 -050077 rate);
78 if (!ced)
79 panic("Unable to initialise clockevent device");
80
81 dw_apb_clockevent_register(ced);
82}
83
Heiko Stuebnera1198f82013-06-04 11:37:02 +020084static void __iomem *sched_io_base;
85static u32 sched_rate;
86
Uwe Kleine-König1cf02032013-10-01 10:38:12 +020087static void __init add_clocksource(struct device_node *source_timer)
Dinh Nguyencfda5902012-07-11 15:13:16 -050088{
89 void __iomem *iobase;
90 struct dw_apb_clocksource *cs;
91 u32 rate;
92
93 timer_get_base_and_rate(source_timer, &iobase, &rate);
94
95 cs = dw_apb_clocksource_init(300, source_timer->name, iobase, rate);
96 if (!cs)
97 panic("Unable to initialise clocksource device");
98
99 dw_apb_clocksource_start(cs);
100 dw_apb_clocksource_register(cs);
Dinh Nguyencfda5902012-07-11 15:13:16 -0500101
Heiko Stuebnera1198f82013-06-04 11:37:02 +0200102 /*
103 * Fallback to use the clocksource as sched_clock if no separate
104 * timer is found. sched_io_base then points to the current_value
105 * register of the clocksource timer.
106 */
107 sched_io_base = iobase + 0x04;
108 sched_rate = rate;
109}
Dinh Nguyencfda5902012-07-11 15:13:16 -0500110
Yang Wei0d24d1f2014-05-13 11:10:08 +0800111static u64 notrace read_sched_clock(void)
Dinh Nguyencfda5902012-07-11 15:13:16 -0500112{
Ben Dooks3a100132015-03-30 22:17:12 +0200113 return ~readl_relaxed(sched_io_base);
Dinh Nguyencfda5902012-07-11 15:13:16 -0500114}
115
116static const struct of_device_id sptimer_ids[] __initconst = {
117 { .compatible = "picochip,pc3x2-rtc" },
Dinh Nguyencfda5902012-07-11 15:13:16 -0500118 { /* Sentinel */ },
119};
120
Uwe Kleine-König1cf02032013-10-01 10:38:12 +0200121static void __init init_sched_clock(void)
Dinh Nguyencfda5902012-07-11 15:13:16 -0500122{
123 struct device_node *sched_timer;
Dinh Nguyencfda5902012-07-11 15:13:16 -0500124
125 sched_timer = of_find_matching_node(NULL, sptimer_ids);
Heiko Stuebnera1198f82013-06-04 11:37:02 +0200126 if (sched_timer) {
127 timer_get_base_and_rate(sched_timer, &sched_io_base,
128 &sched_rate);
129 of_node_put(sched_timer);
130 }
Dinh Nguyencfda5902012-07-11 15:13:16 -0500131
Stephen Boydfa8296a2013-07-18 16:21:22 -0700132 sched_clock_register(read_sched_clock, 32, sched_rate);
Dinh Nguyencfda5902012-07-11 15:13:16 -0500133}
134
Jisheng Zhang9115df82015-11-05 10:32:06 +0800135#ifdef CONFIG_ARM
136static unsigned long dw_apb_delay_timer_read(void)
137{
138 return ~readl_relaxed(sched_io_base);
139}
140
141static struct delay_timer dw_apb_delay_timer = {
142 .read_current_timer = dw_apb_delay_timer_read,
143};
144#endif
145
Heiko Stuebner10021482013-06-04 11:38:42 +0200146static int num_called;
Daniel Lezcano2e1773f2016-06-01 08:55:46 +0200147static int __init dw_apb_timer_init(struct device_node *timer)
Dinh Nguyencfda5902012-07-11 15:13:16 -0500148{
Heiko Stuebner10021482013-06-04 11:38:42 +0200149 switch (num_called) {
Heiko Stuebner10021482013-06-04 11:38:42 +0200150 case 1:
151 pr_debug("%s: found clocksource timer\n", __func__);
152 add_clocksource(timer);
Heiko Stuebner10021482013-06-04 11:38:42 +0200153 init_sched_clock();
Jisheng Zhang9115df82015-11-05 10:32:06 +0800154#ifdef CONFIG_ARM
155 dw_apb_delay_timer.freq = sched_rate;
156 register_current_timer_delay(&dw_apb_delay_timer);
157#endif
Heiko Stuebner10021482013-06-04 11:38:42 +0200158 break;
159 default:
Serge Semin6d2e16a2020-05-21 23:48:15 +0300160 pr_debug("%s: found clockevent timer\n", __func__);
161 add_clockevent(timer);
Heiko Stuebner10021482013-06-04 11:38:42 +0200162 break;
163 }
Dinh Nguyencfda5902012-07-11 15:13:16 -0500164
Heiko Stuebner10021482013-06-04 11:38:42 +0200165 num_called++;
Daniel Lezcano2e1773f2016-06-01 08:55:46 +0200166
167 return 0;
Dinh Nguyencfda5902012-07-11 15:13:16 -0500168}
Daniel Lezcano17273392017-05-26 16:56:11 +0200169TIMER_OF_DECLARE(pc3x2_timer, "picochip,pc3x2-timer", dw_apb_timer_init);
170TIMER_OF_DECLARE(apb_timer_osc, "snps,dw-apb-timer-osc", dw_apb_timer_init);
171TIMER_OF_DECLARE(apb_timer_sp, "snps,dw-apb-timer-sp", dw_apb_timer_init);
172TIMER_OF_DECLARE(apb_timer, "snps,dw-apb-timer", dw_apb_timer_init);