blob: 4cacb800b53095712540bb9ffa5df22bdb3c588a [file] [log] [blame]
Dan Williams6f231dd2011-07-02 22:56:22 -07001/*
2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
4 *
5 * GPL LICENSE SUMMARY
6 *
7 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * BSD LICENSE
25 *
26 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
27 * All rights reserved.
28 *
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions
31 * are met:
32 *
33 * * Redistributions of source code must retain the above copyright
34 * notice, this list of conditions and the following disclaimer.
35 * * Redistributions in binary form must reproduce the above copyright
36 * notice, this list of conditions and the following disclaimer in
37 * the documentation and/or other materials provided with the
38 * distribution.
39 * * Neither the name of Intel Corporation nor the names of its
40 * contributors may be used to endorse or promote products derived
41 * from this software without specific prior written permission.
42 *
43 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
44 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
45 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
46 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
47 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
48 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
49 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
53 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
55
56#include "isci.h"
Dan Williamsce2b3262011-05-08 15:49:15 -070057#include "host.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070058#include "phy.h"
Dan Williamsd35bc1b2011-05-10 02:28:45 -070059#include "scu_event_codes.h"
Dan Williamse2f8db502011-05-10 02:28:46 -070060#include "probe_roms.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070061
Dan Williamsd7a0ccd2012-02-10 01:18:44 -080062#undef C
63#define C(a) (#a)
64static const char *phy_state_name(enum sci_phy_states state)
65{
66 static const char * const strings[] = PHY_STATES;
67
68 return strings[state];
69}
70#undef C
71
Dan Williamsd35bc1b2011-05-10 02:28:45 -070072/* Maximum arbitration wait time in micro-seconds */
73#define SCIC_SDS_PHY_MAX_ARBITRATION_WAIT_TIME (700)
74
Dan Williams85280952011-06-28 15:05:53 -070075enum sas_linkrate sci_phy_linkrate(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -070076{
Dan Williams85280952011-06-28 15:05:53 -070077 return iphy->max_negotiated_speed;
Dan Williamsd35bc1b2011-05-10 02:28:45 -070078}
79
Dan Williamse4621162012-02-10 01:18:49 -080080static struct isci_host *phy_to_host(struct isci_phy *iphy)
Dan Williamsc132f692012-01-03 23:26:08 -080081{
82 struct isci_phy *table = iphy - iphy->phy_index;
83 struct isci_host *ihost = container_of(table, typeof(*ihost), phys[0]);
84
Dan Williamse4621162012-02-10 01:18:49 -080085 return ihost;
86}
87
88static struct device *sciphy_to_dev(struct isci_phy *iphy)
89{
90 return &phy_to_host(iphy)->pdev->dev;
Dan Williamsc132f692012-01-03 23:26:08 -080091}
92
Dan Williams89a73012011-06-30 19:14:33 -070093static enum sci_status
94sci_phy_transport_layer_initialization(struct isci_phy *iphy,
95 struct scu_transport_layer_registers __iomem *reg)
Dan Williamsd35bc1b2011-05-10 02:28:45 -070096{
97 u32 tl_control;
98
Dan Williams89a73012011-06-30 19:14:33 -070099 iphy->transport_layer_registers = reg;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700100
101 writel(SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX,
Dan Williams85280952011-06-28 15:05:53 -0700102 &iphy->transport_layer_registers->stp_rni);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700103
104 /*
105 * Hardware team recommends that we enable the STP prefetch for all
106 * transports
107 */
Dan Williams85280952011-06-28 15:05:53 -0700108 tl_control = readl(&iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700109 tl_control |= SCU_TLCR_GEN_BIT(STP_WRITE_DATA_PREFETCH);
Dan Williams85280952011-06-28 15:05:53 -0700110 writel(tl_control, &iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700111
112 return SCI_SUCCESS;
113}
114
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700115static enum sci_status
Dan Williams89a73012011-06-30 19:14:33 -0700116sci_phy_link_layer_initialization(struct isci_phy *iphy,
Dan Williams2e5da882012-01-04 01:32:34 -0800117 struct scu_link_layer_registers __iomem *llr)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700118{
Dan Williams89a73012011-06-30 19:14:33 -0700119 struct isci_host *ihost = iphy->owning_port->owning_controller;
Dan Williams2e5da882012-01-04 01:32:34 -0800120 struct sci_phy_user_params *phy_user;
121 struct sci_phy_oem_params *phy_oem;
Dan Williams85280952011-06-28 15:05:53 -0700122 int phy_idx = iphy->phy_index;
Dan Williams89a73012011-06-30 19:14:33 -0700123 struct sci_phy_cap phy_cap;
Dan Williams2e5da882012-01-04 01:32:34 -0800124 u32 phy_configuration;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700125 u32 parity_check = 0;
126 u32 parity_count = 0;
127 u32 llctl, link_rate;
128 u32 clksm_value = 0;
Marcin Tomczak985af6f2011-07-29 17:16:50 -0700129 u32 sp_timeouts = 0;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700130
Dan Williams2e5da882012-01-04 01:32:34 -0800131 phy_user = &ihost->user_parameters.phys[phy_idx];
132 phy_oem = &ihost->oem_parameters.phys[phy_idx];
133 iphy->link_layer_registers = llr;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700134
135 /* Set our IDENTIFY frame data */
136 #define SCI_END_DEVICE 0x01
137
138 writel(SCU_SAS_TIID_GEN_BIT(SMP_INITIATOR) |
139 SCU_SAS_TIID_GEN_BIT(SSP_INITIATOR) |
140 SCU_SAS_TIID_GEN_BIT(STP_INITIATOR) |
141 SCU_SAS_TIID_GEN_BIT(DA_SATA_HOST) |
142 SCU_SAS_TIID_GEN_VAL(DEVICE_TYPE, SCI_END_DEVICE),
Dan Williams2e5da882012-01-04 01:32:34 -0800143 &llr->transmit_identification);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700144
145 /* Write the device SAS Address */
Dan Williams2e5da882012-01-04 01:32:34 -0800146 writel(0xFEDCBA98, &llr->sas_device_name_high);
147 writel(phy_idx, &llr->sas_device_name_low);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700148
149 /* Write the source SAS Address */
Dan Williams2e5da882012-01-04 01:32:34 -0800150 writel(phy_oem->sas_address.high, &llr->source_sas_address_high);
151 writel(phy_oem->sas_address.low, &llr->source_sas_address_low);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700152
153 /* Clear and Set the PHY Identifier */
Dan Williams2e5da882012-01-04 01:32:34 -0800154 writel(0, &llr->identify_frame_phy_id);
155 writel(SCU_SAS_TIPID_GEN_VALUE(ID, phy_idx), &llr->identify_frame_phy_id);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700156
157 /* Change the initial state of the phy configuration register */
Dan Williams2e5da882012-01-04 01:32:34 -0800158 phy_configuration = readl(&llr->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700159
160 /* Hold OOB state machine in reset */
161 phy_configuration |= SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
Dan Williams2e5da882012-01-04 01:32:34 -0800162 writel(phy_configuration, &llr->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700163
164 /* Configure the SNW capabilities */
165 phy_cap.all = 0;
166 phy_cap.start = 1;
167 phy_cap.gen3_no_ssc = 1;
168 phy_cap.gen2_no_ssc = 1;
169 phy_cap.gen1_no_ssc = 1;
Dave Jiang594e566a2012-01-04 01:32:44 -0800170 if (ihost->oem_parameters.controller.do_enable_ssc) {
171 struct scu_afe_registers __iomem *afe = &ihost->scu_registers->afe;
Dan Carpenter67340922012-06-27 12:05:21 +0300172 struct scu_afe_transceiver __iomem *xcvr = &afe->scu_afe_xcvr[phy_idx];
Dave Jiang594e566a2012-01-04 01:32:44 -0800173 struct isci_pci_info *pci_info = to_pci_info(ihost->pdev);
174 bool en_sas = false;
175 bool en_sata = false;
176 u32 sas_type = 0;
177 u32 sata_spread = 0x2;
178 u32 sas_spread = 0x2;
179
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700180 phy_cap.gen3_ssc = 1;
181 phy_cap.gen2_ssc = 1;
182 phy_cap.gen1_ssc = 1;
Dave Jiang594e566a2012-01-04 01:32:44 -0800183
184 if (pci_info->orom->hdr.version < ISCI_ROM_VER_1_1)
185 en_sas = en_sata = true;
186 else {
187 sata_spread = ihost->oem_parameters.controller.ssc_sata_tx_spread_level;
188 sas_spread = ihost->oem_parameters.controller.ssc_sas_tx_spread_level;
189
190 if (sata_spread)
191 en_sata = true;
192
193 if (sas_spread) {
194 en_sas = true;
195 sas_type = ihost->oem_parameters.controller.ssc_sas_tx_type;
196 }
197
198 }
199
200 if (en_sas) {
201 u32 reg;
202
203 reg = readl(&xcvr->afe_xcvr_control0);
204 reg |= (0x00100000 | (sas_type << 19));
205 writel(reg, &xcvr->afe_xcvr_control0);
206
207 reg = readl(&xcvr->afe_tx_ssc_control);
208 reg |= sas_spread << 8;
209 writel(reg, &xcvr->afe_tx_ssc_control);
210 }
211
212 if (en_sata) {
213 u32 reg;
214
215 reg = readl(&xcvr->afe_tx_ssc_control);
216 reg |= sata_spread;
217 writel(reg, &xcvr->afe_tx_ssc_control);
218
219 reg = readl(&llr->stp_control);
220 reg |= 1 << 12;
221 writel(reg, &llr->stp_control);
222 }
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700223 }
224
Dan Williams2e5da882012-01-04 01:32:34 -0800225 /* The SAS specification indicates that the phy_capabilities that
226 * are transmitted shall have an even parity. Calculate the parity.
227 */
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700228 parity_check = phy_cap.all;
229 while (parity_check != 0) {
230 if (parity_check & 0x1)
231 parity_count++;
232 parity_check >>= 1;
233 }
234
Dan Williams2e5da882012-01-04 01:32:34 -0800235 /* If parity indicates there are an odd number of bits set, then
236 * set the parity bit to 1 in the phy capabilities.
237 */
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700238 if ((parity_count % 2) != 0)
239 phy_cap.parity = 1;
240
Dan Williams2e5da882012-01-04 01:32:34 -0800241 writel(phy_cap.all, &llr->phy_capabilities);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700242
243 /* Set the enable spinup period but disable the ability to send
244 * notify enable spinup
245 */
246 writel(SCU_ENSPINUP_GEN_VAL(COUNT,
247 phy_user->notify_enable_spin_up_insertion_frequency),
Dan Williams2e5da882012-01-04 01:32:34 -0800248 &llr->notify_enable_spinup_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700249
250 /* Write the ALIGN Insertion Ferequency for connected phy and
251 * inpendent of connected state
252 */
253 clksm_value = SCU_ALIGN_INSERTION_FREQUENCY_GEN_VAL(CONNECTED,
254 phy_user->in_connection_align_insertion_frequency);
255
256 clksm_value |= SCU_ALIGN_INSERTION_FREQUENCY_GEN_VAL(GENERAL,
257 phy_user->align_insertion_frequency);
258
Dan Williams2e5da882012-01-04 01:32:34 -0800259 writel(clksm_value, &llr->clock_skew_management);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700260
Jeff Skirvinafd13a12012-01-04 01:32:39 -0800261 if (is_c0(ihost->pdev) || is_c1(ihost->pdev)) {
262 writel(0x04210400, &llr->afe_lookup_table_control);
263 writel(0x020A7C05, &llr->sas_primitive_timeout);
264 } else
265 writel(0x02108421, &llr->afe_lookup_table_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700266
267 llctl = SCU_SAS_LLCTL_GEN_VAL(NO_OUTBOUND_TASK_TIMEOUT,
Dan Williams89a73012011-06-30 19:14:33 -0700268 (u8)ihost->user_parameters.no_outbound_task_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700269
James Bottomleya5ec7f862011-07-03 14:14:45 -0500270 switch (phy_user->max_speed_generation) {
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700271 case SCIC_SDS_PARM_GEN3_SPEED:
272 link_rate = SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN3;
273 break;
274 case SCIC_SDS_PARM_GEN2_SPEED:
275 link_rate = SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN2;
276 break;
277 default:
278 link_rate = SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN1;
279 break;
280 }
281 llctl |= SCU_SAS_LLCTL_GEN_VAL(MAX_LINK_RATE, link_rate);
Dan Williams2e5da882012-01-04 01:32:34 -0800282 writel(llctl, &llr->link_layer_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700283
Dan Williams2e5da882012-01-04 01:32:34 -0800284 sp_timeouts = readl(&llr->sas_phy_timeouts);
Marcin Tomczak985af6f2011-07-29 17:16:50 -0700285
286 /* Clear the default 0x36 (54us) RATE_CHANGE timeout value. */
287 sp_timeouts &= ~SCU_SAS_PHYTOV_GEN_VAL(RATE_CHANGE, 0xFF);
288
289 /* Set RATE_CHANGE timeout value to 0x3B (59us). This ensures SCU can
290 * lock with 3Gb drive when SCU max rate is set to 1.5Gb.
291 */
292 sp_timeouts |= SCU_SAS_PHYTOV_GEN_VAL(RATE_CHANGE, 0x3B);
293
Dan Williams2e5da882012-01-04 01:32:34 -0800294 writel(sp_timeouts, &llr->sas_phy_timeouts);
Marcin Tomczak985af6f2011-07-29 17:16:50 -0700295
Dan Williamsdc00c8b2011-07-01 11:41:21 -0700296 if (is_a2(ihost->pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -0800297 /* Program the max ARB time for the PHY to 700us so we
298 * inter-operate with the PMC expander which shuts down
299 * PHYs if the expander PHY generates too many breaks.
300 * This time value will guarantee that the initiator PHY
301 * will generate the break.
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700302 */
303 writel(SCIC_SDS_PHY_MAX_ARBITRATION_WAIT_TIME,
Dan Williams2e5da882012-01-04 01:32:34 -0800304 &llr->maximum_arbitration_wait_timer_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700305 }
306
Dan Williams2e5da882012-01-04 01:32:34 -0800307 /* Disable link layer hang detection, rely on the OS timeout for
308 * I/O timeouts.
309 */
310 writel(0, &llr->link_layer_hang_detection_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700311
312 /* We can exit the initial state to the stopped state */
Dan Williams85280952011-06-28 15:05:53 -0700313 sci_change_state(&iphy->sm, SCI_PHY_STOPPED);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700314
315 return SCI_SUCCESS;
316}
317
Kees Cookb0a2dc62017-09-01 23:21:24 -0700318static void phy_sata_timeout(struct timer_list *t)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700319{
Kees Cookb0a2dc62017-09-01 23:21:24 -0700320 struct sci_timer *tmr = from_timer(tmr, t, timer);
Dan Williams85280952011-06-28 15:05:53 -0700321 struct isci_phy *iphy = container_of(tmr, typeof(*iphy), sata_timer);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700322 struct isci_host *ihost = iphy->owning_port->owning_controller;
Edmund Nadolskia628d472011-05-19 11:59:36 +0000323 unsigned long flags;
324
325 spin_lock_irqsave(&ihost->scic_lock, flags);
326
327 if (tmr->cancel)
328 goto done;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700329
Dan Williams85280952011-06-28 15:05:53 -0700330 dev_dbg(sciphy_to_dev(iphy),
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700331 "%s: SCIC SDS Phy 0x%p did not receive signature fis before "
332 "timeout.\n",
333 __func__,
Dan Williams85280952011-06-28 15:05:53 -0700334 iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700335
Dan Williams85280952011-06-28 15:05:53 -0700336 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Edmund Nadolskia628d472011-05-19 11:59:36 +0000337done:
338 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700339}
340
341/**
342 * This method returns the port currently containing this phy. If the phy is
343 * currently contained by the dummy port, then the phy is considered to not
344 * be part of a port.
345 * @sci_phy: This parameter specifies the phy for which to retrieve the
346 * containing port.
347 *
348 * This method returns a handle to a port that contains the supplied phy.
349 * NULL This value is returned if the phy is not part of a real
350 * port (i.e. it's contained in the dummy port). !NULL All other
351 * values indicate a handle/pointer to the port containing the phy.
352 */
Dan Williams34a99152011-07-01 02:25:15 -0700353struct isci_port *phy_get_non_dummy_port(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700354{
Dan Williams34a99152011-07-01 02:25:15 -0700355 struct isci_port *iport = iphy->owning_port;
356
357 if (iport->physical_port_index == SCIC_SDS_DUMMY_PORT)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700358 return NULL;
359
Dan Williams85280952011-06-28 15:05:53 -0700360 return iphy->owning_port;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700361}
362
363/**
364 * This method will assign a port to the phy object.
Dan Williams85280952011-06-28 15:05:53 -0700365 * @out]: iphy This parameter specifies the phy for which to assign a port
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700366 * object.
367 *
368 *
369 */
Dan Williams89a73012011-06-30 19:14:33 -0700370void sci_phy_set_port(
Dan Williams85280952011-06-28 15:05:53 -0700371 struct isci_phy *iphy,
Dan Williamsffe191c2011-06-29 13:09:25 -0700372 struct isci_port *iport)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700373{
Dan Williamsffe191c2011-06-29 13:09:25 -0700374 iphy->owning_port = iport;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700375
Dan Williams85280952011-06-28 15:05:53 -0700376 if (iphy->bcn_received_while_port_unassigned) {
377 iphy->bcn_received_while_port_unassigned = false;
Dan Williams89a73012011-06-30 19:14:33 -0700378 sci_port_broadcast_change_received(iphy->owning_port, iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700379 }
380}
381
Dan Williams89a73012011-06-30 19:14:33 -0700382enum sci_status sci_phy_initialize(struct isci_phy *iphy,
383 struct scu_transport_layer_registers __iomem *tl,
384 struct scu_link_layer_registers __iomem *ll)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700385{
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700386 /* Perfrom the initialization of the TL hardware */
Dan Williams89a73012011-06-30 19:14:33 -0700387 sci_phy_transport_layer_initialization(iphy, tl);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700388
389 /* Perofrm the initialization of the PE hardware */
Dan Williams89a73012011-06-30 19:14:33 -0700390 sci_phy_link_layer_initialization(iphy, ll);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700391
Dan Williams89a73012011-06-30 19:14:33 -0700392 /* There is nothing that needs to be done in this state just
393 * transition to the stopped state
394 */
Dan Williams85280952011-06-28 15:05:53 -0700395 sci_change_state(&iphy->sm, SCI_PHY_STOPPED);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700396
397 return SCI_SUCCESS;
398}
399
400/**
401 * This method assigns the direct attached device ID for this phy.
402 *
Dan Williams85280952011-06-28 15:05:53 -0700403 * @iphy The phy for which the direct attached device id is to
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700404 * be assigned.
405 * @device_id The direct attached device ID to assign to the phy.
406 * This will either be the RNi for the device or an invalid RNi if there
407 * is no current device assigned to the phy.
408 */
Dan Williams89a73012011-06-30 19:14:33 -0700409void sci_phy_setup_transport(struct isci_phy *iphy, u32 device_id)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700410{
411 u32 tl_control;
412
Dan Williams85280952011-06-28 15:05:53 -0700413 writel(device_id, &iphy->transport_layer_registers->stp_rni);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700414
415 /*
416 * The read should guarantee that the first write gets posted
417 * before the next write
418 */
Dan Williams85280952011-06-28 15:05:53 -0700419 tl_control = readl(&iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700420 tl_control |= SCU_TLCR_GEN_BIT(CLEAR_TCI_NCQ_MAPPING_TABLE);
Dan Williams85280952011-06-28 15:05:53 -0700421 writel(tl_control, &iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700422}
423
Dan Williams89a73012011-06-30 19:14:33 -0700424static void sci_phy_suspend(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700425{
426 u32 scu_sas_pcfg_value;
427
428 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -0700429 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700430 scu_sas_pcfg_value |= SCU_SAS_PCFG_GEN_BIT(SUSPEND_PROTOCOL_ENGINE);
431 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700432 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700433
Dan Williams89a73012011-06-30 19:14:33 -0700434 sci_phy_setup_transport(iphy, SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700435}
436
Dan Williams89a73012011-06-30 19:14:33 -0700437void sci_phy_resume(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700438{
439 u32 scu_sas_pcfg_value;
440
441 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -0700442 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700443 scu_sas_pcfg_value &= ~SCU_SAS_PCFG_GEN_BIT(SUSPEND_PROTOCOL_ENGINE);
444 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700445 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700446}
447
Dan Williams89a73012011-06-30 19:14:33 -0700448void sci_phy_get_sas_address(struct isci_phy *iphy, struct sci_sas_address *sas)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700449{
Dan Williams89a73012011-06-30 19:14:33 -0700450 sas->high = readl(&iphy->link_layer_registers->source_sas_address_high);
451 sas->low = readl(&iphy->link_layer_registers->source_sas_address_low);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700452}
453
Dan Williams89a73012011-06-30 19:14:33 -0700454void sci_phy_get_attached_sas_address(struct isci_phy *iphy, struct sci_sas_address *sas)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700455{
456 struct sas_identify_frame *iaf;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700457
458 iaf = &iphy->frame_rcvd.iaf;
Dan Williams89a73012011-06-30 19:14:33 -0700459 memcpy(sas, iaf->sas_addr, SAS_ADDR_SIZE);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700460}
461
Dan Williams89a73012011-06-30 19:14:33 -0700462void sci_phy_get_protocols(struct isci_phy *iphy, struct sci_phy_proto *proto)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700463{
Dan Williams89a73012011-06-30 19:14:33 -0700464 proto->all = readl(&iphy->link_layer_registers->transmit_identification);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700465}
466
Dan Williams89a73012011-06-30 19:14:33 -0700467enum sci_status sci_phy_start(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700468{
Dan Williams89a73012011-06-30 19:14:33 -0700469 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams966699b2011-05-12 03:44:24 -0700470
Edmund Nadolskie3013702011-06-02 00:10:43 +0000471 if (state != SCI_PHY_STOPPED) {
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800472 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
473 __func__, phy_state_name(state));
Dan Williams966699b2011-05-12 03:44:24 -0700474 return SCI_FAILURE_INVALID_STATE;
475 }
476
Dan Williams85280952011-06-28 15:05:53 -0700477 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams966699b2011-05-12 03:44:24 -0700478 return SCI_SUCCESS;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700479}
480
Dan Williams89a73012011-06-30 19:14:33 -0700481enum sci_status sci_phy_stop(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700482{
Dan Williams89a73012011-06-30 19:14:33 -0700483 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams93153232011-05-12 04:01:03 -0700484
485 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000486 case SCI_PHY_SUB_INITIAL:
487 case SCI_PHY_SUB_AWAIT_OSSP_EN:
488 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
489 case SCI_PHY_SUB_AWAIT_SAS_POWER:
490 case SCI_PHY_SUB_AWAIT_SATA_POWER:
491 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
492 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
493 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
494 case SCI_PHY_SUB_FINAL:
495 case SCI_PHY_READY:
Dan Williams93153232011-05-12 04:01:03 -0700496 break;
497 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800498 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
499 __func__, phy_state_name(state));
Dan Williams93153232011-05-12 04:01:03 -0700500 return SCI_FAILURE_INVALID_STATE;
501 }
502
Dan Williams85280952011-06-28 15:05:53 -0700503 sci_change_state(&iphy->sm, SCI_PHY_STOPPED);
Dan Williams93153232011-05-12 04:01:03 -0700504 return SCI_SUCCESS;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700505}
506
Dan Williams89a73012011-06-30 19:14:33 -0700507enum sci_status sci_phy_reset(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700508{
Dan Williams89a73012011-06-30 19:14:33 -0700509 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams0cf36fa2011-05-12 04:02:07 -0700510
Edmund Nadolskie3013702011-06-02 00:10:43 +0000511 if (state != SCI_PHY_READY) {
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800512 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
513 __func__, phy_state_name(state));
Dan Williams0cf36fa2011-05-12 04:02:07 -0700514 return SCI_FAILURE_INVALID_STATE;
515 }
516
Dan Williams85280952011-06-28 15:05:53 -0700517 sci_change_state(&iphy->sm, SCI_PHY_RESETTING);
Dan Williams0cf36fa2011-05-12 04:02:07 -0700518 return SCI_SUCCESS;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700519}
520
Dan Williams89a73012011-06-30 19:14:33 -0700521enum sci_status sci_phy_consume_power_handler(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700522{
Dan Williams89a73012011-06-30 19:14:33 -0700523 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams5b1d4af2011-05-12 04:51:41 -0700524
525 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000526 case SCI_PHY_SUB_AWAIT_SAS_POWER: {
Dan Williams5b1d4af2011-05-12 04:51:41 -0700527 u32 enable_spinup;
528
Dan Williams85280952011-06-28 15:05:53 -0700529 enable_spinup = readl(&iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700530 enable_spinup |= SCU_ENSPINUP_GEN_BIT(ENABLE);
Dan Williams85280952011-06-28 15:05:53 -0700531 writel(enable_spinup, &iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700532
533 /* Change state to the final state this substate machine has run to completion */
Dan Williams85280952011-06-28 15:05:53 -0700534 sci_change_state(&iphy->sm, SCI_PHY_SUB_FINAL);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700535
536 return SCI_SUCCESS;
537 }
Edmund Nadolskie3013702011-06-02 00:10:43 +0000538 case SCI_PHY_SUB_AWAIT_SATA_POWER: {
Dan Williams5b1d4af2011-05-12 04:51:41 -0700539 u32 scu_sas_pcfg_value;
540
541 /* Release the spinup hold state and reset the OOB state machine */
542 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -0700543 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700544 scu_sas_pcfg_value &=
545 ~(SCU_SAS_PCFG_GEN_BIT(SATA_SPINUP_HOLD) | SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE));
546 scu_sas_pcfg_value |= SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
547 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700548 &iphy->link_layer_registers->phy_configuration);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700549
550 /* Now restart the OOB operation */
551 scu_sas_pcfg_value &= ~SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
552 scu_sas_pcfg_value |= SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE);
553 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700554 &iphy->link_layer_registers->phy_configuration);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700555
556 /* Change state to the final state this substate machine has run to completion */
Dan Williams85280952011-06-28 15:05:53 -0700557 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_PHY_EN);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700558
559 return SCI_SUCCESS;
560 }
561 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800562 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
563 __func__, phy_state_name(state));
Dan Williams5b1d4af2011-05-12 04:51:41 -0700564 return SCI_FAILURE_INVALID_STATE;
565 }
Dan Williams23506a62011-05-12 04:27:29 -0700566}
567
Dan Williams89a73012011-06-30 19:14:33 -0700568static void sci_phy_start_sas_link_training(struct isci_phy *iphy)
Dan Williams23506a62011-05-12 04:27:29 -0700569{
Dan Williams89a73012011-06-30 19:14:33 -0700570 /* continue the link training for the phy as if it were a SAS PHY
571 * instead of a SATA PHY. This is done because the completion queue had a SAS
572 * PHY DETECTED event when the state machine was expecting a SATA PHY event.
573 */
Dan Williams23506a62011-05-12 04:27:29 -0700574 u32 phy_control;
575
Dan Williams89a73012011-06-30 19:14:33 -0700576 phy_control = readl(&iphy->link_layer_registers->phy_configuration);
Dan Williams23506a62011-05-12 04:27:29 -0700577 phy_control |= SCU_SAS_PCFG_GEN_BIT(SATA_SPINUP_HOLD);
578 writel(phy_control,
Dan Williams89a73012011-06-30 19:14:33 -0700579 &iphy->link_layer_registers->phy_configuration);
Dan Williams23506a62011-05-12 04:27:29 -0700580
Dan Williams85280952011-06-28 15:05:53 -0700581 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SAS_SPEED_EN);
Dan Williams23506a62011-05-12 04:27:29 -0700582
Dan Williamsc79dd802012-02-01 00:44:14 -0800583 iphy->protocol = SAS_PROTOCOL_SSP;
Dan Williams23506a62011-05-12 04:27:29 -0700584}
585
Dan Williams89a73012011-06-30 19:14:33 -0700586static void sci_phy_start_sata_link_training(struct isci_phy *iphy)
Dan Williams23506a62011-05-12 04:27:29 -0700587{
Dan Williams89a73012011-06-30 19:14:33 -0700588 /* This method continues the link training for the phy as if it were a SATA PHY
589 * instead of a SAS PHY. This is done because the completion queue had a SATA
590 * SPINUP HOLD event when the state machine was expecting a SAS PHY event. none
591 */
Dan Williams85280952011-06-28 15:05:53 -0700592 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_POWER);
Dan Williams23506a62011-05-12 04:27:29 -0700593
Dan Williamsc79dd802012-02-01 00:44:14 -0800594 iphy->protocol = SAS_PROTOCOL_SATA;
Dan Williams23506a62011-05-12 04:27:29 -0700595}
596
597/**
Dan Williams89a73012011-06-30 19:14:33 -0700598 * sci_phy_complete_link_training - perform processing common to
Dan Williams23506a62011-05-12 04:27:29 -0700599 * all protocols upon completion of link training.
600 * @sci_phy: This parameter specifies the phy object for which link training
601 * has completed.
602 * @max_link_rate: This parameter specifies the maximum link rate to be
603 * associated with this phy.
604 * @next_state: This parameter specifies the next state for the phy's starting
605 * sub-state machine.
606 *
607 */
Dan Williams89a73012011-06-30 19:14:33 -0700608static void sci_phy_complete_link_training(struct isci_phy *iphy,
609 enum sas_linkrate max_link_rate,
610 u32 next_state)
Dan Williams23506a62011-05-12 04:27:29 -0700611{
Dan Williams85280952011-06-28 15:05:53 -0700612 iphy->max_negotiated_speed = max_link_rate;
Dan Williams23506a62011-05-12 04:27:29 -0700613
Dan Williams85280952011-06-28 15:05:53 -0700614 sci_change_state(&iphy->sm, next_state);
Dan Williams23506a62011-05-12 04:27:29 -0700615}
616
Dan Williamse4621162012-02-10 01:18:49 -0800617static const char *phy_event_name(u32 event_code)
618{
619 switch (scu_get_event_code(event_code)) {
620 case SCU_EVENT_PORT_SELECTOR_DETECTED:
621 return "port selector";
622 case SCU_EVENT_SENT_PORT_SELECTION:
623 return "port selection";
624 case SCU_EVENT_HARD_RESET_TRANSMITTED:
625 return "tx hard reset";
626 case SCU_EVENT_HARD_RESET_RECEIVED:
627 return "rx hard reset";
628 case SCU_EVENT_RECEIVED_IDENTIFY_TIMEOUT:
629 return "identify timeout";
630 case SCU_EVENT_LINK_FAILURE:
631 return "link fail";
632 case SCU_EVENT_SATA_SPINUP_HOLD:
633 return "sata spinup hold";
634 case SCU_EVENT_SAS_15_SSC:
635 case SCU_EVENT_SAS_15:
636 return "sas 1.5";
637 case SCU_EVENT_SAS_30_SSC:
638 case SCU_EVENT_SAS_30:
639 return "sas 3.0";
640 case SCU_EVENT_SAS_60_SSC:
641 case SCU_EVENT_SAS_60:
642 return "sas 6.0";
643 case SCU_EVENT_SATA_15_SSC:
644 case SCU_EVENT_SATA_15:
645 return "sata 1.5";
646 case SCU_EVENT_SATA_30_SSC:
647 case SCU_EVENT_SATA_30:
648 return "sata 3.0";
649 case SCU_EVENT_SATA_60_SSC:
650 case SCU_EVENT_SATA_60:
651 return "sata 6.0";
652 case SCU_EVENT_SAS_PHY_DETECTED:
653 return "sas detect";
654 case SCU_EVENT_SATA_PHY_DETECTED:
655 return "sata detect";
656 default:
657 return "unknown";
658 }
659}
660
661#define phy_event_dbg(iphy, state, code) \
662 dev_dbg(sciphy_to_dev(iphy), "phy-%d:%d: %s event: %s (%x)\n", \
663 phy_to_host(iphy)->id, iphy->phy_index, \
664 phy_state_name(state), phy_event_name(code), code)
665
666#define phy_event_warn(iphy, state, code) \
667 dev_warn(sciphy_to_dev(iphy), "phy-%d:%d: %s event: %s (%x)\n", \
668 phy_to_host(iphy)->id, iphy->phy_index, \
669 phy_state_name(state), phy_event_name(code), code)
670
Andrzej Jakowski61199082012-03-08 19:38:50 +0000671
672void scu_link_layer_set_txcomsas_timeout(struct isci_phy *iphy, u32 timeout)
673{
674 u32 val;
675
676 /* Extend timeout */
677 val = readl(&iphy->link_layer_registers->transmit_comsas_signal);
678 val &= ~SCU_SAS_LLTXCOMSAS_GEN_VAL(NEGTIME, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_MASK);
679 val |= SCU_SAS_LLTXCOMSAS_GEN_VAL(NEGTIME, timeout);
680
681 writel(val, &iphy->link_layer_registers->transmit_comsas_signal);
682}
683
Dan Williams89a73012011-06-30 19:14:33 -0700684enum sci_status sci_phy_event_handler(struct isci_phy *iphy, u32 event_code)
Dan Williams23506a62011-05-12 04:27:29 -0700685{
Dan Williams89a73012011-06-30 19:14:33 -0700686 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams23506a62011-05-12 04:27:29 -0700687
688 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000689 case SCI_PHY_SUB_AWAIT_OSSP_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700690 switch (scu_get_event_code(event_code)) {
691 case SCU_EVENT_SAS_PHY_DETECTED:
Dan Williams89a73012011-06-30 19:14:33 -0700692 sci_phy_start_sas_link_training(iphy);
Dan Williams85280952011-06-28 15:05:53 -0700693 iphy->is_in_link_training = true;
Dan Williams23506a62011-05-12 04:27:29 -0700694 break;
695 case SCU_EVENT_SATA_SPINUP_HOLD:
Dan Williams89a73012011-06-30 19:14:33 -0700696 sci_phy_start_sata_link_training(iphy);
Dan Williams85280952011-06-28 15:05:53 -0700697 iphy->is_in_link_training = true;
Dan Williams23506a62011-05-12 04:27:29 -0700698 break;
Andrzej Jakowski61199082012-03-08 19:38:50 +0000699 case SCU_EVENT_RECEIVED_IDENTIFY_TIMEOUT:
700 /* Extend timeout value */
701 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_EXTENDED);
702
703 /* Start the oob/sn state machine over again */
704 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
705 break;
Dan Williams23506a62011-05-12 04:27:29 -0700706 default:
Dan Williamse4621162012-02-10 01:18:49 -0800707 phy_event_dbg(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700708 return SCI_FAILURE;
709 }
710 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000711 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700712 switch (scu_get_event_code(event_code)) {
713 case SCU_EVENT_SAS_PHY_DETECTED:
714 /*
715 * Why is this being reported again by the controller?
716 * We would re-enter this state so just stay here */
717 break;
718 case SCU_EVENT_SAS_15:
719 case SCU_EVENT_SAS_15_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700720 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_1_5_GBPS,
721 SCI_PHY_SUB_AWAIT_IAF_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700722 break;
723 case SCU_EVENT_SAS_30:
724 case SCU_EVENT_SAS_30_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700725 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_3_0_GBPS,
726 SCI_PHY_SUB_AWAIT_IAF_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700727 break;
728 case SCU_EVENT_SAS_60:
729 case SCU_EVENT_SAS_60_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700730 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_6_0_GBPS,
731 SCI_PHY_SUB_AWAIT_IAF_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700732 break;
733 case SCU_EVENT_SATA_SPINUP_HOLD:
734 /*
735 * We were doing SAS PHY link training and received a SATA PHY event
736 * continue OOB/SN as if this were a SATA PHY */
Dan Williams89a73012011-06-30 19:14:33 -0700737 sci_phy_start_sata_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700738 break;
739 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000740 /* Change the timeout value to default */
741 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
742
Dan Williams23506a62011-05-12 04:27:29 -0700743 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700744 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700745 break;
Andrzej Jakowski61199082012-03-08 19:38:50 +0000746 case SCU_EVENT_RECEIVED_IDENTIFY_TIMEOUT:
747 /* Extend the timeout value */
748 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_EXTENDED);
749
750 /* Start the oob/sn state machine over again */
751 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
752 break;
Dan Williams23506a62011-05-12 04:27:29 -0700753 default:
Dan Williamse4621162012-02-10 01:18:49 -0800754 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700755 return SCI_FAILURE;
756 break;
757 }
758 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000759 case SCI_PHY_SUB_AWAIT_IAF_UF:
Dan Williams23506a62011-05-12 04:27:29 -0700760 switch (scu_get_event_code(event_code)) {
761 case SCU_EVENT_SAS_PHY_DETECTED:
762 /* Backup the state machine */
Dan Williams89a73012011-06-30 19:14:33 -0700763 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700764 break;
765 case SCU_EVENT_SATA_SPINUP_HOLD:
766 /* We were doing SAS PHY link training and received a
767 * SATA PHY event continue OOB/SN as if this were a
768 * SATA PHY
769 */
Dan Williams89a73012011-06-30 19:14:33 -0700770 sci_phy_start_sata_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700771 break;
772 case SCU_EVENT_RECEIVED_IDENTIFY_TIMEOUT:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000773 /* Extend the timeout value */
774 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_EXTENDED);
775
776 /* Start the oob/sn state machine over again */
777 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
778 break;
Dan Williams23506a62011-05-12 04:27:29 -0700779 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000780 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500781 fallthrough;
Dan Williams23506a62011-05-12 04:27:29 -0700782 case SCU_EVENT_HARD_RESET_RECEIVED:
783 /* Start the oob/sn state machine over again */
Dan Williams85280952011-06-28 15:05:53 -0700784 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700785 break;
786 default:
Dan Williamse4621162012-02-10 01:18:49 -0800787 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700788 return SCI_FAILURE;
789 }
790 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000791 case SCI_PHY_SUB_AWAIT_SAS_POWER:
Dan Williams23506a62011-05-12 04:27:29 -0700792 switch (scu_get_event_code(event_code)) {
793 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000794 /* Change the timeout value to default */
795 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
796
Dan Williams23506a62011-05-12 04:27:29 -0700797 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700798 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700799 break;
800 default:
Dan Williamse4621162012-02-10 01:18:49 -0800801 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700802 return SCI_FAILURE;
803 }
804 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000805 case SCI_PHY_SUB_AWAIT_SATA_POWER:
Dan Williams23506a62011-05-12 04:27:29 -0700806 switch (scu_get_event_code(event_code)) {
807 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000808 /* Change the timeout value to default */
809 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
810
Dan Williams23506a62011-05-12 04:27:29 -0700811 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700812 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700813 break;
814 case SCU_EVENT_SATA_SPINUP_HOLD:
815 /* These events are received every 10ms and are
816 * expected while in this state
817 */
818 break;
819
820 case SCU_EVENT_SAS_PHY_DETECTED:
821 /* There has been a change in the phy type before OOB/SN for the
822 * SATA finished start down the SAS link traning path.
823 */
Dan Williams89a73012011-06-30 19:14:33 -0700824 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700825 break;
826
827 default:
Dan Williamse4621162012-02-10 01:18:49 -0800828 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700829 return SCI_FAILURE;
830 }
831 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000832 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700833 switch (scu_get_event_code(event_code)) {
834 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000835 /* Change the timeout value to default */
836 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
837
Dan Williams23506a62011-05-12 04:27:29 -0700838 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700839 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700840 break;
841 case SCU_EVENT_SATA_SPINUP_HOLD:
842 /* These events might be received since we dont know how many may be in
843 * the completion queue while waiting for power
844 */
845 break;
846 case SCU_EVENT_SATA_PHY_DETECTED:
Dan Williamsc79dd802012-02-01 00:44:14 -0800847 iphy->protocol = SAS_PROTOCOL_SATA;
Dan Williams23506a62011-05-12 04:27:29 -0700848
849 /* We have received the SATA PHY notification change state */
Dan Williams85280952011-06-28 15:05:53 -0700850 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_SPEED_EN);
Dan Williams23506a62011-05-12 04:27:29 -0700851 break;
852 case SCU_EVENT_SAS_PHY_DETECTED:
853 /* There has been a change in the phy type before OOB/SN for the
854 * SATA finished start down the SAS link traning path.
855 */
Dan Williams89a73012011-06-30 19:14:33 -0700856 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700857 break;
858 default:
Dan Williamse4621162012-02-10 01:18:49 -0800859 phy_event_warn(iphy, state, event_code);
Justin P. Mattock69932482011-07-26 23:06:29 -0700860 return SCI_FAILURE;
Dan Williams23506a62011-05-12 04:27:29 -0700861 }
862 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000863 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700864 switch (scu_get_event_code(event_code)) {
865 case SCU_EVENT_SATA_PHY_DETECTED:
866 /*
867 * The hardware reports multiple SATA PHY detected events
868 * ignore the extras */
869 break;
870 case SCU_EVENT_SATA_15:
871 case SCU_EVENT_SATA_15_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700872 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_1_5_GBPS,
873 SCI_PHY_SUB_AWAIT_SIG_FIS_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700874 break;
875 case SCU_EVENT_SATA_30:
876 case SCU_EVENT_SATA_30_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700877 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_3_0_GBPS,
878 SCI_PHY_SUB_AWAIT_SIG_FIS_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700879 break;
880 case SCU_EVENT_SATA_60:
881 case SCU_EVENT_SATA_60_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700882 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_6_0_GBPS,
883 SCI_PHY_SUB_AWAIT_SIG_FIS_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700884 break;
885 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000886 /* Change the timeout value to default */
887 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
888
Dan Williams23506a62011-05-12 04:27:29 -0700889 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700890 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700891 break;
892 case SCU_EVENT_SAS_PHY_DETECTED:
893 /*
894 * There has been a change in the phy type before OOB/SN for the
895 * SATA finished start down the SAS link traning path. */
Dan Williams89a73012011-06-30 19:14:33 -0700896 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700897 break;
898 default:
Dan Williamse4621162012-02-10 01:18:49 -0800899 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700900 return SCI_FAILURE;
901 }
902
903 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000904 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
Dan Williams23506a62011-05-12 04:27:29 -0700905 switch (scu_get_event_code(event_code)) {
906 case SCU_EVENT_SATA_PHY_DETECTED:
907 /* Backup the state machine */
Dan Williams85280952011-06-28 15:05:53 -0700908 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_SPEED_EN);
Dan Williams23506a62011-05-12 04:27:29 -0700909 break;
910
911 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000912 /* Change the timeout value to default */
913 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
914
Dan Williams23506a62011-05-12 04:27:29 -0700915 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700916 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700917 break;
918
919 default:
Dan Williamse4621162012-02-10 01:18:49 -0800920 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700921 return SCI_FAILURE;
922 }
923 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000924 case SCI_PHY_READY:
Dan Williams23506a62011-05-12 04:27:29 -0700925 switch (scu_get_event_code(event_code)) {
926 case SCU_EVENT_LINK_FAILURE:
Andrzej Jakowski61199082012-03-08 19:38:50 +0000927 /* Set default timeout */
928 scu_link_layer_set_txcomsas_timeout(iphy, SCU_SAS_LINK_LAYER_TXCOMSAS_NEGTIME_DEFAULT);
929
Dan Williams23506a62011-05-12 04:27:29 -0700930 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700931 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700932 break;
933 case SCU_EVENT_BROADCAST_CHANGE:
Tom Jackson944b7872012-02-24 09:38:49 +0000934 case SCU_EVENT_BROADCAST_SES:
935 case SCU_EVENT_BROADCAST_RESERVED0:
936 case SCU_EVENT_BROADCAST_RESERVED1:
937 case SCU_EVENT_BROADCAST_EXPANDER:
938 case SCU_EVENT_BROADCAST_AEN:
Dan Williams23506a62011-05-12 04:27:29 -0700939 /* Broadcast change received. Notify the port. */
Dan Williams85280952011-06-28 15:05:53 -0700940 if (phy_get_non_dummy_port(iphy) != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700941 sci_port_broadcast_change_received(iphy->owning_port, iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700942 else
Dan Williams85280952011-06-28 15:05:53 -0700943 iphy->bcn_received_while_port_unassigned = true;
Dan Williams23506a62011-05-12 04:27:29 -0700944 break;
Tom Jackson944b7872012-02-24 09:38:49 +0000945 case SCU_EVENT_BROADCAST_RESERVED3:
946 case SCU_EVENT_BROADCAST_RESERVED4:
Dan Williams23506a62011-05-12 04:27:29 -0700947 default:
Dan Williamse4621162012-02-10 01:18:49 -0800948 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700949 return SCI_FAILURE_INVALID_STATE;
950 }
951 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000952 case SCI_PHY_RESETTING:
Dan Williams23506a62011-05-12 04:27:29 -0700953 switch (scu_get_event_code(event_code)) {
954 case SCU_EVENT_HARD_RESET_TRANSMITTED:
955 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700956 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700957 break;
958 default:
Dan Williamse4621162012-02-10 01:18:49 -0800959 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700960 return SCI_FAILURE_INVALID_STATE;
961 break;
962 }
963 return SCI_SUCCESS;
964 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800965 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
966 __func__, phy_state_name(state));
Dan Williams23506a62011-05-12 04:27:29 -0700967 return SCI_FAILURE_INVALID_STATE;
968 }
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700969}
970
Dan Williams89a73012011-06-30 19:14:33 -0700971enum sci_status sci_phy_frame_handler(struct isci_phy *iphy, u32 frame_index)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700972{
Dan Williams89a73012011-06-30 19:14:33 -0700973 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700974 struct isci_host *ihost = iphy->owning_port->owning_controller;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700975 enum sci_status result;
Dan Williams4cffe132011-06-23 23:44:52 -0700976 unsigned long flags;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700977
978 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000979 case SCI_PHY_SUB_AWAIT_IAF_UF: {
Dan Williamsc4441ab2011-05-12 04:17:51 -0700980 u32 *frame_words;
981 struct sas_identify_frame iaf;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700982
Dan Williams89a73012011-06-30 19:14:33 -0700983 result = sci_unsolicited_frame_control_get_header(&ihost->uf_control,
984 frame_index,
985 (void **)&frame_words);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700986
987 if (result != SCI_SUCCESS)
988 return result;
989
990 sci_swab32_cpy(&iaf, frame_words, sizeof(iaf) / sizeof(u32));
991 if (iaf.frame_type == 0) {
992 u32 state;
993
Dan Williams4cffe132011-06-23 23:44:52 -0700994 spin_lock_irqsave(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700995 memcpy(&iphy->frame_rcvd.iaf, &iaf, sizeof(iaf));
Dan Williams4cffe132011-06-23 23:44:52 -0700996 spin_unlock_irqrestore(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700997 if (iaf.smp_tport) {
998 /* We got the IAF for an expander PHY go to the final
999 * state since there are no power requirements for
1000 * expander phys.
1001 */
Edmund Nadolskie3013702011-06-02 00:10:43 +00001002 state = SCI_PHY_SUB_FINAL;
Dan Williamsc4441ab2011-05-12 04:17:51 -07001003 } else {
1004 /* We got the IAF we can now go to the await spinup
1005 * semaphore state
1006 */
Edmund Nadolskie3013702011-06-02 00:10:43 +00001007 state = SCI_PHY_SUB_AWAIT_SAS_POWER;
Dan Williamsc4441ab2011-05-12 04:17:51 -07001008 }
Dan Williams85280952011-06-28 15:05:53 -07001009 sci_change_state(&iphy->sm, state);
Dan Williamsc4441ab2011-05-12 04:17:51 -07001010 result = SCI_SUCCESS;
1011 } else
Dan Williams85280952011-06-28 15:05:53 -07001012 dev_warn(sciphy_to_dev(iphy),
Dan Williamsc4441ab2011-05-12 04:17:51 -07001013 "%s: PHY starting substate machine received "
1014 "unexpected frame id %x\n",
1015 __func__, frame_index);
1016
Dan Williams89a73012011-06-30 19:14:33 -07001017 sci_controller_release_frame(ihost, frame_index);
Dan Williamsc4441ab2011-05-12 04:17:51 -07001018 return result;
1019 }
Edmund Nadolskie3013702011-06-02 00:10:43 +00001020 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF: {
Dan Williamsc4441ab2011-05-12 04:17:51 -07001021 struct dev_to_host_fis *frame_header;
1022 u32 *fis_frame_data;
Dan Williamsc4441ab2011-05-12 04:17:51 -07001023
Dan Williams34a99152011-07-01 02:25:15 -07001024 result = sci_unsolicited_frame_control_get_header(&ihost->uf_control,
1025 frame_index,
1026 (void **)&frame_header);
Dan Williamsc4441ab2011-05-12 04:17:51 -07001027
1028 if (result != SCI_SUCCESS)
1029 return result;
1030
1031 if ((frame_header->fis_type == FIS_REGD2H) &&
1032 !(frame_header->status & ATA_BUSY)) {
Dan Williams89a73012011-06-30 19:14:33 -07001033 sci_unsolicited_frame_control_get_buffer(&ihost->uf_control,
1034 frame_index,
1035 (void **)&fis_frame_data);
Dan Williamsc4441ab2011-05-12 04:17:51 -07001036
Dan Williams4cffe132011-06-23 23:44:52 -07001037 spin_lock_irqsave(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williams89a73012011-06-30 19:14:33 -07001038 sci_controller_copy_sata_response(&iphy->frame_rcvd.fis,
1039 frame_header,
1040 fis_frame_data);
Dan Williams4cffe132011-06-23 23:44:52 -07001041 spin_unlock_irqrestore(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williamsc4441ab2011-05-12 04:17:51 -07001042
1043 /* got IAF we can now go to the await spinup semaphore state */
Dan Williams85280952011-06-28 15:05:53 -07001044 sci_change_state(&iphy->sm, SCI_PHY_SUB_FINAL);
Dan Williamsc4441ab2011-05-12 04:17:51 -07001045
1046 result = SCI_SUCCESS;
1047 } else
Dan Williams85280952011-06-28 15:05:53 -07001048 dev_warn(sciphy_to_dev(iphy),
Dan Williamsc4441ab2011-05-12 04:17:51 -07001049 "%s: PHY starting substate machine received "
1050 "unexpected frame id %x\n",
1051 __func__, frame_index);
1052
1053 /* Regardless of the result we are done with this frame with it */
Dan Williams89a73012011-06-30 19:14:33 -07001054 sci_controller_release_frame(ihost, frame_index);
Dan Williamsc4441ab2011-05-12 04:17:51 -07001055
1056 return result;
1057 }
1058 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -08001059 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
1060 __func__, phy_state_name(state));
Dan Williamsc4441ab2011-05-12 04:17:51 -07001061 return SCI_FAILURE_INVALID_STATE;
1062 }
Dan Williams5076a1a2011-06-27 14:57:03 -07001063
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001064}
1065
Dan Williams89a73012011-06-30 19:14:33 -07001066static void sci_phy_starting_initial_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001067{
Dan Williams85280952011-06-28 15:05:53 -07001068 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001069
Adam Gruchala4a33c522011-05-10 23:54:23 +00001070 /* This is just an temporary state go off to the starting state */
Dan Williams85280952011-06-28 15:05:53 -07001071 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_OSSP_EN);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001072}
1073
Dan Williams89a73012011-06-30 19:14:33 -07001074static void sci_phy_starting_await_sas_power_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001075{
Dan Williams85280952011-06-28 15:05:53 -07001076 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001077 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001078
Dan Williams89a73012011-06-30 19:14:33 -07001079 sci_controller_power_control_queue_insert(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001080}
1081
Dan Williams89a73012011-06-30 19:14:33 -07001082static void sci_phy_starting_await_sas_power_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001083{
Dan Williams85280952011-06-28 15:05:53 -07001084 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001085 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001086
Dan Williams89a73012011-06-30 19:14:33 -07001087 sci_controller_power_control_queue_remove(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001088}
1089
Dan Williams89a73012011-06-30 19:14:33 -07001090static void sci_phy_starting_await_sata_power_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001091{
Dan Williams85280952011-06-28 15:05:53 -07001092 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001093 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001094
Dan Williams89a73012011-06-30 19:14:33 -07001095 sci_controller_power_control_queue_insert(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001096}
1097
Dan Williams89a73012011-06-30 19:14:33 -07001098static void sci_phy_starting_await_sata_power_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001099{
Dan Williams85280952011-06-28 15:05:53 -07001100 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001101 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001102
Dan Williams89a73012011-06-30 19:14:33 -07001103 sci_controller_power_control_queue_remove(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001104}
1105
Dan Williams89a73012011-06-30 19:14:33 -07001106static void sci_phy_starting_await_sata_phy_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001107{
Dan Williams85280952011-06-28 15:05:53 -07001108 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001109
Dan Williams85280952011-06-28 15:05:53 -07001110 sci_mod_timer(&iphy->sata_timer, SCIC_SDS_SATA_LINK_TRAINING_TIMEOUT);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001111}
1112
Dan Williams89a73012011-06-30 19:14:33 -07001113static void sci_phy_starting_await_sata_phy_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001114{
Dan Williams85280952011-06-28 15:05:53 -07001115 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001116
Dan Williams85280952011-06-28 15:05:53 -07001117 sci_del_timer(&iphy->sata_timer);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001118}
1119
Dan Williams89a73012011-06-30 19:14:33 -07001120static void sci_phy_starting_await_sata_speed_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001121{
Dan Williams85280952011-06-28 15:05:53 -07001122 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001123
Dan Williams85280952011-06-28 15:05:53 -07001124 sci_mod_timer(&iphy->sata_timer, SCIC_SDS_SATA_LINK_TRAINING_TIMEOUT);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001125}
1126
Dan Williams89a73012011-06-30 19:14:33 -07001127static void sci_phy_starting_await_sata_speed_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001128{
Dan Williams85280952011-06-28 15:05:53 -07001129 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001130
Dan Williams85280952011-06-28 15:05:53 -07001131 sci_del_timer(&iphy->sata_timer);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001132}
1133
Dan Williams89a73012011-06-30 19:14:33 -07001134static void sci_phy_starting_await_sig_fis_uf_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001135{
Dan Williams85280952011-06-28 15:05:53 -07001136 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001137
Dan Williams89a73012011-06-30 19:14:33 -07001138 if (sci_port_link_detected(iphy->owning_port, iphy)) {
Adam Gruchala4a33c522011-05-10 23:54:23 +00001139
Adam Gruchala4a33c522011-05-10 23:54:23 +00001140 /*
1141 * Clear the PE suspend condition so we can actually
1142 * receive SIG FIS
1143 * The hardware will not respond to the XRDY until the PE
1144 * suspend condition is cleared.
1145 */
Dan Williams89a73012011-06-30 19:14:33 -07001146 sci_phy_resume(iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001147
Dan Williams85280952011-06-28 15:05:53 -07001148 sci_mod_timer(&iphy->sata_timer,
Edmund Nadolskia628d472011-05-19 11:59:36 +00001149 SCIC_SDS_SIGNATURE_FIS_TIMEOUT);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001150 } else
Dan Williams85280952011-06-28 15:05:53 -07001151 iphy->is_in_link_training = false;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001152}
1153
Dan Williams89a73012011-06-30 19:14:33 -07001154static void sci_phy_starting_await_sig_fis_uf_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001155{
Dan Williams85280952011-06-28 15:05:53 -07001156 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001157
Dan Williams85280952011-06-28 15:05:53 -07001158 sci_del_timer(&iphy->sata_timer);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001159}
1160
Dan Williams89a73012011-06-30 19:14:33 -07001161static void sci_phy_starting_final_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001162{
Dan Williams85280952011-06-28 15:05:53 -07001163 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001164
Adam Gruchala4a33c522011-05-10 23:54:23 +00001165 /* State machine has run to completion so exit out and change
1166 * the base state machine to the ready state
1167 */
Dan Williams85280952011-06-28 15:05:53 -07001168 sci_change_state(&iphy->sm, SCI_PHY_READY);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001169}
1170
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001171/**
1172 *
Dan Williams85280952011-06-28 15:05:53 -07001173 * @sci_phy: This is the struct isci_phy object to stop.
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001174 *
Dan Williams85280952011-06-28 15:05:53 -07001175 * This method will stop the struct isci_phy object. This does not reset the
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001176 * protocol engine it just suspends it and places it in a state where it will
1177 * not cause the end device to power up. none
1178 */
1179static void scu_link_layer_stop_protocol_engine(
Dan Williams85280952011-06-28 15:05:53 -07001180 struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001181{
1182 u32 scu_sas_pcfg_value;
1183 u32 enable_spinup_value;
1184
1185 /* Suspend the protocol engine and place it in a sata spinup hold state */
1186 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -07001187 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001188 scu_sas_pcfg_value |=
1189 (SCU_SAS_PCFG_GEN_BIT(OOB_RESET) |
1190 SCU_SAS_PCFG_GEN_BIT(SUSPEND_PROTOCOL_ENGINE) |
1191 SCU_SAS_PCFG_GEN_BIT(SATA_SPINUP_HOLD));
1192 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -07001193 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001194
1195 /* Disable the notify enable spinup primitives */
Dan Williams85280952011-06-28 15:05:53 -07001196 enable_spinup_value = readl(&iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001197 enable_spinup_value &= ~SCU_ENSPINUP_GEN_BIT(ENABLE);
Dan Williams85280952011-06-28 15:05:53 -07001198 writel(enable_spinup_value, &iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001199}
1200
Marcin Tomczak0953dbe2012-01-04 01:33:36 -08001201static void scu_link_layer_start_oob(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001202{
Marcin Tomczak0953dbe2012-01-04 01:33:36 -08001203 struct scu_link_layer_registers __iomem *ll = iphy->link_layer_registers;
1204 u32 val;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001205
Marcin Tomczak0953dbe2012-01-04 01:33:36 -08001206 /** Reset OOB sequence - start */
1207 val = readl(&ll->phy_configuration);
1208 val &= ~(SCU_SAS_PCFG_GEN_BIT(OOB_RESET) |
Dave Maurera9003752012-06-22 06:45:33 +00001209 SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE) |
Marcin Tomczak0953dbe2012-01-04 01:33:36 -08001210 SCU_SAS_PCFG_GEN_BIT(HARD_RESET));
1211 writel(val, &ll->phy_configuration);
1212 readl(&ll->phy_configuration); /* flush */
1213 /** Reset OOB sequence - end */
1214
1215 /** Start OOB sequence - start */
1216 val = readl(&ll->phy_configuration);
1217 val |= SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE);
1218 writel(val, &ll->phy_configuration);
1219 readl(&ll->phy_configuration); /* flush */
1220 /** Start OOB sequence - end */
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001221}
1222
1223/**
1224 *
1225 *
1226 * This method will transmit a hard reset request on the specified phy. The SCU
1227 * hardware requires that we reset the OOB state machine and set the hard reset
1228 * bit in the phy configuration register. We then must start OOB over with the
1229 * hard reset bit set.
1230 */
1231static void scu_link_layer_tx_hard_reset(
Dan Williams85280952011-06-28 15:05:53 -07001232 struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001233{
1234 u32 phy_configuration_value;
1235
1236 /*
1237 * SAS Phys must wait for the HARD_RESET_TX event notification to transition
1238 * to the starting state. */
1239 phy_configuration_value =
Dan Williams85280952011-06-28 15:05:53 -07001240 readl(&iphy->link_layer_registers->phy_configuration);
Dave Maurera9003752012-06-22 06:45:33 +00001241 phy_configuration_value &= ~(SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE));
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001242 phy_configuration_value |=
1243 (SCU_SAS_PCFG_GEN_BIT(HARD_RESET) |
1244 SCU_SAS_PCFG_GEN_BIT(OOB_RESET));
1245 writel(phy_configuration_value,
Dan Williams85280952011-06-28 15:05:53 -07001246 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001247
1248 /* Now take the OOB state machine out of reset */
1249 phy_configuration_value |= SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE);
1250 phy_configuration_value &= ~SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
1251 writel(phy_configuration_value,
Dan Williams85280952011-06-28 15:05:53 -07001252 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001253}
1254
Dan Williams89a73012011-06-30 19:14:33 -07001255static void sci_phy_stopped_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001256{
Dan Williams85280952011-06-28 15:05:53 -07001257 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williams34a99152011-07-01 02:25:15 -07001258 struct isci_port *iport = iphy->owning_port;
1259 struct isci_host *ihost = iport->owning_controller;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001260
1261 /*
1262 * @todo We need to get to the controller to place this PE in a
1263 * reset state
1264 */
Dan Williams85280952011-06-28 15:05:53 -07001265 sci_del_timer(&iphy->sata_timer);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001266
Dan Williams85280952011-06-28 15:05:53 -07001267 scu_link_layer_stop_protocol_engine(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001268
Dan Williams85280952011-06-28 15:05:53 -07001269 if (iphy->sm.previous_state_id != SCI_PHY_INITIAL)
Dan Williams34a99152011-07-01 02:25:15 -07001270 sci_controller_link_down(ihost, phy_get_non_dummy_port(iphy), iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001271}
1272
Dan Williams89a73012011-06-30 19:14:33 -07001273static void sci_phy_starting_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001274{
Dan Williams85280952011-06-28 15:05:53 -07001275 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williams34a99152011-07-01 02:25:15 -07001276 struct isci_port *iport = iphy->owning_port;
1277 struct isci_host *ihost = iport->owning_controller;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001278
Dan Williams85280952011-06-28 15:05:53 -07001279 scu_link_layer_stop_protocol_engine(iphy);
1280 scu_link_layer_start_oob(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001281
1282 /* We don't know what kind of phy we are going to be just yet */
Dan Williamsc79dd802012-02-01 00:44:14 -08001283 iphy->protocol = SAS_PROTOCOL_NONE;
Dan Williams85280952011-06-28 15:05:53 -07001284 iphy->bcn_received_while_port_unassigned = false;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001285
Dan Williams85280952011-06-28 15:05:53 -07001286 if (iphy->sm.previous_state_id == SCI_PHY_READY)
Dan Williams34a99152011-07-01 02:25:15 -07001287 sci_controller_link_down(ihost, phy_get_non_dummy_port(iphy), iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001288
Dan Williams85280952011-06-28 15:05:53 -07001289 sci_change_state(&iphy->sm, SCI_PHY_SUB_INITIAL);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001290}
1291
Dan Williams89a73012011-06-30 19:14:33 -07001292static void sci_phy_ready_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001293{
Dan Williams85280952011-06-28 15:05:53 -07001294 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williams34a99152011-07-01 02:25:15 -07001295 struct isci_port *iport = iphy->owning_port;
1296 struct isci_host *ihost = iport->owning_controller;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001297
Dan Williams34a99152011-07-01 02:25:15 -07001298 sci_controller_link_up(ihost, phy_get_non_dummy_port(iphy), iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001299}
1300
Dan Williams89a73012011-06-30 19:14:33 -07001301static void sci_phy_ready_state_exit(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001302{
Dan Williams85280952011-06-28 15:05:53 -07001303 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001304
Dan Williams89a73012011-06-30 19:14:33 -07001305 sci_phy_suspend(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001306}
1307
Dan Williams89a73012011-06-30 19:14:33 -07001308static void sci_phy_resetting_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001309{
Dan Williams85280952011-06-28 15:05:53 -07001310 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001311
Dan Williams5b1d4af2011-05-12 04:51:41 -07001312 /* The phy is being reset, therefore deactivate it from the port. In
1313 * the resetting state we don't notify the user regarding link up and
1314 * link down notifications
1315 */
Dan Williams89a73012011-06-30 19:14:33 -07001316 sci_port_deactivate_phy(iphy->owning_port, iphy, false);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001317
Dan Williamsc79dd802012-02-01 00:44:14 -08001318 if (iphy->protocol == SAS_PROTOCOL_SSP) {
Dan Williams85280952011-06-28 15:05:53 -07001319 scu_link_layer_tx_hard_reset(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001320 } else {
Dan Williams5b1d4af2011-05-12 04:51:41 -07001321 /* The SCU does not need to have a discrete reset state so
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001322 * just go back to the starting state.
1323 */
Dan Williams85280952011-06-28 15:05:53 -07001324 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001325 }
1326}
1327
Dan Williams89a73012011-06-30 19:14:33 -07001328static const struct sci_base_state sci_phy_state_table[] = {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001329 [SCI_PHY_INITIAL] = { },
1330 [SCI_PHY_STOPPED] = {
Dan Williams89a73012011-06-30 19:14:33 -07001331 .enter_state = sci_phy_stopped_state_enter,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001332 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001333 [SCI_PHY_STARTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001334 .enter_state = sci_phy_starting_state_enter,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001335 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001336 [SCI_PHY_SUB_INITIAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001337 .enter_state = sci_phy_starting_initial_substate_enter,
Adam Gruchala4a33c522011-05-10 23:54:23 +00001338 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001339 [SCI_PHY_SUB_AWAIT_OSSP_EN] = { },
1340 [SCI_PHY_SUB_AWAIT_SAS_SPEED_EN] = { },
1341 [SCI_PHY_SUB_AWAIT_IAF_UF] = { },
1342 [SCI_PHY_SUB_AWAIT_SAS_POWER] = {
Dan Williams89a73012011-06-30 19:14:33 -07001343 .enter_state = sci_phy_starting_await_sas_power_substate_enter,
1344 .exit_state = sci_phy_starting_await_sas_power_substate_exit,
Adam Gruchala4a33c522011-05-10 23:54:23 +00001345 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001346 [SCI_PHY_SUB_AWAIT_SATA_POWER] = {
Dan Williams89a73012011-06-30 19:14:33 -07001347 .enter_state = sci_phy_starting_await_sata_power_substate_enter,
1348 .exit_state = sci_phy_starting_await_sata_power_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001349 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001350 [SCI_PHY_SUB_AWAIT_SATA_PHY_EN] = {
Dan Williams89a73012011-06-30 19:14:33 -07001351 .enter_state = sci_phy_starting_await_sata_phy_substate_enter,
1352 .exit_state = sci_phy_starting_await_sata_phy_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001353 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001354 [SCI_PHY_SUB_AWAIT_SATA_SPEED_EN] = {
Dan Williams89a73012011-06-30 19:14:33 -07001355 .enter_state = sci_phy_starting_await_sata_speed_substate_enter,
1356 .exit_state = sci_phy_starting_await_sata_speed_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001357 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001358 [SCI_PHY_SUB_AWAIT_SIG_FIS_UF] = {
Dan Williams89a73012011-06-30 19:14:33 -07001359 .enter_state = sci_phy_starting_await_sig_fis_uf_substate_enter,
1360 .exit_state = sci_phy_starting_await_sig_fis_uf_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001361 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001362 [SCI_PHY_SUB_FINAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001363 .enter_state = sci_phy_starting_final_substate_enter,
Adam Gruchala4a33c522011-05-10 23:54:23 +00001364 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001365 [SCI_PHY_READY] = {
Dan Williams89a73012011-06-30 19:14:33 -07001366 .enter_state = sci_phy_ready_state_enter,
1367 .exit_state = sci_phy_ready_state_exit,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001368 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001369 [SCI_PHY_RESETTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001370 .enter_state = sci_phy_resetting_state_enter,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001371 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001372 [SCI_PHY_FINAL] = { },
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001373};
1374
Dan Williams89a73012011-06-30 19:14:33 -07001375void sci_phy_construct(struct isci_phy *iphy,
Dan Williamsffe191c2011-06-29 13:09:25 -07001376 struct isci_port *iport, u8 phy_index)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001377{
Dan Williams89a73012011-06-30 19:14:33 -07001378 sci_init_sm(&iphy->sm, sci_phy_state_table, SCI_PHY_INITIAL);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001379
1380 /* Copy the rest of the input data to our locals */
Dan Williamsffe191c2011-06-29 13:09:25 -07001381 iphy->owning_port = iport;
Dan Williams85280952011-06-28 15:05:53 -07001382 iphy->phy_index = phy_index;
1383 iphy->bcn_received_while_port_unassigned = false;
Dan Williamsc79dd802012-02-01 00:44:14 -08001384 iphy->protocol = SAS_PROTOCOL_NONE;
Dan Williams85280952011-06-28 15:05:53 -07001385 iphy->link_layer_registers = NULL;
1386 iphy->max_negotiated_speed = SAS_LINK_RATE_UNKNOWN;
Edmund Nadolskia628d472011-05-19 11:59:36 +00001387
1388 /* Create the SIGNATURE FIS Timeout timer for this phy */
Dan Williams85280952011-06-28 15:05:53 -07001389 sci_init_timer(&iphy->sata_timer, phy_sata_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001390}
Dan Williams6f231dd2011-07-02 22:56:22 -07001391
Dan Williams4b339812011-05-06 17:36:38 -07001392void isci_phy_init(struct isci_phy *iphy, struct isci_host *ihost, int index)
Dan Williams6f231dd2011-07-02 22:56:22 -07001393{
Dan Williams89a73012011-06-30 19:14:33 -07001394 struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williams4b339812011-05-06 17:36:38 -07001395 u64 sci_sas_addr;
1396 __be64 sas_addr;
Dan Williams6f231dd2011-07-02 22:56:22 -07001397
Dan Williams89a73012011-06-30 19:14:33 -07001398 sci_sas_addr = oem->phys[index].sas_address.high;
Dan Williams4b339812011-05-06 17:36:38 -07001399 sci_sas_addr <<= 32;
Dan Williams89a73012011-06-30 19:14:33 -07001400 sci_sas_addr |= oem->phys[index].sas_address.low;
Dan Williams4b339812011-05-06 17:36:38 -07001401 sas_addr = cpu_to_be64(sci_sas_addr);
1402 memcpy(iphy->sas_addr, &sas_addr, sizeof(sas_addr));
Dan Williams6f231dd2011-07-02 22:56:22 -07001403
Dan Williams4b339812011-05-06 17:36:38 -07001404 iphy->sas_phy.enabled = 0;
1405 iphy->sas_phy.id = index;
1406 iphy->sas_phy.sas_addr = &iphy->sas_addr[0];
1407 iphy->sas_phy.frame_rcvd = (u8 *)&iphy->frame_rcvd;
1408 iphy->sas_phy.ha = &ihost->sas_ha;
1409 iphy->sas_phy.lldd_phy = iphy;
1410 iphy->sas_phy.enabled = 1;
1411 iphy->sas_phy.class = SAS;
1412 iphy->sas_phy.iproto = SAS_PROTOCOL_ALL;
1413 iphy->sas_phy.tproto = 0;
1414 iphy->sas_phy.type = PHY_TYPE_PHYSICAL;
1415 iphy->sas_phy.role = PHY_ROLE_INITIATOR;
1416 iphy->sas_phy.oob_mode = OOB_NOT_CONNECTED;
1417 iphy->sas_phy.linkrate = SAS_LINK_RATE_UNKNOWN;
1418 memset(&iphy->frame_rcvd, 0, sizeof(iphy->frame_rcvd));
Dan Williams6f231dd2011-07-02 22:56:22 -07001419}
1420
1421
1422/**
1423 * isci_phy_control() - This function is one of the SAS Domain Template
1424 * functions. This is a phy management function.
1425 * @phy: This parameter specifies the sphy being controlled.
1426 * @func: This parameter specifies the phy control function being invoked.
1427 * @buf: This parameter is specific to the phy function being invoked.
1428 *
1429 * status, zero indicates success.
1430 */
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001431int isci_phy_control(struct asd_sas_phy *sas_phy,
1432 enum phy_func func,
1433 void *buf)
Dan Williams6f231dd2011-07-02 22:56:22 -07001434{
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001435 int ret = 0;
1436 struct isci_phy *iphy = sas_phy->lldd_phy;
Dan Williamsc132f692012-01-03 23:26:08 -08001437 struct asd_sas_port *port = sas_phy->port;
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001438 struct isci_host *ihost = sas_phy->ha->lldd_ha;
1439 unsigned long flags;
Dan Williams6f231dd2011-07-02 22:56:22 -07001440
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001441 dev_dbg(&ihost->pdev->dev,
1442 "%s: phy %p; func %d; buf %p; isci phy %p, port %p\n",
Dan Williamsc132f692012-01-03 23:26:08 -08001443 __func__, sas_phy, func, buf, iphy, port);
Dan Williams6f231dd2011-07-02 22:56:22 -07001444
1445 switch (func) {
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001446 case PHY_FUNC_DISABLE:
1447 spin_lock_irqsave(&ihost->scic_lock, flags);
Jeff Skirvinc5457a82012-03-08 22:42:07 -08001448 scu_link_layer_start_oob(iphy);
Dan Williams89a73012011-06-30 19:14:33 -07001449 sci_phy_stop(iphy);
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001450 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1451 break;
1452
Dan Williams6f231dd2011-07-02 22:56:22 -07001453 case PHY_FUNC_LINK_RESET:
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001454 spin_lock_irqsave(&ihost->scic_lock, flags);
Jeff Skirvinc5457a82012-03-08 22:42:07 -08001455 scu_link_layer_start_oob(iphy);
Dan Williams89a73012011-06-30 19:14:33 -07001456 sci_phy_stop(iphy);
1457 sci_phy_start(iphy);
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001458 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1459 break;
1460
1461 case PHY_FUNC_HARD_RESET:
Dan Williamsc132f692012-01-03 23:26:08 -08001462 if (!port)
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001463 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07001464
Dan Williamsc132f692012-01-03 23:26:08 -08001465 ret = isci_port_perform_hard_reset(ihost, port->lldd_port, iphy);
Dan Williams6f231dd2011-07-02 22:56:22 -07001466
1467 break;
Dan Williamsac013ed12011-09-28 18:48:02 -07001468 case PHY_FUNC_GET_EVENTS: {
1469 struct scu_link_layer_registers __iomem *r;
1470 struct sas_phy *phy = sas_phy->phy;
1471
1472 r = iphy->link_layer_registers;
1473 phy->running_disparity_error_count = readl(&r->running_disparity_error_count);
1474 phy->loss_of_dword_sync_count = readl(&r->loss_of_sync_error_count);
1475 phy->phy_reset_problem_count = readl(&r->phy_reset_problem_count);
1476 phy->invalid_dword_count = readl(&r->invalid_dword_counter);
1477 break;
1478 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001479
Dan Williams6f231dd2011-07-02 22:56:22 -07001480 default:
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001481 dev_dbg(&ihost->pdev->dev,
1482 "%s: phy %p; func %d NOT IMPLEMENTED!\n",
1483 __func__, sas_phy, func);
1484 ret = -ENOSYS;
Dan Williams6f231dd2011-07-02 22:56:22 -07001485 break;
1486 }
1487 return ret;
1488}