blob: 190c655d8352456389b0f12a67f625d8707812b0 [file] [log] [blame]
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001/*
2 * SuperH Timer Support - CMT
3 *
4 * Copyright (C) 2008 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000014 */
15
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000016#include <linux/clk.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000017#include <linux/clockchips.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010018#include <linux/clocksource.h>
19#include <linux/delay.h>
20#include <linux/err.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
24#include <linux/ioport.h>
25#include <linux/irq.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040026#include <linux/module.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010027#include <linux/platform_device.h>
Rafael J. Wysocki615a4452012-03-13 22:40:06 +010028#include <linux/pm_domain.h>
Rafael J. Wysockibad81382012-08-06 01:48:57 +020029#include <linux/pm_runtime.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010030#include <linux/sh_timer.h>
31#include <linux/slab.h>
32#include <linux/spinlock.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000033
Laurent Pinchart2653caf2014-01-27 22:04:17 +010034struct sh_cmt_device;
Laurent Pinchart7269f932014-01-27 15:29:19 +010035
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010036/*
37 * The CMT comes in 5 different identified flavours, depending not only on the
38 * SoC but also on the particular instance. The following table lists the main
39 * characteristics of those flavours.
40 *
41 * 16B 32B 32B-F 48B 48B-2
42 * -----------------------------------------------------------------------------
43 * Channels 2 1/4 1 6 2/8
44 * Control Width 16 16 16 16 32
45 * Counter Width 16 32 32 32/48 32/48
46 * Shared Start/Stop Y Y Y Y N
47 *
48 * The 48-bit gen2 version has a per-channel start/stop register located in the
49 * channel registers block. All other versions have a shared start/stop register
50 * located in the global space.
51 *
Laurent Pinchart81b3b272014-01-28 12:36:48 +010052 * Channels are indexed from 0 to N-1 in the documentation. The channel index
53 * infers the start/stop bit position in the control register and the channel
54 * registers block address. Some CMT instances have a subset of channels
55 * available, in which case the index in the documentation doesn't match the
56 * "real" index as implemented in hardware. This is for instance the case with
57 * CMT0 on r8a7740, which is a 32-bit variant with a single channel numbered 0
58 * in the documentation but using start/stop bit 5 and having its registers
59 * block at 0x60.
60 *
61 * Similarly CMT0 on r8a73a4, r8a7790 and r8a7791, while implementing 32-bit
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010062 * channels only, is a 48-bit gen2 CMT with the 48-bit channels unavailable.
63 */
64
65enum sh_cmt_model {
66 SH_CMT_16BIT,
67 SH_CMT_32BIT,
68 SH_CMT_32BIT_FAST,
69 SH_CMT_48BIT,
70 SH_CMT_48BIT_GEN2,
71};
72
73struct sh_cmt_info {
74 enum sh_cmt_model model;
75
76 unsigned long width; /* 16 or 32 bit version of hardware block */
77 unsigned long overflow_bit;
78 unsigned long clear_bits;
79
80 /* callbacks for CMSTR and CMCSR access */
81 unsigned long (*read_control)(void __iomem *base, unsigned long offs);
82 void (*write_control)(void __iomem *base, unsigned long offs,
83 unsigned long value);
84
85 /* callbacks for CMCNT and CMCOR access */
86 unsigned long (*read_count)(void __iomem *base, unsigned long offs);
87 void (*write_count)(void __iomem *base, unsigned long offs,
88 unsigned long value);
89};
90
Laurent Pinchart7269f932014-01-27 15:29:19 +010091struct sh_cmt_channel {
Laurent Pinchart2653caf2014-01-27 22:04:17 +010092 struct sh_cmt_device *cmt;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000093
Laurent Pinchart81b3b272014-01-28 12:36:48 +010094 unsigned int index; /* Index in the documentation */
95 unsigned int hwidx; /* Real hardware index */
Laurent Pinchartc924d2d2014-01-27 22:04:17 +010096
Laurent Pinchart81b3b272014-01-28 12:36:48 +010097 void __iomem *iostart;
98 void __iomem *ioctrl;
99
100 unsigned int timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000101 unsigned long flags;
102 unsigned long match_value;
103 unsigned long next_match_value;
104 unsigned long max_match_value;
105 unsigned long rate;
Paul Mundt7d0c3992012-05-25 13:36:43 +0900106 raw_spinlock_t lock;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000107 struct clock_event_device ced;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000108 struct clocksource cs;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000109 unsigned long total_cycles;
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200110 bool cs_enabled;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100111};
112
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100113struct sh_cmt_device {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100114 struct platform_device *pdev;
115
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100116 const struct sh_cmt_info *info;
117
Laurent Pinchart7269f932014-01-27 15:29:19 +0100118 void __iomem *mapbase;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100119 struct clk *clk;
120
Laurent Pinchartde599c82014-02-17 16:49:05 +0100121 raw_spinlock_t lock; /* Protect the shared start/stop register */
122
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100123 struct sh_cmt_channel *channels;
124 unsigned int num_channels;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100125
126 bool has_clockevent;
127 bool has_clocksource;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000128};
129
Laurent Pinchartd14be992014-01-29 00:33:08 +0100130#define SH_CMT16_CMCSR_CMF (1 << 7)
131#define SH_CMT16_CMCSR_CMIE (1 << 6)
132#define SH_CMT16_CMCSR_CKS8 (0 << 0)
133#define SH_CMT16_CMCSR_CKS32 (1 << 0)
134#define SH_CMT16_CMCSR_CKS128 (2 << 0)
135#define SH_CMT16_CMCSR_CKS512 (3 << 0)
136#define SH_CMT16_CMCSR_CKS_MASK (3 << 0)
137
138#define SH_CMT32_CMCSR_CMF (1 << 15)
139#define SH_CMT32_CMCSR_OVF (1 << 14)
140#define SH_CMT32_CMCSR_WRFLG (1 << 13)
141#define SH_CMT32_CMCSR_STTF (1 << 12)
142#define SH_CMT32_CMCSR_STPF (1 << 11)
143#define SH_CMT32_CMCSR_SSIE (1 << 10)
144#define SH_CMT32_CMCSR_CMS (1 << 9)
145#define SH_CMT32_CMCSR_CMM (1 << 8)
146#define SH_CMT32_CMCSR_CMTOUT_IE (1 << 7)
147#define SH_CMT32_CMCSR_CMR_NONE (0 << 4)
148#define SH_CMT32_CMCSR_CMR_DMA (1 << 4)
149#define SH_CMT32_CMCSR_CMR_IRQ (2 << 4)
150#define SH_CMT32_CMCSR_CMR_MASK (3 << 4)
151#define SH_CMT32_CMCSR_DBGIVD (1 << 3)
152#define SH_CMT32_CMCSR_CKS_RCLK8 (4 << 0)
153#define SH_CMT32_CMCSR_CKS_RCLK32 (5 << 0)
154#define SH_CMT32_CMCSR_CKS_RCLK128 (6 << 0)
155#define SH_CMT32_CMCSR_CKS_RCLK1 (7 << 0)
156#define SH_CMT32_CMCSR_CKS_MASK (7 << 0)
157
Magnus Damma6a912c2012-12-14 14:54:19 +0900158static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs)
Magnus Damm587acb32012-12-14 14:54:10 +0900159{
160 return ioread16(base + (offs << 1));
161}
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000162
Magnus Damma6a912c2012-12-14 14:54:19 +0900163static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs)
164{
165 return ioread32(base + (offs << 2));
166}
167
168static void sh_cmt_write16(void __iomem *base, unsigned long offs,
169 unsigned long value)
Magnus Damm587acb32012-12-14 14:54:10 +0900170{
171 iowrite16(value, base + (offs << 1));
172}
173
Magnus Damma6a912c2012-12-14 14:54:19 +0900174static void sh_cmt_write32(void __iomem *base, unsigned long offs,
175 unsigned long value)
176{
177 iowrite32(value, base + (offs << 2));
178}
179
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100180static const struct sh_cmt_info sh_cmt_info[] = {
181 [SH_CMT_16BIT] = {
182 .model = SH_CMT_16BIT,
183 .width = 16,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100184 .overflow_bit = SH_CMT16_CMCSR_CMF,
185 .clear_bits = ~SH_CMT16_CMCSR_CMF,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100186 .read_control = sh_cmt_read16,
187 .write_control = sh_cmt_write16,
188 .read_count = sh_cmt_read16,
189 .write_count = sh_cmt_write16,
190 },
191 [SH_CMT_32BIT] = {
192 .model = SH_CMT_32BIT,
193 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100194 .overflow_bit = SH_CMT32_CMCSR_CMF,
195 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100196 .read_control = sh_cmt_read16,
197 .write_control = sh_cmt_write16,
198 .read_count = sh_cmt_read32,
199 .write_count = sh_cmt_write32,
200 },
201 [SH_CMT_32BIT_FAST] = {
202 .model = SH_CMT_32BIT_FAST,
203 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100204 .overflow_bit = SH_CMT32_CMCSR_CMF,
205 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100206 .read_control = sh_cmt_read16,
207 .write_control = sh_cmt_write16,
208 .read_count = sh_cmt_read32,
209 .write_count = sh_cmt_write32,
210 },
211 [SH_CMT_48BIT] = {
212 .model = SH_CMT_48BIT,
213 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100214 .overflow_bit = SH_CMT32_CMCSR_CMF,
215 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100216 .read_control = sh_cmt_read32,
217 .write_control = sh_cmt_write32,
218 .read_count = sh_cmt_read32,
219 .write_count = sh_cmt_write32,
220 },
221 [SH_CMT_48BIT_GEN2] = {
222 .model = SH_CMT_48BIT_GEN2,
223 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100224 .overflow_bit = SH_CMT32_CMCSR_CMF,
225 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100226 .read_control = sh_cmt_read32,
227 .write_control = sh_cmt_write32,
228 .read_count = sh_cmt_read32,
229 .write_count = sh_cmt_write32,
230 },
231};
232
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000233#define CMCSR 0 /* channel register */
234#define CMCNT 1 /* channel register */
235#define CMCOR 2 /* channel register */
236
Laurent Pinchart7269f932014-01-27 15:29:19 +0100237static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_channel *ch)
Magnus Damm1b56b962012-12-14 14:54:00 +0900238{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100239 if (ch->iostart)
240 return ch->cmt->info->read_control(ch->iostart, 0);
241 else
242 return ch->cmt->info->read_control(ch->cmt->mapbase, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000243}
244
Laurent Pinchart7269f932014-01-27 15:29:19 +0100245static inline void sh_cmt_write_cmstr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900246 unsigned long value)
247{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100248 if (ch->iostart)
249 ch->cmt->info->write_control(ch->iostart, 0, value);
250 else
251 ch->cmt->info->write_control(ch->cmt->mapbase, 0, value);
252}
253
254static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_channel *ch)
255{
256 return ch->cmt->info->read_control(ch->ioctrl, CMCSR);
Magnus Damm1b56b962012-12-14 14:54:00 +0900257}
258
Laurent Pinchart7269f932014-01-27 15:29:19 +0100259static inline void sh_cmt_write_cmcsr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900260 unsigned long value)
261{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100262 ch->cmt->info->write_control(ch->ioctrl, CMCSR, value);
263}
264
265static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_channel *ch)
266{
267 return ch->cmt->info->read_count(ch->ioctrl, CMCNT);
Magnus Damm1b56b962012-12-14 14:54:00 +0900268}
269
Laurent Pinchart7269f932014-01-27 15:29:19 +0100270static inline void sh_cmt_write_cmcnt(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900271 unsigned long value)
272{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100273 ch->cmt->info->write_count(ch->ioctrl, CMCNT, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900274}
275
Laurent Pinchart7269f932014-01-27 15:29:19 +0100276static inline void sh_cmt_write_cmcor(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900277 unsigned long value)
278{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100279 ch->cmt->info->write_count(ch->ioctrl, CMCOR, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900280}
281
Laurent Pinchart7269f932014-01-27 15:29:19 +0100282static unsigned long sh_cmt_get_counter(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000283 int *has_wrapped)
284{
285 unsigned long v1, v2, v3;
Magnus Damm5b644c72009-04-28 08:17:54 +0000286 int o1, o2;
287
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100288 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000289
290 /* Make sure the timer value is stable. Stolen from acpi_pm.c */
291 do {
Magnus Damm5b644c72009-04-28 08:17:54 +0000292 o2 = o1;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100293 v1 = sh_cmt_read_cmcnt(ch);
294 v2 = sh_cmt_read_cmcnt(ch);
295 v3 = sh_cmt_read_cmcnt(ch);
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100296 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm5b644c72009-04-28 08:17:54 +0000297 } while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
298 || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000299
Magnus Damm5b644c72009-04-28 08:17:54 +0000300 *has_wrapped = o1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000301 return v2;
302}
303
Laurent Pinchart7269f932014-01-27 15:29:19 +0100304static void sh_cmt_start_stop_ch(struct sh_cmt_channel *ch, int start)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000305{
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000306 unsigned long flags, value;
307
308 /* start stop register shared by multiple timer channels */
Laurent Pinchartde599c82014-02-17 16:49:05 +0100309 raw_spin_lock_irqsave(&ch->cmt->lock, flags);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100310 value = sh_cmt_read_cmstr(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000311
312 if (start)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100313 value |= 1 << ch->timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000314 else
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100315 value &= ~(1 << ch->timer_bit);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000316
Laurent Pinchart7269f932014-01-27 15:29:19 +0100317 sh_cmt_write_cmstr(ch, value);
Laurent Pinchartde599c82014-02-17 16:49:05 +0100318 raw_spin_unlock_irqrestore(&ch->cmt->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000319}
320
Laurent Pinchart7269f932014-01-27 15:29:19 +0100321static int sh_cmt_enable(struct sh_cmt_channel *ch, unsigned long *rate)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000322{
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000323 int k, ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000324
Laurent Pinchart7269f932014-01-27 15:29:19 +0100325 pm_runtime_get_sync(&ch->cmt->pdev->dev);
326 dev_pm_syscore_device(&ch->cmt->pdev->dev, true);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200327
Paul Mundt9436b4a2011-05-31 15:26:42 +0900328 /* enable clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100329 ret = clk_enable(ch->cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000330 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100331 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot enable clock\n",
332 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000333 goto err0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000334 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000335
336 /* make sure channel is disabled */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100337 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000338
339 /* configure channel, periodic mode and maximum timeout */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100340 if (ch->cmt->info->width == 16) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100341 *rate = clk_get_rate(ch->cmt->clk) / 512;
Laurent Pinchartd14be992014-01-29 00:33:08 +0100342 sh_cmt_write_cmcsr(ch, SH_CMT16_CMCSR_CMIE |
343 SH_CMT16_CMCSR_CKS512);
Magnus Damm3014f472009-04-29 14:50:37 +0000344 } else {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100345 *rate = clk_get_rate(ch->cmt->clk) / 8;
Laurent Pinchartd14be992014-01-29 00:33:08 +0100346 sh_cmt_write_cmcsr(ch, SH_CMT32_CMCSR_CMM |
347 SH_CMT32_CMCSR_CMTOUT_IE |
348 SH_CMT32_CMCSR_CMR_IRQ |
349 SH_CMT32_CMCSR_CKS_RCLK8);
Magnus Damm3014f472009-04-29 14:50:37 +0000350 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000351
Laurent Pinchart7269f932014-01-27 15:29:19 +0100352 sh_cmt_write_cmcor(ch, 0xffffffff);
353 sh_cmt_write_cmcnt(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000354
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000355 /*
356 * According to the sh73a0 user's manual, as CMCNT can be operated
357 * only by the RCLK (Pseudo 32 KHz), there's one restriction on
358 * modifying CMCNT register; two RCLK cycles are necessary before
359 * this register is either read or any modification of the value
360 * it holds is reflected in the LSI's actual operation.
361 *
362 * While at it, we're supposed to clear out the CMCNT as of this
363 * moment, so make sure it's processed properly here. This will
364 * take RCLKx2 at maximum.
365 */
366 for (k = 0; k < 100; k++) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100367 if (!sh_cmt_read_cmcnt(ch))
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000368 break;
369 udelay(1);
370 }
371
Laurent Pinchart7269f932014-01-27 15:29:19 +0100372 if (sh_cmt_read_cmcnt(ch)) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100373 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot clear CMCNT\n",
374 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000375 ret = -ETIMEDOUT;
376 goto err1;
377 }
378
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000379 /* enable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100380 sh_cmt_start_stop_ch(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000381 return 0;
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000382 err1:
383 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100384 clk_disable(ch->cmt->clk);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000385
386 err0:
387 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000388}
389
Laurent Pinchart7269f932014-01-27 15:29:19 +0100390static void sh_cmt_disable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000391{
392 /* disable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100393 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000394
Magnus Dammbe890a12009-06-17 05:04:04 +0000395 /* disable interrupts in CMT block */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100396 sh_cmt_write_cmcsr(ch, 0);
Magnus Dammbe890a12009-06-17 05:04:04 +0000397
Paul Mundt9436b4a2011-05-31 15:26:42 +0900398 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100399 clk_disable(ch->cmt->clk);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200400
Laurent Pinchart7269f932014-01-27 15:29:19 +0100401 dev_pm_syscore_device(&ch->cmt->pdev->dev, false);
402 pm_runtime_put(&ch->cmt->pdev->dev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000403}
404
405/* private flags */
406#define FLAG_CLOCKEVENT (1 << 0)
407#define FLAG_CLOCKSOURCE (1 << 1)
408#define FLAG_REPROGRAM (1 << 2)
409#define FLAG_SKIPEVENT (1 << 3)
410#define FLAG_IRQCONTEXT (1 << 4)
411
Laurent Pinchart7269f932014-01-27 15:29:19 +0100412static void sh_cmt_clock_event_program_verify(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000413 int absolute)
414{
415 unsigned long new_match;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100416 unsigned long value = ch->next_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000417 unsigned long delay = 0;
418 unsigned long now = 0;
419 int has_wrapped;
420
Laurent Pinchart7269f932014-01-27 15:29:19 +0100421 now = sh_cmt_get_counter(ch, &has_wrapped);
422 ch->flags |= FLAG_REPROGRAM; /* force reprogram */
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000423
424 if (has_wrapped) {
425 /* we're competing with the interrupt handler.
426 * -> let the interrupt handler reprogram the timer.
427 * -> interrupt number two handles the event.
428 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100429 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000430 return;
431 }
432
433 if (absolute)
434 now = 0;
435
436 do {
437 /* reprogram the timer hardware,
438 * but don't save the new match value yet.
439 */
440 new_match = now + value + delay;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100441 if (new_match > ch->max_match_value)
442 new_match = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000443
Laurent Pinchart7269f932014-01-27 15:29:19 +0100444 sh_cmt_write_cmcor(ch, new_match);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000445
Laurent Pinchart7269f932014-01-27 15:29:19 +0100446 now = sh_cmt_get_counter(ch, &has_wrapped);
447 if (has_wrapped && (new_match > ch->match_value)) {
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000448 /* we are changing to a greater match value,
449 * so this wrap must be caused by the counter
450 * matching the old value.
451 * -> first interrupt reprograms the timer.
452 * -> interrupt number two handles the event.
453 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100454 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000455 break;
456 }
457
458 if (has_wrapped) {
459 /* we are changing to a smaller match value,
460 * so the wrap must be caused by the counter
461 * matching the new value.
462 * -> save programmed match value.
463 * -> let isr handle the event.
464 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100465 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000466 break;
467 }
468
469 /* be safe: verify hardware settings */
470 if (now < new_match) {
471 /* timer value is below match value, all good.
472 * this makes sure we won't miss any match events.
473 * -> save programmed match value.
474 * -> let isr handle the event.
475 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100476 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000477 break;
478 }
479
480 /* the counter has reached a value greater
481 * than our new match value. and since the
482 * has_wrapped flag isn't set we must have
483 * programmed a too close event.
484 * -> increase delay and retry.
485 */
486 if (delay)
487 delay <<= 1;
488 else
489 delay = 1;
490
491 if (!delay)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100492 dev_warn(&ch->cmt->pdev->dev, "ch%u: too long delay\n",
493 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000494
495 } while (delay);
496}
497
Laurent Pinchart7269f932014-01-27 15:29:19 +0100498static void __sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Takashi YOSHII65ada542010-12-17 07:25:09 +0000499{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100500 if (delta > ch->max_match_value)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100501 dev_warn(&ch->cmt->pdev->dev, "ch%u: delta out of range\n",
502 ch->index);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000503
Laurent Pinchart7269f932014-01-27 15:29:19 +0100504 ch->next_match_value = delta;
505 sh_cmt_clock_event_program_verify(ch, 0);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000506}
507
Laurent Pinchart7269f932014-01-27 15:29:19 +0100508static void sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000509{
510 unsigned long flags;
511
Laurent Pinchart7269f932014-01-27 15:29:19 +0100512 raw_spin_lock_irqsave(&ch->lock, flags);
513 __sh_cmt_set_next(ch, delta);
514 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000515}
516
517static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)
518{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100519 struct sh_cmt_channel *ch = dev_id;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000520
521 /* clear flags */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100522 sh_cmt_write_cmcsr(ch, sh_cmt_read_cmcsr(ch) &
523 ch->cmt->info->clear_bits);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000524
525 /* update clock source counter to begin with if enabled
526 * the wrap flag should be cleared by the timer specific
527 * isr before we end up here.
528 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100529 if (ch->flags & FLAG_CLOCKSOURCE)
530 ch->total_cycles += ch->match_value + 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000531
Laurent Pinchart7269f932014-01-27 15:29:19 +0100532 if (!(ch->flags & FLAG_REPROGRAM))
533 ch->next_match_value = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000534
Laurent Pinchart7269f932014-01-27 15:29:19 +0100535 ch->flags |= FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000536
Laurent Pinchart7269f932014-01-27 15:29:19 +0100537 if (ch->flags & FLAG_CLOCKEVENT) {
538 if (!(ch->flags & FLAG_SKIPEVENT)) {
539 if (ch->ced.mode == CLOCK_EVT_MODE_ONESHOT) {
540 ch->next_match_value = ch->max_match_value;
541 ch->flags |= FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000542 }
543
Laurent Pinchart7269f932014-01-27 15:29:19 +0100544 ch->ced.event_handler(&ch->ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000545 }
546 }
547
Laurent Pinchart7269f932014-01-27 15:29:19 +0100548 ch->flags &= ~FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000549
Laurent Pinchart7269f932014-01-27 15:29:19 +0100550 if (ch->flags & FLAG_REPROGRAM) {
551 ch->flags &= ~FLAG_REPROGRAM;
552 sh_cmt_clock_event_program_verify(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000553
Laurent Pinchart7269f932014-01-27 15:29:19 +0100554 if (ch->flags & FLAG_CLOCKEVENT)
555 if ((ch->ced.mode == CLOCK_EVT_MODE_SHUTDOWN)
556 || (ch->match_value == ch->next_match_value))
557 ch->flags &= ~FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000558 }
559
Laurent Pinchart7269f932014-01-27 15:29:19 +0100560 ch->flags &= ~FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000561
562 return IRQ_HANDLED;
563}
564
Laurent Pinchart7269f932014-01-27 15:29:19 +0100565static int sh_cmt_start(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000566{
567 int ret = 0;
568 unsigned long flags;
569
Laurent Pinchart7269f932014-01-27 15:29:19 +0100570 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000571
Laurent Pinchart7269f932014-01-27 15:29:19 +0100572 if (!(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
573 ret = sh_cmt_enable(ch, &ch->rate);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000574
575 if (ret)
576 goto out;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100577 ch->flags |= flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000578
579 /* setup timeout if no clockevent */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100580 if ((flag == FLAG_CLOCKSOURCE) && (!(ch->flags & FLAG_CLOCKEVENT)))
581 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000582 out:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100583 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000584
585 return ret;
586}
587
Laurent Pinchart7269f932014-01-27 15:29:19 +0100588static void sh_cmt_stop(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000589{
590 unsigned long flags;
591 unsigned long f;
592
Laurent Pinchart7269f932014-01-27 15:29:19 +0100593 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000594
Laurent Pinchart7269f932014-01-27 15:29:19 +0100595 f = ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE);
596 ch->flags &= ~flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000597
Laurent Pinchart7269f932014-01-27 15:29:19 +0100598 if (f && !(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
599 sh_cmt_disable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000600
601 /* adjust the timeout to maximum if only clocksource left */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100602 if ((flag == FLAG_CLOCKEVENT) && (ch->flags & FLAG_CLOCKSOURCE))
603 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000604
Laurent Pinchart7269f932014-01-27 15:29:19 +0100605 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000606}
607
Laurent Pinchart7269f932014-01-27 15:29:19 +0100608static struct sh_cmt_channel *cs_to_sh_cmt(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000609{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100610 return container_of(cs, struct sh_cmt_channel, cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000611}
612
613static cycle_t sh_cmt_clocksource_read(struct clocksource *cs)
614{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100615 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000616 unsigned long flags, raw;
617 unsigned long value;
618 int has_wrapped;
619
Laurent Pinchart7269f932014-01-27 15:29:19 +0100620 raw_spin_lock_irqsave(&ch->lock, flags);
621 value = ch->total_cycles;
622 raw = sh_cmt_get_counter(ch, &has_wrapped);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000623
624 if (unlikely(has_wrapped))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100625 raw += ch->match_value + 1;
626 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000627
628 return value + raw;
629}
630
631static int sh_cmt_clocksource_enable(struct clocksource *cs)
632{
Magnus Damm3593f5f2011-04-25 22:32:11 +0900633 int ret;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100634 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000635
Laurent Pinchart7269f932014-01-27 15:29:19 +0100636 WARN_ON(ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200637
Laurent Pinchart7269f932014-01-27 15:29:19 +0100638 ch->total_cycles = 0;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000639
Laurent Pinchart7269f932014-01-27 15:29:19 +0100640 ret = sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200641 if (!ret) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100642 __clocksource_updatefreq_hz(cs, ch->rate);
643 ch->cs_enabled = true;
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200644 }
Magnus Damm3593f5f2011-04-25 22:32:11 +0900645 return ret;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000646}
647
648static void sh_cmt_clocksource_disable(struct clocksource *cs)
649{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100650 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200651
Laurent Pinchart7269f932014-01-27 15:29:19 +0100652 WARN_ON(!ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200653
Laurent Pinchart7269f932014-01-27 15:29:19 +0100654 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
655 ch->cs_enabled = false;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000656}
657
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200658static void sh_cmt_clocksource_suspend(struct clocksource *cs)
659{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100660 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200661
Laurent Pinchart7269f932014-01-27 15:29:19 +0100662 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
663 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200664}
665
Magnus Dammc8162882010-02-02 14:41:40 -0800666static void sh_cmt_clocksource_resume(struct clocksource *cs)
667{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100668 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200669
Laurent Pinchart7269f932014-01-27 15:29:19 +0100670 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
671 sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Magnus Dammc8162882010-02-02 14:41:40 -0800672}
673
Laurent Pinchart7269f932014-01-27 15:29:19 +0100674static int sh_cmt_register_clocksource(struct sh_cmt_channel *ch,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100675 const char *name)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000676{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100677 struct clocksource *cs = &ch->cs;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000678
679 cs->name = name;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100680 cs->rating = 125;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000681 cs->read = sh_cmt_clocksource_read;
682 cs->enable = sh_cmt_clocksource_enable;
683 cs->disable = sh_cmt_clocksource_disable;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200684 cs->suspend = sh_cmt_clocksource_suspend;
Magnus Dammc8162882010-02-02 14:41:40 -0800685 cs->resume = sh_cmt_clocksource_resume;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000686 cs->mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8);
687 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
Paul Mundtf4d7c352010-06-02 17:10:44 +0900688
Laurent Pinchart740a9512014-01-27 22:04:17 +0100689 dev_info(&ch->cmt->pdev->dev, "ch%u: used as clock source\n",
690 ch->index);
Paul Mundtf4d7c352010-06-02 17:10:44 +0900691
Magnus Damm3593f5f2011-04-25 22:32:11 +0900692 /* Register with dummy 1 Hz value, gets updated in ->enable() */
693 clocksource_register_hz(cs, 1);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000694 return 0;
695}
696
Laurent Pinchart7269f932014-01-27 15:29:19 +0100697static struct sh_cmt_channel *ced_to_sh_cmt(struct clock_event_device *ced)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000698{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100699 return container_of(ced, struct sh_cmt_channel, ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000700}
701
Laurent Pinchart7269f932014-01-27 15:29:19 +0100702static void sh_cmt_clock_event_start(struct sh_cmt_channel *ch, int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000703{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100704 struct clock_event_device *ced = &ch->ced;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000705
Laurent Pinchart7269f932014-01-27 15:29:19 +0100706 sh_cmt_start(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000707
708 /* TODO: calculate good shift from rate and counter bit width */
709
710 ced->shift = 32;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100711 ced->mult = div_sc(ch->rate, NSEC_PER_SEC, ced->shift);
712 ced->max_delta_ns = clockevent_delta2ns(ch->max_match_value, ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000713 ced->min_delta_ns = clockevent_delta2ns(0x1f, ced);
714
715 if (periodic)
Laurent Pinchart7269f932014-01-27 15:29:19 +0100716 sh_cmt_set_next(ch, ((ch->rate + HZ/2) / HZ) - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000717 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100718 sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000719}
720
721static void sh_cmt_clock_event_mode(enum clock_event_mode mode,
722 struct clock_event_device *ced)
723{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100724 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000725
726 /* deal with old setting first */
727 switch (ced->mode) {
728 case CLOCK_EVT_MODE_PERIODIC:
729 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100730 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000731 break;
732 default:
733 break;
734 }
735
736 switch (mode) {
737 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100738 dev_info(&ch->cmt->pdev->dev,
Laurent Pinchart740a9512014-01-27 22:04:17 +0100739 "ch%u: used for periodic clock events\n", ch->index);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100740 sh_cmt_clock_event_start(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000741 break;
742 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100743 dev_info(&ch->cmt->pdev->dev,
Laurent Pinchart740a9512014-01-27 22:04:17 +0100744 "ch%u: used for oneshot clock events\n", ch->index);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100745 sh_cmt_clock_event_start(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000746 break;
747 case CLOCK_EVT_MODE_SHUTDOWN:
748 case CLOCK_EVT_MODE_UNUSED:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100749 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000750 break;
751 default:
752 break;
753 }
754}
755
756static int sh_cmt_clock_event_next(unsigned long delta,
757 struct clock_event_device *ced)
758{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100759 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000760
761 BUG_ON(ced->mode != CLOCK_EVT_MODE_ONESHOT);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100762 if (likely(ch->flags & FLAG_IRQCONTEXT))
763 ch->next_match_value = delta - 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000764 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100765 sh_cmt_set_next(ch, delta - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000766
767 return 0;
768}
769
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200770static void sh_cmt_clock_event_suspend(struct clock_event_device *ced)
771{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100772 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900773
Laurent Pinchart7269f932014-01-27 15:29:19 +0100774 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
775 clk_unprepare(ch->cmt->clk);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200776}
777
778static void sh_cmt_clock_event_resume(struct clock_event_device *ced)
779{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100780 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900781
Laurent Pinchart7269f932014-01-27 15:29:19 +0100782 clk_prepare(ch->cmt->clk);
783 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200784}
785
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100786static int sh_cmt_register_clockevent(struct sh_cmt_channel *ch,
787 const char *name)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000788{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100789 struct clock_event_device *ced = &ch->ced;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100790 int irq;
791 int ret;
792
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100793 irq = platform_get_irq(ch->cmt->pdev, ch->index);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100794 if (irq < 0) {
795 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to get irq\n",
796 ch->index);
797 return irq;
798 }
799
800 ret = request_irq(irq, sh_cmt_interrupt,
801 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
802 dev_name(&ch->cmt->pdev->dev), ch);
803 if (ret) {
804 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to request irq %d\n",
805 ch->index, irq);
806 return ret;
807 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000808
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000809 ced->name = name;
810 ced->features = CLOCK_EVT_FEAT_PERIODIC;
811 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
Laurent Pinchartb7fcbb02014-02-19 17:00:31 +0100812 ced->rating = 125;
Laurent Pinchartf1ebe1e2014-02-19 16:19:44 +0100813 ced->cpumask = cpu_possible_mask;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000814 ced->set_next_event = sh_cmt_clock_event_next;
815 ced->set_mode = sh_cmt_clock_event_mode;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200816 ced->suspend = sh_cmt_clock_event_suspend;
817 ced->resume = sh_cmt_clock_event_resume;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000818
Laurent Pinchart740a9512014-01-27 22:04:17 +0100819 dev_info(&ch->cmt->pdev->dev, "ch%u: used for clock events\n",
820 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000821 clockevents_register_device(ced);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100822
823 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000824}
825
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100826static int sh_cmt_register(struct sh_cmt_channel *ch, const char *name,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100827 bool clockevent, bool clocksource)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000828{
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100829 int ret;
830
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100831 if (clockevent) {
832 ch->cmt->has_clockevent = true;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100833 ret = sh_cmt_register_clockevent(ch, name);
834 if (ret < 0)
835 return ret;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100836 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000837
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100838 if (clocksource) {
839 ch->cmt->has_clocksource = true;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100840 sh_cmt_register_clocksource(ch, name);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100841 }
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000842
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000843 return 0;
844}
845
Laurent Pinchart740a9512014-01-27 22:04:17 +0100846static int sh_cmt_setup_channel(struct sh_cmt_channel *ch, unsigned int index,
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100847 unsigned int hwidx, bool clockevent,
848 bool clocksource, struct sh_cmt_device *cmt)
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100849{
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100850 int ret;
851
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100852 /* Skip unused channels. */
853 if (!clockevent && !clocksource)
854 return 0;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100855
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100856 ch->cmt = cmt;
857 ch->index = index;
858 ch->hwidx = hwidx;
859
860 /*
861 * Compute the address of the channel control register block. For the
862 * timers with a per-channel start/stop register, compute its address
863 * as well.
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100864 */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100865 switch (cmt->info->model) {
866 case SH_CMT_16BIT:
867 ch->ioctrl = cmt->mapbase + 2 + ch->hwidx * 6;
868 break;
869 case SH_CMT_32BIT:
870 case SH_CMT_48BIT:
871 ch->ioctrl = cmt->mapbase + 0x10 + ch->hwidx * 0x10;
872 break;
873 case SH_CMT_32BIT_FAST:
874 /*
875 * The 32-bit "fast" timer has a single channel at hwidx 5 but
876 * is located at offset 0x40 instead of 0x60 for some reason.
877 */
878 ch->ioctrl = cmt->mapbase + 0x40;
879 break;
880 case SH_CMT_48BIT_GEN2:
881 ch->iostart = cmt->mapbase + ch->hwidx * 0x100;
882 ch->ioctrl = ch->iostart + 0x10;
883 break;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100884 }
885
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100886 if (cmt->info->width == (sizeof(ch->max_match_value) * 8))
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100887 ch->max_match_value = ~0;
888 else
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100889 ch->max_match_value = (1 << cmt->info->width) - 1;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100890
891 ch->match_value = ch->max_match_value;
892 raw_spin_lock_init(&ch->lock);
893
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100894 ch->timer_bit = cmt->info->model == SH_CMT_48BIT_GEN2 ? 0 : ch->hwidx;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100895
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100896 ret = sh_cmt_register(ch, dev_name(&cmt->pdev->dev),
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100897 clockevent, clocksource);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100898 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100899 dev_err(&cmt->pdev->dev, "ch%u: registration failed\n",
900 ch->index);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100901 return ret;
902 }
903 ch->cs_enabled = false;
904
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100905 return 0;
906}
907
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100908static int sh_cmt_map_memory(struct sh_cmt_device *cmt)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000909{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100910 struct resource *mem;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000911
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100912 mem = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0);
913 if (!mem) {
914 dev_err(&cmt->pdev->dev, "failed to get I/O memory\n");
915 return -ENXIO;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000916 }
917
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100918 cmt->mapbase = ioremap_nocache(mem->start, resource_size(mem));
919 if (cmt->mapbase == NULL) {
920 dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n");
921 return -ENXIO;
922 }
923
924 return 0;
925}
926
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100927static int sh_cmt_setup(struct sh_cmt_device *cmt, struct platform_device *pdev)
928{
929 struct sh_timer_config *cfg = pdev->dev.platform_data;
930 const struct platform_device_id *id = pdev->id_entry;
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100931 unsigned int mask;
932 unsigned int i;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100933 int ret;
934
935 memset(cmt, 0, sizeof(*cmt));
936 cmt->pdev = pdev;
Laurent Pinchartde599c82014-02-17 16:49:05 +0100937 raw_spin_lock_init(&cmt->lock);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100938
939 if (!cfg) {
940 dev_err(&cmt->pdev->dev, "missing platform data\n");
941 return -ENXIO;
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100942 }
943
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100944 cmt->info = (const struct sh_cmt_info *)id->driver_data;
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100945
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100946 /* Get hold of clock. */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100947 cmt->clk = clk_get(&cmt->pdev->dev, "fck");
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100948 if (IS_ERR(cmt->clk)) {
949 dev_err(&cmt->pdev->dev, "cannot get clock\n");
950 return PTR_ERR(cmt->clk);
951 }
952
953 ret = clk_prepare(cmt->clk);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100954 if (ret < 0)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100955 goto err_clk_put;
956
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100957 /* Map the memory resource(s). */
958 ret = sh_cmt_map_memory(cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100959 if (ret < 0)
960 goto err_clk_unprepare;
961
962 /* Allocate and setup the channels. */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100963 cmt->num_channels = hweight8(cfg->channels_mask);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100964
965 cmt->channels = kzalloc(cmt->num_channels * sizeof(*cmt->channels),
966 GFP_KERNEL);
967 if (cmt->channels == NULL) {
968 ret = -ENOMEM;
969 goto err_unmap;
970 }
971
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100972 /*
973 * Use the first channel as a clock event device and the second channel
974 * as a clock source. If only one channel is available use it for both.
975 */
976 for (i = 0, mask = cfg->channels_mask; i < cmt->num_channels; ++i) {
977 unsigned int hwidx = ffs(mask) - 1;
978 bool clocksource = i == 1 || cmt->num_channels == 1;
979 bool clockevent = i == 0;
980
981 ret = sh_cmt_setup_channel(&cmt->channels[i], i, hwidx,
982 clockevent, clocksource, cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100983 if (ret < 0)
984 goto err_unmap;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100985
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100986 mask &= ~(1 << hwidx);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100987 }
Paul Mundtda64c2a2010-02-25 16:37:46 +0900988
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100989 platform_set_drvdata(pdev, cmt);
Magnus Dammadccc692012-12-14 14:53:51 +0900990
Paul Mundtda64c2a2010-02-25 16:37:46 +0900991 return 0;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100992
993err_unmap:
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100994 kfree(cmt->channels);
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100995 iounmap(cmt->mapbase);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100996err_clk_unprepare:
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100997 clk_unprepare(cmt->clk);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100998err_clk_put:
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100999 clk_put(cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001000 return ret;
1001}
1002
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001003static int sh_cmt_probe(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001004{
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001005 struct sh_cmt_device *cmt = platform_get_drvdata(pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001006 int ret;
1007
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001008 if (!is_early_platform_device(pdev)) {
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001009 pm_runtime_set_active(&pdev->dev);
1010 pm_runtime_enable(&pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001011 }
Rafael J. Wysocki615a4452012-03-13 22:40:06 +01001012
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001013 if (cmt) {
Paul Mundt214a6072010-03-10 16:26:25 +09001014 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001015 goto out;
Magnus Damme475eed2009-04-15 10:50:04 +00001016 }
1017
Laurent Pinchartb262bc72014-01-27 22:04:17 +01001018 cmt = kzalloc(sizeof(*cmt), GFP_KERNEL);
Jingoo Han0178f412014-05-22 14:05:06 +02001019 if (cmt == NULL)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001020 return -ENOMEM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001021
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001022 ret = sh_cmt_setup(cmt, pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001023 if (ret) {
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001024 kfree(cmt);
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001025 pm_runtime_idle(&pdev->dev);
1026 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001027 }
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001028 if (is_early_platform_device(pdev))
1029 return 0;
1030
1031 out:
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001032 if (cmt->has_clockevent || cmt->has_clocksource)
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001033 pm_runtime_irq_safe(&pdev->dev);
1034 else
1035 pm_runtime_idle(&pdev->dev);
1036
1037 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001038}
1039
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001040static int sh_cmt_remove(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001041{
1042 return -EBUSY; /* cannot unregister clockevent and clocksource */
1043}
1044
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001045static const struct platform_device_id sh_cmt_id_table[] = {
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001046 { "sh-cmt-16", (kernel_ulong_t)&sh_cmt_info[SH_CMT_16BIT] },
1047 { "sh-cmt-32", (kernel_ulong_t)&sh_cmt_info[SH_CMT_32BIT] },
1048 { "sh-cmt-32-fast", (kernel_ulong_t)&sh_cmt_info[SH_CMT_32BIT_FAST] },
1049 { "sh-cmt-48", (kernel_ulong_t)&sh_cmt_info[SH_CMT_48BIT] },
1050 { "sh-cmt-48-gen2", (kernel_ulong_t)&sh_cmt_info[SH_CMT_48BIT_GEN2] },
1051 { }
1052};
1053MODULE_DEVICE_TABLE(platform, sh_cmt_id_table);
1054
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001055static struct platform_driver sh_cmt_device_driver = {
1056 .probe = sh_cmt_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001057 .remove = sh_cmt_remove,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001058 .driver = {
1059 .name = "sh_cmt",
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001060 },
1061 .id_table = sh_cmt_id_table,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001062};
1063
1064static int __init sh_cmt_init(void)
1065{
1066 return platform_driver_register(&sh_cmt_device_driver);
1067}
1068
1069static void __exit sh_cmt_exit(void)
1070{
1071 platform_driver_unregister(&sh_cmt_device_driver);
1072}
1073
Magnus Damme475eed2009-04-15 10:50:04 +00001074early_platform_init("earlytimer", &sh_cmt_device_driver);
Simon Hormane903a032013-03-05 15:40:42 +09001075subsys_initcall(sh_cmt_init);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001076module_exit(sh_cmt_exit);
1077
1078MODULE_AUTHOR("Magnus Damm");
1079MODULE_DESCRIPTION("SuperH CMT Timer Driver");
1080MODULE_LICENSE("GPL v2");