blob: 3cb929481d465814c5a3cc2168f71f3d49713a68 [file] [log] [blame]
Steffen Persvold44b111b52011-12-06 00:07:26 +08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Numascale NumaConnect-Specific APIC Code
7 *
8 * Copyright (C) 2011 Numascale AS. All rights reserved.
9 *
10 * Send feedback to <support@numascale.com>
11 *
12 */
13
Steffen Persvold44b111b52011-12-06 00:07:26 +080014#include <linux/init.h>
Steffen Persvold44b111b52011-12-06 00:07:26 +080015
Daniel J Bluemanf9726bf2012-12-07 14:24:32 -070016#include <asm/numachip/numachip.h>
Steffen Persvold44b111b52011-12-06 00:07:26 +080017#include <asm/numachip/numachip_csr.h>
Steffen Persvold44b111b52011-12-06 00:07:26 +080018#include <asm/ipi.h>
19#include <asm/apic_flat_64.h>
Alexander Duyckfb50b022012-11-16 13:53:09 -080020#include <asm/pgtable.h>
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080021#include <asm/pci_x86.h>
Steffen Persvold44b111b52011-12-06 00:07:26 +080022
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080023u8 numachip_system __read_mostly;
24static const struct apic apic_numachip1;
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +080025static const struct apic apic_numachip2;
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080026static void (*numachip_apic_icr_write)(int apicid, unsigned int val) __read_mostly;
Steffen Persvold44b111b52011-12-06 00:07:26 +080027
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080028static unsigned int numachip1_get_apic_id(unsigned long x)
Steffen Persvold44b111b52011-12-06 00:07:26 +080029{
30 unsigned long value;
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +010031 unsigned int id = (x >> 24) & 0xff;
Steffen Persvold44b111b52011-12-06 00:07:26 +080032
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +010033 if (static_cpu_has_safe(X86_FEATURE_NODEID_MSR)) {
34 rdmsrl(MSR_FAM10H_NODE_ID, value);
35 id |= (value << 2) & 0xff00;
36 }
Steffen Persvold44b111b52011-12-06 00:07:26 +080037
38 return id;
39}
40
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080041static unsigned long numachip1_set_apic_id(unsigned int id)
Steffen Persvold44b111b52011-12-06 00:07:26 +080042{
43 unsigned long x;
44
45 x = ((id & 0xffU) << 24);
46 return x;
47}
48
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +080049static unsigned int numachip2_get_apic_id(unsigned long x)
50{
51 u64 mcfg;
52
53 rdmsrl(MSR_FAM10H_MMIO_CONF_BASE, mcfg);
54 return ((mcfg >> (28 - 8)) & 0xfff00) | (x >> 24);
55}
56
57static unsigned long numachip2_set_apic_id(unsigned int id)
58{
59 return id << 24;
60}
61
Daniel J Bluemanfa630302012-03-14 15:17:34 +080062static int numachip_apic_id_valid(int apicid)
63{
64 /* Trust what bootloader passes in MADT */
65 return 1;
66}
67
Steffen Persvold44b111b52011-12-06 00:07:26 +080068static int numachip_apic_id_registered(void)
69{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080070 return 1;
Steffen Persvold44b111b52011-12-06 00:07:26 +080071}
72
73static int numachip_phys_pkg_id(int initial_apic_id, int index_msb)
74{
75 return initial_apic_id >> index_msb;
76}
77
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080078static void numachip1_apic_icr_write(int apicid, unsigned int val)
79{
80 write_lcsr(CSR_G3_EXT_IRQ_GEN, (apicid << 16) | val);
81}
82
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +080083static void numachip2_apic_icr_write(int apicid, unsigned int val)
84{
85 numachip2_write32_lcsr(NUMACHIP2_APIC_ICR, (apicid << 12) | val);
86}
87
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040088static int numachip_wakeup_secondary(int phys_apicid, unsigned long start_rip)
Steffen Persvold44b111b52011-12-06 00:07:26 +080089{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +080090 numachip_apic_icr_write(phys_apicid, APIC_DM_INIT);
91 numachip_apic_icr_write(phys_apicid, APIC_DM_STARTUP |
92 (start_rip >> 12));
Steffen Persvold44b111b52011-12-06 00:07:26 +080093
Steffen Persvold44b111b52011-12-06 00:07:26 +080094 return 0;
95}
96
97static void numachip_send_IPI_one(int cpu, int vector)
98{
Steffen Persvold44b111b52011-12-06 00:07:26 +080099 int apicid = per_cpu(x86_cpu_to_apicid, cpu);
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800100 unsigned int dmode;
Steffen Persvold44b111b52011-12-06 00:07:26 +0800101
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800102 dmode = (vector == NMI_VECTOR) ? APIC_DM_NMI : APIC_DM_FIXED;
103 numachip_apic_icr_write(apicid, dmode | vector);
Steffen Persvold44b111b52011-12-06 00:07:26 +0800104}
105
106static void numachip_send_IPI_mask(const struct cpumask *mask, int vector)
107{
108 unsigned int cpu;
109
110 for_each_cpu(cpu, mask)
111 numachip_send_IPI_one(cpu, vector);
112}
113
114static void numachip_send_IPI_mask_allbutself(const struct cpumask *mask,
115 int vector)
116{
117 unsigned int this_cpu = smp_processor_id();
118 unsigned int cpu;
119
120 for_each_cpu(cpu, mask) {
121 if (cpu != this_cpu)
122 numachip_send_IPI_one(cpu, vector);
123 }
124}
125
126static void numachip_send_IPI_allbutself(int vector)
127{
128 unsigned int this_cpu = smp_processor_id();
129 unsigned int cpu;
130
131 for_each_online_cpu(cpu) {
132 if (cpu != this_cpu)
133 numachip_send_IPI_one(cpu, vector);
134 }
135}
136
137static void numachip_send_IPI_all(int vector)
138{
139 numachip_send_IPI_mask(cpu_online_mask, vector);
140}
141
142static void numachip_send_IPI_self(int vector)
143{
Daniel J Blueman25e5a762014-11-04 16:29:42 +0800144 apic_write(APIC_SELF_IPI, vector);
Steffen Persvold44b111b52011-12-06 00:07:26 +0800145}
146
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800147static int __init numachip1_probe(void)
Steffen Persvold44b111b52011-12-06 00:07:26 +0800148{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800149 return apic == &apic_numachip1;
Steffen Persvold44b111b52011-12-06 00:07:26 +0800150}
151
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800152static int __init numachip2_probe(void)
153{
154 return apic == &apic_numachip2;
155}
156
Steffen Persvold44b111b52011-12-06 00:07:26 +0800157static void fixup_cpu_id(struct cpuinfo_x86 *c, int node)
158{
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +0100159 u64 val;
160 u32 nodes = 1;
161
162 this_cpu_write(cpu_llc_id, node);
163
164 /* Account for nodes per socket in multi-core-module processors */
165 if (static_cpu_has_safe(X86_FEATURE_NODEID_MSR)) {
166 rdmsrl(MSR_FAM10H_NODE_ID, val);
167 nodes = ((val >> 3) & 7) + 1;
Andreas Herrmann68894632012-04-02 18:06:48 +0200168 }
Daniel J Bluemanc8a470c2015-03-12 16:55:13 +0100169
170 c->phys_proc_id = node / nodes;
Steffen Persvold44b111b52011-12-06 00:07:26 +0800171}
172
173static int __init numachip_system_init(void)
174{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800175 /* Map the LCSR area and set up the apic_icr_write function */
176 switch (numachip_system) {
177 case 1:
178 init_extra_mapping_uc(NUMACHIP_LCSR_BASE, NUMACHIP_LCSR_SIZE);
179 numachip_apic_icr_write = numachip1_apic_icr_write;
180 x86_init.pci.arch_init = pci_numachip_init;
181 break;
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800182 case 2:
183 init_extra_mapping_uc(NUMACHIP2_LCSR_BASE, NUMACHIP2_LCSR_SIZE);
184 numachip_apic_icr_write = numachip2_apic_icr_write;
185
186 /* Use MCFG config cycles rather than locked CF8 cycles */
187 raw_pci_ops = &pci_mmcfg;
188 break;
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800189 default:
Steffen Persvold44b111b52011-12-06 00:07:26 +0800190 return 0;
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800191 }
Daniel J Bluemanb980dcf2014-11-04 16:29:43 +0800192
Steffen Persvold44b111b52011-12-06 00:07:26 +0800193 x86_cpuinit.fixup_cpu_id = fixup_cpu_id;
194
Steffen Persvold44b111b52011-12-06 00:07:26 +0800195 return 0;
196}
197early_initcall(numachip_system_init);
198
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800199static int numachip1_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
Steffen Persvold44b111b52011-12-06 00:07:26 +0800200{
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800201 if ((strncmp(oem_id, "NUMASC", 6) != 0) ||
202 (strncmp(oem_table_id, "NCONNECT", 8) != 0))
203 return 0;
Steffen Persvold44b111b52011-12-06 00:07:26 +0800204
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800205 numachip_system = 1;
206
207 return 1;
Steffen Persvold44b111b52011-12-06 00:07:26 +0800208}
209
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800210static int numachip2_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
211{
212 if ((strncmp(oem_id, "NUMASC", 6) != 0) ||
213 (strncmp(oem_table_id, "NCONECT2", 8) != 0))
214 return 0;
215
216 numachip_system = 2;
217
218 return 1;
219}
220
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800221static const struct apic apic_numachip1 __refconst = {
Steffen Persvold44b111b52011-12-06 00:07:26 +0800222 .name = "NumaConnect system",
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800223 .probe = numachip1_probe,
224 .acpi_madt_oem_check = numachip1_acpi_madt_oem_check,
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800225 .apic_id_valid = numachip_apic_id_valid,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800226 .apic_id_registered = numachip_apic_id_registered,
227
228 .irq_delivery_mode = dest_Fixed,
229 .irq_dest_mode = 0, /* physical */
230
Alexander Gordeevbf721d32012-06-05 13:23:29 +0200231 .target_cpus = online_target_cpus,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800232 .disable_esr = 0,
233 .dest_logical = 0,
234 .check_apicid_used = NULL,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800235
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200236 .vector_allocation_domain = default_vector_allocation_domain,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800237 .init_apic_ldr = flat_init_apic_ldr,
238
239 .ioapic_phys_id_map = NULL,
240 .setup_apic_routing = NULL,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800241 .cpu_present_to_apicid = default_cpu_present_to_apicid,
242 .apicid_to_cpu_present = NULL,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800243 .check_phys_apicid_present = default_check_phys_apicid_present,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800244 .phys_pkg_id = numachip_phys_pkg_id,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800245
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800246 .get_apic_id = numachip1_get_apic_id,
247 .set_apic_id = numachip1_set_apic_id,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800248 .apic_id_mask = 0xffU << 24,
249
Alexander Gordeev63982682012-06-05 13:23:44 +0200250 .cpu_mask_to_apicid_and = default_cpu_mask_to_apicid_and,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800251
252 .send_IPI_mask = numachip_send_IPI_mask,
253 .send_IPI_mask_allbutself = numachip_send_IPI_mask_allbutself,
254 .send_IPI_allbutself = numachip_send_IPI_allbutself,
255 .send_IPI_all = numachip_send_IPI_all,
256 .send_IPI_self = numachip_send_IPI_self,
257
258 .wakeup_secondary_cpu = numachip_wakeup_secondary,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800259 .inquire_remote_apic = NULL, /* REMRD not supported */
260
261 .read = native_apic_mem_read,
262 .write = native_apic_mem_write,
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300263 .eoi_write = native_apic_mem_write,
Steffen Persvold44b111b52011-12-06 00:07:26 +0800264 .icr_read = native_apic_icr_read,
265 .icr_write = native_apic_icr_write,
266 .wait_icr_idle = native_apic_wait_icr_idle,
267 .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
268};
Steffen Persvold44b111b52011-12-06 00:07:26 +0800269
Daniel J Bluemandb1003a2015-09-21 01:01:59 +0800270apic_driver(apic_numachip1);
Daniel J Bluemand9d4dee2015-09-21 01:02:00 +0800271
272static const struct apic apic_numachip2 __refconst = {
273 .name = "NumaConnect2 system",
274 .probe = numachip2_probe,
275 .acpi_madt_oem_check = numachip2_acpi_madt_oem_check,
276 .apic_id_valid = numachip_apic_id_valid,
277 .apic_id_registered = numachip_apic_id_registered,
278
279 .irq_delivery_mode = dest_Fixed,
280 .irq_dest_mode = 0, /* physical */
281
282 .target_cpus = online_target_cpus,
283 .disable_esr = 0,
284 .dest_logical = 0,
285 .check_apicid_used = NULL,
286
287 .vector_allocation_domain = default_vector_allocation_domain,
288 .init_apic_ldr = flat_init_apic_ldr,
289
290 .ioapic_phys_id_map = NULL,
291 .setup_apic_routing = NULL,
292 .cpu_present_to_apicid = default_cpu_present_to_apicid,
293 .apicid_to_cpu_present = NULL,
294 .check_phys_apicid_present = default_check_phys_apicid_present,
295 .phys_pkg_id = numachip_phys_pkg_id,
296
297 .get_apic_id = numachip2_get_apic_id,
298 .set_apic_id = numachip2_set_apic_id,
299 .apic_id_mask = 0xffU << 24,
300
301 .cpu_mask_to_apicid_and = default_cpu_mask_to_apicid_and,
302
303 .send_IPI_mask = numachip_send_IPI_mask,
304 .send_IPI_mask_allbutself = numachip_send_IPI_mask_allbutself,
305 .send_IPI_allbutself = numachip_send_IPI_allbutself,
306 .send_IPI_all = numachip_send_IPI_all,
307 .send_IPI_self = numachip_send_IPI_self,
308
309 .wakeup_secondary_cpu = numachip_wakeup_secondary,
310 .inquire_remote_apic = NULL, /* REMRD not supported */
311
312 .read = native_apic_mem_read,
313 .write = native_apic_mem_write,
314 .eoi_write = native_apic_mem_write,
315 .icr_read = native_apic_icr_read,
316 .icr_write = native_apic_icr_write,
317 .wait_icr_idle = native_apic_wait_icr_idle,
318 .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
319};
320
321apic_driver(apic_numachip2);