blob: ad75d02b6dacf36b8924addddd7b33f595787a1e [file] [log] [blame]
Thomas Gleixner45051532019-05-29 16:57:47 -07001// SPDX-License-Identifier: GPL-2.0-only
Jeff Garzik669a5db2006-08-29 18:12:40 -04002/*
3 * pata-cs5530.c - CS5530 PATA for new ATA layer
4 * (C) 2005 Red Hat Inc
Jeff Garzik669a5db2006-08-29 18:12:40 -04005 *
6 * based upon cs5530.c by Mark Lord.
7 *
Jeff Garzik669a5db2006-08-29 18:12:40 -04008 * Loosely based on the piix & svwks drivers.
9 *
10 * Documentation:
11 * Available from AMD web site.
12 */
13
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/pci.h>
Jeff Garzik669a5db2006-08-29 18:12:40 -040017#include <linux/blkdev.h>
18#include <linux/delay.h>
19#include <scsi/scsi_host.h>
20#include <linux/libata.h>
21#include <linux/dmi.h>
22
23#define DRV_NAME "pata_cs5530"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040024#define DRV_VERSION "0.7.4"
Jeff Garzik669a5db2006-08-29 18:12:40 -040025
Tejun Heo0d5ff562007-02-01 15:06:36 +090026static void __iomem *cs5530_port_base(struct ata_port *ap)
27{
28 unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
29
30 return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
31}
32
Jeff Garzik669a5db2006-08-29 18:12:40 -040033/**
34 * cs5530_set_piomode - PIO setup
35 * @ap: ATA interface
36 * @adev: device on the interface
37 *
38 * Set our PIO requirements. This is fairly simple on the CS5530
39 * chips.
40 */
41
42static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
43{
44 static const unsigned int cs5530_pio_timings[2][5] = {
45 {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
46 {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
47 };
Tejun Heo0d5ff562007-02-01 15:06:36 +090048 void __iomem *base = cs5530_port_base(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -040049 u32 tuning;
50 int format;
51
52 /* Find out which table to use */
Tejun Heo0d5ff562007-02-01 15:06:36 +090053 tuning = ioread32(base + 0x04);
Jeff Garzik669a5db2006-08-29 18:12:40 -040054 format = (tuning & 0x80000000UL) ? 1 : 0;
55
56 /* Now load the right timing register */
57 if (adev->devno)
58 base += 0x08;
59
Tejun Heo0d5ff562007-02-01 15:06:36 +090060 iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
Jeff Garzik669a5db2006-08-29 18:12:40 -040061}
62
63/**
64 * cs5530_set_dmamode - DMA timing setup
65 * @ap: ATA interface
66 * @adev: Device being configured
67 *
68 * We cannot mix MWDMA and UDMA without reloading timings each switch
69 * master to slave. We track the last DMA setup in order to minimise
70 * reloads.
71 */
72
73static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
74{
Tejun Heo0d5ff562007-02-01 15:06:36 +090075 void __iomem *base = cs5530_port_base(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -040076 u32 tuning, timing = 0;
77 u8 reg;
78
79 /* Find out which table to use */
Tejun Heo0d5ff562007-02-01 15:06:36 +090080 tuning = ioread32(base + 0x04);
Jeff Garzik669a5db2006-08-29 18:12:40 -040081
82 switch(adev->dma_mode) {
83 case XFER_UDMA_0:
84 timing = 0x00921250;break;
85 case XFER_UDMA_1:
86 timing = 0x00911140;break;
87 case XFER_UDMA_2:
88 timing = 0x00911030;break;
89 case XFER_MW_DMA_0:
90 timing = 0x00077771;break;
91 case XFER_MW_DMA_1:
92 timing = 0x00012121;break;
93 case XFER_MW_DMA_2:
94 timing = 0x00002020;break;
95 default:
96 BUG();
97 }
98 /* Merge in the PIO format bit */
99 timing |= (tuning & 0x80000000UL);
100 if (adev->devno == 0) /* Master */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900101 iowrite32(timing, base + 0x04);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400102 else {
103 if (timing & 0x00100000)
104 tuning |= 0x00100000; /* UDMA for both */
105 else
106 tuning &= ~0x00100000; /* MWDMA for both */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900107 iowrite32(tuning, base + 0x04);
108 iowrite32(timing, base + 0x0C);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400109 }
110
111 /* Set the DMA capable bit in the BMDMA area */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900112 reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400113 reg |= (1 << (5 + adev->devno));
Tejun Heo0d5ff562007-02-01 15:06:36 +0900114 iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400115
116 /* Remember the last DMA setup we did */
117
118 ap->private_data = adev;
119}
120
121/**
Tejun Heo9363c382008-04-07 22:47:16 +0900122 * cs5530_qc_issue - command issue
Jeff Garzik669a5db2006-08-29 18:12:40 -0400123 * @qc: command pending
124 *
125 * Called when the libata layer is about to issue a command. We wrap
126 * this interface so that we can load the correct ATA timings if
Robert P. J. Day3a4fa0a2007-10-19 23:10:43 +0200127 * necessary. Specifically we have a problem that there is only
Jeff Garzik669a5db2006-08-29 18:12:40 -0400128 * one MWDMA/UDMA bit.
129 */
130
Tejun Heo9363c382008-04-07 22:47:16 +0900131static unsigned int cs5530_qc_issue(struct ata_queued_cmd *qc)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400132{
133 struct ata_port *ap = qc->ap;
134 struct ata_device *adev = qc->dev;
135 struct ata_device *prev = ap->private_data;
136
137 /* See if the DMA settings could be wrong */
Alan Coxb15b3eb2008-08-01 09:18:34 +0100138 if (ata_dma_enabled(adev) && adev != prev && prev != NULL) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400139 /* Maybe, but do the channels match MWDMA/UDMA ? */
Alan Coxb15b3eb2008-08-01 09:18:34 +0100140 if ((ata_using_udma(adev) && !ata_using_udma(prev)) ||
141 (ata_using_udma(prev) && !ata_using_udma(adev)))
Jeff Garzik669a5db2006-08-29 18:12:40 -0400142 /* Switch the mode bits */
143 cs5530_set_dmamode(ap, adev);
144 }
145
Tejun Heo360ff782010-05-10 21:41:42 +0200146 return ata_bmdma_qc_issue(qc);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400147}
148
Jeff Garzik669a5db2006-08-29 18:12:40 -0400149static struct scsi_host_template cs5530_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900150 ATA_BMDMA_SHT(DRV_NAME),
151 .sg_tablesize = LIBATA_DUMB_MAX_PRD,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400152};
153
154static struct ata_port_operations cs5530_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900155 .inherits = &ata_bmdma_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400156
Tejun Heof47451c2010-05-10 21:41:40 +0200157 .qc_prep = ata_bmdma_dumb_qc_prep,
Tejun Heo9363c382008-04-07 22:47:16 +0900158 .qc_issue = cs5530_qc_issue,
Jeff Garzikbda30282006-09-27 05:41:13 -0400159
Tejun Heo029cfd62008-03-25 12:22:49 +0900160 .cable_detect = ata_cable_40wire,
161 .set_piomode = cs5530_set_piomode,
162 .set_dmamode = cs5530_set_dmamode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400163};
164
Jeff Garzik18552562007-10-03 15:15:40 -0400165static const struct dmi_system_id palmax_dmi_table[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400166 {
167 .ident = "Palmax PD1100",
168 .matches = {
169 DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
170 DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
171 },
172 },
173 { }
174};
175
176static int cs5530_is_palmax(void)
177{
178 if (dmi_check_system(palmax_dmi_table)) {
179 printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
180 return 1;
181 }
182 return 0;
183}
184
Alanf7e37ba2006-11-22 17:21:03 +0000185
Jeff Garzik669a5db2006-08-29 18:12:40 -0400186/**
Alanf7e37ba2006-11-22 17:21:03 +0000187 * cs5530_init_chip - Chipset init
Jeff Garzik669a5db2006-08-29 18:12:40 -0400188 *
Alanf7e37ba2006-11-22 17:21:03 +0000189 * Perform the chip initialisation work that is shared between both
190 * setup and resume paths
Jeff Garzik669a5db2006-08-29 18:12:40 -0400191 */
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500192
Alanf7e37ba2006-11-22 17:21:03 +0000193static int cs5530_init_chip(void)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400194{
Alanf7e37ba2006-11-22 17:21:03 +0000195 struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400196
Jeff Garzik669a5db2006-08-29 18:12:40 -0400197 while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
198 switch (dev->device) {
199 case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
200 master_0 = pci_dev_get(dev);
201 break;
202 case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
203 cs5530_0 = pci_dev_get(dev);
204 break;
205 }
206 }
207 if (!master_0) {
208 printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
209 goto fail_put;
210 }
211 if (!cs5530_0) {
212 printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
213 goto fail_put;
214 }
215
216 pci_set_master(cs5530_0);
Randy Dunlap694625c2007-07-09 11:55:54 -0700217 pci_try_set_mwi(cs5530_0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400218
219 /*
220 * Set PCI CacheLineSize to 16-bytes:
221 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
222 *
223 * Note: This value is constant because the 5530 is only a Geode companion
224 */
225
226 pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
227
228 /*
229 * Disable trapping of UDMA register accesses (Win98 hack):
230 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
231 */
232
233 pci_write_config_word(cs5530_0, 0xd0, 0x5006);
234
235 /*
236 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
237 * The other settings are what is necessary to get the register
238 * into a sane state for IDE DMA operation.
239 */
240
241 pci_write_config_byte(master_0, 0x40, 0x1e);
242
243 /*
244 * Set max PCI burst size (16-bytes seems to work best):
245 * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
246 * all others: clear bit-1 at 0x41, and do:
247 * 128bytes: OR 0x00 at 0x41
248 * 256bytes: OR 0x04 at 0x41
249 * 512bytes: OR 0x08 at 0x41
250 * 1024bytes: OR 0x0c at 0x41
251 */
252
253 pci_write_config_byte(master_0, 0x41, 0x14);
254
255 /*
256 * These settings are necessary to get the chip
257 * into a sane state for IDE DMA operation.
258 */
259
260 pci_write_config_byte(master_0, 0x42, 0x00);
261 pci_write_config_byte(master_0, 0x43, 0xc1);
262
263 pci_dev_put(master_0);
264 pci_dev_put(cs5530_0);
Alanf7e37ba2006-11-22 17:21:03 +0000265 return 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400266fail_put:
Markus Elfring214f1af2015-02-02 22:08:29 +0100267 pci_dev_put(master_0);
268 pci_dev_put(cs5530_0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400269 return -ENODEV;
270}
271
Alanf7e37ba2006-11-22 17:21:03 +0000272/**
273 * cs5530_init_one - Initialise a CS5530
274 * @dev: PCI device
275 * @id: Entry in match table
276 *
277 * Install a driver for the newly found CS5530 companion chip. Most of
278 * this is just housekeeping. We have to set the chip up correctly and
279 * turn off various bits of emulation magic.
280 */
281
282static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
283{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200284 static const struct ata_port_info info = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400285 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100286 .pio_mask = ATA_PIO4,
287 .mwdma_mask = ATA_MWDMA2,
288 .udma_mask = ATA_UDMA2,
Alanf7e37ba2006-11-22 17:21:03 +0000289 .port_ops = &cs5530_port_ops
290 };
291 /* The docking connector doesn't do UDMA, and it seems not MWDMA */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200292 static const struct ata_port_info info_palmax_secondary = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400293 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100294 .pio_mask = ATA_PIO4,
Alanf7e37ba2006-11-22 17:21:03 +0000295 .port_ops = &cs5530_port_ops
296 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200297 const struct ata_port_info *ppi[] = { &info, NULL };
Tejun Heof08048e2008-03-25 12:22:47 +0900298 int rc;
299
300 rc = pcim_enable_device(pdev);
301 if (rc)
302 return rc;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500303
Alanf7e37ba2006-11-22 17:21:03 +0000304 /* Chip initialisation */
305 if (cs5530_init_chip())
306 return -ENODEV;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500307
Alanf7e37ba2006-11-22 17:21:03 +0000308 if (cs5530_is_palmax())
Tejun Heo1626aeb2007-05-04 12:43:58 +0200309 ppi[1] = &info_palmax_secondary;
Alanf7e37ba2006-11-22 17:21:03 +0000310
311 /* Now kick off ATA set up */
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200312 return ata_pci_bmdma_init_one(pdev, ppi, &cs5530_sht, NULL, 0);
Alanf7e37ba2006-11-22 17:21:03 +0000313}
314
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200315#ifdef CONFIG_PM_SLEEP
Alanf7e37ba2006-11-22 17:21:03 +0000316static int cs5530_reinit_one(struct pci_dev *pdev)
317{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900318 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heof08048e2008-03-25 12:22:47 +0900319 int rc;
320
321 rc = ata_pci_device_do_resume(pdev);
322 if (rc)
323 return rc;
324
Alanf7e37ba2006-11-22 17:21:03 +0000325 /* If we fail on resume we are doomed */
Andrew Morton01532602006-12-20 13:03:11 -0500326 if (cs5530_init_chip())
Tejun Heof08048e2008-03-25 12:22:47 +0900327 return -EIO;
328
329 ata_host_resume(host);
330 return 0;
Alanf7e37ba2006-11-22 17:21:03 +0000331}
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200332#endif /* CONFIG_PM_SLEEP */
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500333
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400334static const struct pci_device_id cs5530[] = {
335 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
336
337 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400338};
339
340static struct pci_driver cs5530_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400341 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400342 .id_table = cs5530,
343 .probe = cs5530_init_one,
Alanf7e37ba2006-11-22 17:21:03 +0000344 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200345#ifdef CONFIG_PM_SLEEP
Alanf7e37ba2006-11-22 17:21:03 +0000346 .suspend = ata_pci_device_suspend,
347 .resume = cs5530_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900348#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400349};
350
Axel Lin2fc75da2012-04-19 13:43:05 +0800351module_pci_driver(cs5530_pci_driver);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400352
Jeff Garzik669a5db2006-08-29 18:12:40 -0400353MODULE_AUTHOR("Alan Cox");
354MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
355MODULE_LICENSE("GPL");
356MODULE_DEVICE_TABLE(pci, cs5530);
357MODULE_VERSION(DRV_VERSION);