blob: 2d7349a3ee1496408f051b4da8accebc8dd02ec1 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080036#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030037#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010038#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010040#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070041#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100042#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020043#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080044#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070045#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020046#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070047#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070048#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050
Joerg Roedel078e1ee2012-09-26 12:44:43 +020051#include "irq_remapping.h"
52
Fenghua Yu5b6985c2008-10-16 18:02:32 -070053#define ROOT_SIZE VTD_PAGE_SIZE
54#define CONTEXT_SIZE VTD_PAGE_SIZE
55
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070056#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000057#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070059#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060
61#define IOAPIC_RANGE_START (0xfee00000)
62#define IOAPIC_RANGE_END (0xfeefffff)
63#define IOVA_START_ADDR (0x1000)
64
65#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
66
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070067#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080068#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069
David Woodhouse2ebe3152009-09-19 07:34:04 -070070#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
71#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
72
73/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
74 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
75#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
76 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
77#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070078
Robin Murphy1b722502015-01-12 17:51:15 +000079/* IO virtual address start page frame number */
80#define IOVA_START_PFN (1)
81
Mark McLoughlinf27be032008-11-20 15:49:43 +000082#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070083#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070084#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080085
Andrew Mortondf08cdc2010-09-22 13:05:11 -070086/* page table handling */
87#define LEVEL_STRIDE (9)
88#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
89
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020090/*
91 * This bitmap is used to advertise the page sizes our hardware support
92 * to the IOMMU core, which will then use this information to split
93 * physically contiguous memory regions it is mapping into page sizes
94 * that we support.
95 *
96 * Traditionally the IOMMU core just handed us the mappings directly,
97 * after making sure the size is an order of a 4KiB page and that the
98 * mapping has natural alignment.
99 *
100 * To retain this behavior, we currently advertise that we support
101 * all page sizes that are an order of 4KiB.
102 *
103 * If at some point we'd like to utilize the IOMMU core's new behavior,
104 * we could change this to advertise the real page sizes we support.
105 */
106#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
107
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108static inline int agaw_to_level(int agaw)
109{
110 return agaw + 2;
111}
112
113static inline int agaw_to_width(int agaw)
114{
Jiang Liu5c645b32014-01-06 14:18:12 +0800115 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700116}
117
118static inline int width_to_agaw(int width)
119{
Jiang Liu5c645b32014-01-06 14:18:12 +0800120 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700121}
122
123static inline unsigned int level_to_offset_bits(int level)
124{
125 return (level - 1) * LEVEL_STRIDE;
126}
127
128static inline int pfn_level_offset(unsigned long pfn, int level)
129{
130 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
131}
132
133static inline unsigned long level_mask(int level)
134{
135 return -1UL << level_to_offset_bits(level);
136}
137
138static inline unsigned long level_size(int level)
139{
140 return 1UL << level_to_offset_bits(level);
141}
142
143static inline unsigned long align_to_level(unsigned long pfn, int level)
144{
145 return (pfn + level_size(level) - 1) & level_mask(level);
146}
David Woodhousefd18de52009-05-10 23:57:41 +0100147
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100148static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
149{
Jiang Liu5c645b32014-01-06 14:18:12 +0800150 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100151}
152
David Woodhousedd4e8312009-06-27 16:21:20 +0100153/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
154 are never going to work. */
155static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
156{
157 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
158}
159
160static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
161{
162 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
163}
164static inline unsigned long page_to_dma_pfn(struct page *pg)
165{
166 return mm_to_dma_pfn(page_to_pfn(pg));
167}
168static inline unsigned long virt_to_dma_pfn(void *p)
169{
170 return page_to_dma_pfn(virt_to_page(p));
171}
172
Weidong Hand9630fe2008-12-08 11:06:32 +0800173/* global iommu list, set NULL for ignored DMAR units */
174static struct intel_iommu **g_iommus;
175
David Woodhousee0fc7e02009-09-30 09:12:17 -0700176static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000177static int rwbf_quirk;
178
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000179/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700180 * set to 1 to panic kernel if can't successfully enable VT-d
181 * (used when kernel is launched w/ TXT)
182 */
183static int force_on = 0;
184
185/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000186 * 0: Present
187 * 1-11: Reserved
188 * 12-63: Context Ptr (12 - (haw-1))
189 * 64-127: Reserved
190 */
191struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000192 u64 lo;
193 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000194};
195#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196
Joerg Roedel091d42e2015-06-12 11:56:10 +0200197/*
198 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
199 * if marked present.
200 */
201static phys_addr_t root_entry_lctp(struct root_entry *re)
202{
203 if (!(re->lo & 1))
204 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000205
Joerg Roedel091d42e2015-06-12 11:56:10 +0200206 return re->lo & VTD_PAGE_MASK;
207}
208
209/*
210 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
211 * if marked present.
212 */
213static phys_addr_t root_entry_uctp(struct root_entry *re)
214{
215 if (!(re->hi & 1))
216 return 0;
217
218 return re->hi & VTD_PAGE_MASK;
219}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000220/*
221 * low 64 bits:
222 * 0: present
223 * 1: fault processing disable
224 * 2-3: translation type
225 * 12-63: address space root
226 * high 64 bits:
227 * 0-2: address width
228 * 3-6: aval
229 * 8-23: domain id
230 */
231struct context_entry {
232 u64 lo;
233 u64 hi;
234};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000235
Joerg Roedelcf484d02015-06-12 12:21:46 +0200236static inline void context_clear_pasid_enable(struct context_entry *context)
237{
238 context->lo &= ~(1ULL << 11);
239}
240
241static inline bool context_pasid_enabled(struct context_entry *context)
242{
243 return !!(context->lo & (1ULL << 11));
244}
245
246static inline void context_set_copied(struct context_entry *context)
247{
248 context->hi |= (1ull << 3);
249}
250
251static inline bool context_copied(struct context_entry *context)
252{
253 return !!(context->hi & (1ULL << 3));
254}
255
256static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000257{
258 return (context->lo & 1);
259}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200260
261static inline bool context_present(struct context_entry *context)
262{
263 return context_pasid_enabled(context) ?
264 __context_present(context) :
265 __context_present(context) && !context_copied(context);
266}
267
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000268static inline void context_set_present(struct context_entry *context)
269{
270 context->lo |= 1;
271}
272
273static inline void context_set_fault_enable(struct context_entry *context)
274{
275 context->lo &= (((u64)-1) << 2) | 1;
276}
277
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000278static inline void context_set_translation_type(struct context_entry *context,
279 unsigned long value)
280{
281 context->lo &= (((u64)-1) << 4) | 3;
282 context->lo |= (value & 3) << 2;
283}
284
285static inline void context_set_address_root(struct context_entry *context,
286 unsigned long value)
287{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800288 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000289 context->lo |= value & VTD_PAGE_MASK;
290}
291
292static inline void context_set_address_width(struct context_entry *context,
293 unsigned long value)
294{
295 context->hi |= value & 7;
296}
297
298static inline void context_set_domain_id(struct context_entry *context,
299 unsigned long value)
300{
301 context->hi |= (value & ((1 << 16) - 1)) << 8;
302}
303
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200304static inline int context_domain_id(struct context_entry *c)
305{
306 return((c->hi >> 8) & 0xffff);
307}
308
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000309static inline void context_clear_entry(struct context_entry *context)
310{
311 context->lo = 0;
312 context->hi = 0;
313}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000314
Mark McLoughlin622ba122008-11-20 15:49:46 +0000315/*
316 * 0: readable
317 * 1: writable
318 * 2-6: reserved
319 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800320 * 8-10: available
321 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000322 * 12-63: Host physcial address
323 */
324struct dma_pte {
325 u64 val;
326};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000327
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000328static inline void dma_clear_pte(struct dma_pte *pte)
329{
330 pte->val = 0;
331}
332
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000333static inline u64 dma_pte_addr(struct dma_pte *pte)
334{
David Woodhousec85994e2009-07-01 19:21:24 +0100335#ifdef CONFIG_64BIT
336 return pte->val & VTD_PAGE_MASK;
337#else
338 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100339 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100340#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000341}
342
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343static inline bool dma_pte_present(struct dma_pte *pte)
344{
345 return (pte->val & 3) != 0;
346}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000347
Allen Kay4399c8b2011-10-14 12:32:46 -0700348static inline bool dma_pte_superpage(struct dma_pte *pte)
349{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200350 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700351}
352
David Woodhouse75e6bf92009-07-02 11:21:16 +0100353static inline int first_pte_in_page(struct dma_pte *pte)
354{
355 return !((unsigned long)pte & ~VTD_PAGE_MASK);
356}
357
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700358/*
359 * This domain is a statically identity mapping domain.
360 * 1. This domain creats a static 1:1 mapping to all usable memory.
361 * 2. It maps to each iommu if successful.
362 * 3. Each iommu mapps to this domain if successful.
363 */
David Woodhouse19943b02009-08-04 16:19:20 +0100364static struct dmar_domain *si_domain;
365static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700366
Joerg Roedel28ccce02015-07-21 14:45:31 +0200367/*
368 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800369 * across iommus may be owned in one domain, e.g. kvm guest.
370 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800371#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800372
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700373/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800374#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375
Joerg Roedel29a27712015-07-21 17:17:12 +0200376#define for_each_domain_iommu(idx, domain) \
377 for (idx = 0; idx < g_num_of_iommus; idx++) \
378 if (domain->iommu_refcnt[idx])
379
Mark McLoughlin99126f72008-11-20 15:49:47 +0000380struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700381 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200382
383 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
384 /* Refcount of devices per iommu */
385
Mark McLoughlin99126f72008-11-20 15:49:47 +0000386
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200387 u16 iommu_did[DMAR_UNITS_SUPPORTED];
388 /* Domain ids per IOMMU. Use u16 since
389 * domain ids are 16 bit wide according
390 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000391
Joerg Roedel00a77de2015-03-26 13:43:08 +0100392 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393 struct iova_domain iovad; /* iova's that belong to this domain */
394
395 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 int gaw; /* max guest address width */
397
398 /* adjusted guest address width, 0 is level 2 30-bit */
399 int agaw;
400
Weidong Han3b5410e2008-12-08 09:17:15 +0800401 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800402
403 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800404 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800405 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100406 int iommu_superpage;/* Level of superpages supported:
407 0 == 4KiB (no superpages), 1 == 2MiB,
408 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800409 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100410
411 struct iommu_domain domain; /* generic domain data structure for
412 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000413};
414
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000415/* PCI domain-device relationship */
416struct device_domain_info {
417 struct list_head link; /* link to domain siblings */
418 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100419 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000420 u8 devfn; /* PCI devfn number */
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -0500421 struct {
422 u8 enabled:1;
423 u8 qdep;
424 } ats; /* ATS state */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000425 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800426 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000427 struct dmar_domain *domain; /* pointer to domain */
428};
429
Jiang Liub94e4112014-02-19 14:07:25 +0800430struct dmar_rmrr_unit {
431 struct list_head list; /* list of rmrr units */
432 struct acpi_dmar_header *hdr; /* ACPI header */
433 u64 base_address; /* reserved base address*/
434 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000435 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800436 int devices_cnt; /* target device count */
437};
438
439struct dmar_atsr_unit {
440 struct list_head list; /* list of ATSR units */
441 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000442 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800443 int devices_cnt; /* target device count */
444 u8 include_all:1; /* include all ports */
445};
446
447static LIST_HEAD(dmar_atsr_units);
448static LIST_HEAD(dmar_rmrr_units);
449
450#define for_each_rmrr_units(rmrr) \
451 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
452
mark gross5e0d2a62008-03-04 15:22:08 -0800453static void flush_unmaps_timeout(unsigned long data);
454
Jiang Liub707cb02014-01-06 14:18:26 +0800455static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800456
mark gross80b20dd2008-04-18 13:53:58 -0700457#define HIGH_WATER_MARK 250
458struct deferred_flush_tables {
459 int next;
460 struct iova *iova[HIGH_WATER_MARK];
461 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000462 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700463};
464
465static struct deferred_flush_tables *deferred_flush;
466
mark gross5e0d2a62008-03-04 15:22:08 -0800467/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800468static int g_num_of_iommus;
469
470static DEFINE_SPINLOCK(async_umap_flush_lock);
471static LIST_HEAD(unmaps_to_do);
472
473static int timer_on;
474static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800475
Jiang Liu92d03cc2014-02-19 14:07:28 +0800476static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700477static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200478static void dmar_remove_one_dev_info(struct dmar_domain *domain,
479 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200480static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200481static void domain_context_clear(struct intel_iommu *iommu,
482 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800483static int domain_detach_iommu(struct dmar_domain *domain,
484 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700485
Suresh Siddhad3f13812011-08-23 17:05:25 -0700486#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800487int dmar_disabled = 0;
488#else
489int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700490#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800491
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200492int intel_iommu_enabled = 0;
493EXPORT_SYMBOL_GPL(intel_iommu_enabled);
494
David Woodhouse2d9e6672010-06-15 10:57:57 +0100495static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700496static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800497static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100498static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100499static int intel_iommu_ecs = 1;
500
501/* We only actually use ECS when PASID support (on the new bit 40)
502 * is also advertised. Some early implementations — the ones with
503 * PASID support on bit 28 — have issues even when we *only* use
504 * extended root/context tables. */
505#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
506 ecap_pasid(iommu->ecap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700507
David Woodhousec0771df2011-10-14 20:59:46 +0100508int intel_iommu_gfx_mapped;
509EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
510
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700511#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
512static DEFINE_SPINLOCK(device_domain_lock);
513static LIST_HEAD(device_domain_list);
514
Thierry Redingb22f6432014-06-27 09:03:12 +0200515static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100516
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200517static bool translation_pre_enabled(struct intel_iommu *iommu)
518{
519 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
520}
521
Joerg Roedel091d42e2015-06-12 11:56:10 +0200522static void clear_translation_pre_enabled(struct intel_iommu *iommu)
523{
524 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
525}
526
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200527static void init_translation_status(struct intel_iommu *iommu)
528{
529 u32 gsts;
530
531 gsts = readl(iommu->reg + DMAR_GSTS_REG);
532 if (gsts & DMA_GSTS_TES)
533 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
534}
535
Joerg Roedel00a77de2015-03-26 13:43:08 +0100536/* Convert generic 'struct iommu_domain to private struct dmar_domain */
537static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
538{
539 return container_of(dom, struct dmar_domain, domain);
540}
541
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700542static int __init intel_iommu_setup(char *str)
543{
544 if (!str)
545 return -EINVAL;
546 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800547 if (!strncmp(str, "on", 2)) {
548 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200549 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800550 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700551 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200552 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700553 } else if (!strncmp(str, "igfx_off", 8)) {
554 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200555 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700556 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200557 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700558 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800559 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200560 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800561 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100562 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200563 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100564 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100565 } else if (!strncmp(str, "ecs_off", 7)) {
566 printk(KERN_INFO
567 "Intel-IOMMU: disable extended context table support\n");
568 intel_iommu_ecs = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700569 }
570
571 str += strcspn(str, ",");
572 while (*str == ',')
573 str++;
574 }
575 return 0;
576}
577__setup("intel_iommu=", intel_iommu_setup);
578
579static struct kmem_cache *iommu_domain_cache;
580static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700581
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200582static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
583{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200584 struct dmar_domain **domains;
585 int idx = did >> 8;
586
587 domains = iommu->domains[idx];
588 if (!domains)
589 return NULL;
590
591 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200592}
593
594static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
595 struct dmar_domain *domain)
596{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200597 struct dmar_domain **domains;
598 int idx = did >> 8;
599
600 if (!iommu->domains[idx]) {
601 size_t size = 256 * sizeof(struct dmar_domain *);
602 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
603 }
604
605 domains = iommu->domains[idx];
606 if (WARN_ON(!domains))
607 return;
608 else
609 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200610}
611
Suresh Siddha4c923d42009-10-02 11:01:24 -0700612static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700613{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700614 struct page *page;
615 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700616
Suresh Siddha4c923d42009-10-02 11:01:24 -0700617 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
618 if (page)
619 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700620 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700621}
622
623static inline void free_pgtable_page(void *vaddr)
624{
625 free_page((unsigned long)vaddr);
626}
627
628static inline void *alloc_domain_mem(void)
629{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900630 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700631}
632
Kay, Allen M38717942008-09-09 18:37:29 +0300633static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700634{
635 kmem_cache_free(iommu_domain_cache, vaddr);
636}
637
638static inline void * alloc_devinfo_mem(void)
639{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900640 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700641}
642
643static inline void free_devinfo_mem(void *vaddr)
644{
645 kmem_cache_free(iommu_devinfo_cache, vaddr);
646}
647
Jiang Liuab8dfe22014-07-11 14:19:27 +0800648static inline int domain_type_is_vm(struct dmar_domain *domain)
649{
650 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
651}
652
Joerg Roedel28ccce02015-07-21 14:45:31 +0200653static inline int domain_type_is_si(struct dmar_domain *domain)
654{
655 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
656}
657
Jiang Liuab8dfe22014-07-11 14:19:27 +0800658static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
659{
660 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
661 DOMAIN_FLAG_STATIC_IDENTITY);
662}
Weidong Han1b573682008-12-08 15:34:06 +0800663
Jiang Liu162d1b12014-07-11 14:19:35 +0800664static inline int domain_pfn_supported(struct dmar_domain *domain,
665 unsigned long pfn)
666{
667 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
668
669 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
670}
671
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700672static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800673{
674 unsigned long sagaw;
675 int agaw = -1;
676
677 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700678 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800679 agaw >= 0; agaw--) {
680 if (test_bit(agaw, &sagaw))
681 break;
682 }
683
684 return agaw;
685}
686
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700687/*
688 * Calculate max SAGAW for each iommu.
689 */
690int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
691{
692 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
693}
694
695/*
696 * calculate agaw for each iommu.
697 * "SAGAW" may be different across iommus, use a default agaw, and
698 * get a supported less agaw for iommus that don't support the default agaw.
699 */
700int iommu_calculate_agaw(struct intel_iommu *iommu)
701{
702 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
703}
704
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700705/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800706static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
707{
708 int iommu_id;
709
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700710 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800711 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200712 for_each_domain_iommu(iommu_id, domain)
713 break;
714
Weidong Han8c11e792008-12-08 15:29:22 +0800715 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
716 return NULL;
717
718 return g_iommus[iommu_id];
719}
720
Weidong Han8e6040972008-12-08 15:49:06 +0800721static void domain_update_iommu_coherency(struct dmar_domain *domain)
722{
David Woodhoused0501962014-03-11 17:10:29 -0700723 struct dmar_drhd_unit *drhd;
724 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100725 bool found = false;
726 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800727
David Woodhoused0501962014-03-11 17:10:29 -0700728 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800729
Joerg Roedel29a27712015-07-21 17:17:12 +0200730 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100731 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800732 if (!ecap_coherent(g_iommus[i]->ecap)) {
733 domain->iommu_coherency = 0;
734 break;
735 }
Weidong Han8e6040972008-12-08 15:49:06 +0800736 }
David Woodhoused0501962014-03-11 17:10:29 -0700737 if (found)
738 return;
739
740 /* No hardware attached; use lowest common denominator */
741 rcu_read_lock();
742 for_each_active_iommu(iommu, drhd) {
743 if (!ecap_coherent(iommu->ecap)) {
744 domain->iommu_coherency = 0;
745 break;
746 }
747 }
748 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800749}
750
Jiang Liu161f6932014-07-11 14:19:37 +0800751static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100752{
Allen Kay8140a952011-10-14 12:32:17 -0700753 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800754 struct intel_iommu *iommu;
755 int ret = 1;
756
757 rcu_read_lock();
758 for_each_active_iommu(iommu, drhd) {
759 if (iommu != skip) {
760 if (!ecap_sc_support(iommu->ecap)) {
761 ret = 0;
762 break;
763 }
764 }
765 }
766 rcu_read_unlock();
767
768 return ret;
769}
770
771static int domain_update_iommu_superpage(struct intel_iommu *skip)
772{
773 struct dmar_drhd_unit *drhd;
774 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700775 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100776
777 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800778 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100779 }
780
Allen Kay8140a952011-10-14 12:32:17 -0700781 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800782 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700783 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800784 if (iommu != skip) {
785 mask &= cap_super_page_val(iommu->cap);
786 if (!mask)
787 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100788 }
789 }
Jiang Liu0e242612014-02-19 14:07:34 +0800790 rcu_read_unlock();
791
Jiang Liu161f6932014-07-11 14:19:37 +0800792 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100793}
794
Sheng Yang58c610b2009-03-18 15:33:05 +0800795/* Some capabilities may be different across iommus */
796static void domain_update_iommu_cap(struct dmar_domain *domain)
797{
798 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800799 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
800 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800801}
802
David Woodhouse03ecc322015-02-13 14:35:21 +0000803static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
804 u8 bus, u8 devfn, int alloc)
805{
806 struct root_entry *root = &iommu->root_entry[bus];
807 struct context_entry *context;
808 u64 *entry;
809
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200810 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100811 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000812 if (devfn >= 0x80) {
813 devfn -= 0x80;
814 entry = &root->hi;
815 }
816 devfn *= 2;
817 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000818 if (*entry & 1)
819 context = phys_to_virt(*entry & VTD_PAGE_MASK);
820 else {
821 unsigned long phy_addr;
822 if (!alloc)
823 return NULL;
824
825 context = alloc_pgtable_page(iommu->node);
826 if (!context)
827 return NULL;
828
829 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
830 phy_addr = virt_to_phys((void *)context);
831 *entry = phy_addr | 1;
832 __iommu_flush_cache(iommu, entry, sizeof(*entry));
833 }
834 return &context[devfn];
835}
836
David Woodhouse4ed6a542015-05-11 14:59:20 +0100837static int iommu_dummy(struct device *dev)
838{
839 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
840}
841
David Woodhouse156baca2014-03-09 14:00:57 -0700842static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800843{
844 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800845 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700846 struct device *tmp;
847 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800848 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800849 int i;
850
David Woodhouse4ed6a542015-05-11 14:59:20 +0100851 if (iommu_dummy(dev))
852 return NULL;
853
David Woodhouse156baca2014-03-09 14:00:57 -0700854 if (dev_is_pci(dev)) {
855 pdev = to_pci_dev(dev);
856 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100857 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700858 dev = &ACPI_COMPANION(dev)->dev;
859
Jiang Liu0e242612014-02-19 14:07:34 +0800860 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800861 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700862 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100863 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800864
Jiang Liub683b232014-02-19 14:07:32 +0800865 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700866 drhd->devices_cnt, i, tmp) {
867 if (tmp == dev) {
868 *bus = drhd->devices[i].bus;
869 *devfn = drhd->devices[i].devfn;
870 goto out;
871 }
872
873 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000874 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700875
876 ptmp = to_pci_dev(tmp);
877 if (ptmp->subordinate &&
878 ptmp->subordinate->number <= pdev->bus->number &&
879 ptmp->subordinate->busn_res.end >= pdev->bus->number)
880 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100881 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800882
David Woodhouse156baca2014-03-09 14:00:57 -0700883 if (pdev && drhd->include_all) {
884 got_pdev:
885 *bus = pdev->bus->number;
886 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800887 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700888 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800889 }
Jiang Liub683b232014-02-19 14:07:32 +0800890 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700891 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800892 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800893
Jiang Liub683b232014-02-19 14:07:32 +0800894 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800895}
896
Weidong Han5331fe62008-12-08 23:00:00 +0800897static void domain_flush_cache(struct dmar_domain *domain,
898 void *addr, int size)
899{
900 if (!domain->iommu_coherency)
901 clflush_cache_range(addr, size);
902}
903
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700904static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
905{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700906 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000907 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700908 unsigned long flags;
909
910 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000911 context = iommu_context_addr(iommu, bus, devfn, 0);
912 if (context)
913 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700914 spin_unlock_irqrestore(&iommu->lock, flags);
915 return ret;
916}
917
918static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
919{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700920 struct context_entry *context;
921 unsigned long flags;
922
923 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000924 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700925 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000926 context_clear_entry(context);
927 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700928 }
929 spin_unlock_irqrestore(&iommu->lock, flags);
930}
931
932static void free_context_table(struct intel_iommu *iommu)
933{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700934 int i;
935 unsigned long flags;
936 struct context_entry *context;
937
938 spin_lock_irqsave(&iommu->lock, flags);
939 if (!iommu->root_entry) {
940 goto out;
941 }
942 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000943 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700944 if (context)
945 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000946
David Woodhousec83b2f22015-06-12 10:15:49 +0100947 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000948 continue;
949
950 context = iommu_context_addr(iommu, i, 0x80, 0);
951 if (context)
952 free_pgtable_page(context);
953
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700954 }
955 free_pgtable_page(iommu->root_entry);
956 iommu->root_entry = NULL;
957out:
958 spin_unlock_irqrestore(&iommu->lock, flags);
959}
960
David Woodhouseb026fd22009-06-28 10:37:25 +0100961static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000962 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700963{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700964 struct dma_pte *parent, *pte = NULL;
965 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700966 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967
968 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200969
Jiang Liu162d1b12014-07-11 14:19:35 +0800970 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +0200971 /* Address beyond IOMMU's addressing capabilities. */
972 return NULL;
973
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700974 parent = domain->pgd;
975
David Woodhouse5cf0a762014-03-19 16:07:49 +0000976 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700977 void *tmp_page;
978
David Woodhouseb026fd22009-06-28 10:37:25 +0100979 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700980 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000981 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100982 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000983 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700984 break;
985
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000986 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100987 uint64_t pteval;
988
Suresh Siddha4c923d42009-10-02 11:01:24 -0700989 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700990
David Woodhouse206a73c2009-07-01 19:30:28 +0100991 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700992 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100993
David Woodhousec85994e2009-07-01 19:21:24 +0100994 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400995 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +0800996 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +0100997 /* Someone else set it while we were thinking; use theirs. */
998 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +0800999 else
David Woodhousec85994e2009-07-01 19:21:24 +01001000 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001001 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001002 if (level == 1)
1003 break;
1004
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001005 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001006 level--;
1007 }
1008
David Woodhouse5cf0a762014-03-19 16:07:49 +00001009 if (!*target_level)
1010 *target_level = level;
1011
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001012 return pte;
1013}
1014
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001015
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001017static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1018 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001019 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001020{
1021 struct dma_pte *parent, *pte = NULL;
1022 int total = agaw_to_level(domain->agaw);
1023 int offset;
1024
1025 parent = domain->pgd;
1026 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001027 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001028 pte = &parent[offset];
1029 if (level == total)
1030 return pte;
1031
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001032 if (!dma_pte_present(pte)) {
1033 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001034 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001035 }
1036
Yijing Wange16922a2014-05-20 20:37:51 +08001037 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001038 *large_page = total;
1039 return pte;
1040 }
1041
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001042 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043 total--;
1044 }
1045 return NULL;
1046}
1047
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001048/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001049static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +01001050 unsigned long start_pfn,
1051 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001052{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001053 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001054 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001055
Jiang Liu162d1b12014-07-11 14:19:35 +08001056 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1057 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001058 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001059
David Woodhouse04b18e62009-06-27 19:15:01 +01001060 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001061 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001062 large_page = 1;
1063 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001064 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001065 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001066 continue;
1067 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001068 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001069 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001070 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001071 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001072 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1073
David Woodhouse310a5ab2009-06-28 18:52:20 +01001074 domain_flush_cache(domain, first_pte,
1075 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001076
1077 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001078}
1079
Alex Williamson3269ee02013-06-15 10:27:19 -06001080static void dma_pte_free_level(struct dmar_domain *domain, int level,
1081 struct dma_pte *pte, unsigned long pfn,
1082 unsigned long start_pfn, unsigned long last_pfn)
1083{
1084 pfn = max(start_pfn, pfn);
1085 pte = &pte[pfn_level_offset(pfn, level)];
1086
1087 do {
1088 unsigned long level_pfn;
1089 struct dma_pte *level_pte;
1090
1091 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1092 goto next;
1093
1094 level_pfn = pfn & level_mask(level - 1);
1095 level_pte = phys_to_virt(dma_pte_addr(pte));
1096
1097 if (level > 2)
1098 dma_pte_free_level(domain, level - 1, level_pte,
1099 level_pfn, start_pfn, last_pfn);
1100
1101 /* If range covers entire pagetable, free it */
1102 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001103 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001104 dma_clear_pte(pte);
1105 domain_flush_cache(domain, pte, sizeof(*pte));
1106 free_pgtable_page(level_pte);
1107 }
1108next:
1109 pfn += level_size(level);
1110 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1111}
1112
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001113/* free page table pages. last level pte should already be cleared */
1114static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001115 unsigned long start_pfn,
1116 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001117{
Jiang Liu162d1b12014-07-11 14:19:35 +08001118 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1119 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001120 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001121
Jiang Liud41a4ad2014-07-11 14:19:34 +08001122 dma_pte_clear_range(domain, start_pfn, last_pfn);
1123
David Woodhousef3a0a522009-06-30 03:40:07 +01001124 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001125 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1126 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001127
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001128 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001129 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130 free_pgtable_page(domain->pgd);
1131 domain->pgd = NULL;
1132 }
1133}
1134
David Woodhouseea8ea462014-03-05 17:09:32 +00001135/* When a page at a given level is being unlinked from its parent, we don't
1136 need to *modify* it at all. All we need to do is make a list of all the
1137 pages which can be freed just as soon as we've flushed the IOTLB and we
1138 know the hardware page-walk will no longer touch them.
1139 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1140 be freed. */
1141static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1142 int level, struct dma_pte *pte,
1143 struct page *freelist)
1144{
1145 struct page *pg;
1146
1147 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1148 pg->freelist = freelist;
1149 freelist = pg;
1150
1151 if (level == 1)
1152 return freelist;
1153
Jiang Liuadeb2592014-04-09 10:20:39 +08001154 pte = page_address(pg);
1155 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001156 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1157 freelist = dma_pte_list_pagetables(domain, level - 1,
1158 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001159 pte++;
1160 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001161
1162 return freelist;
1163}
1164
1165static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1166 struct dma_pte *pte, unsigned long pfn,
1167 unsigned long start_pfn,
1168 unsigned long last_pfn,
1169 struct page *freelist)
1170{
1171 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1172
1173 pfn = max(start_pfn, pfn);
1174 pte = &pte[pfn_level_offset(pfn, level)];
1175
1176 do {
1177 unsigned long level_pfn;
1178
1179 if (!dma_pte_present(pte))
1180 goto next;
1181
1182 level_pfn = pfn & level_mask(level);
1183
1184 /* If range covers entire pagetable, free it */
1185 if (start_pfn <= level_pfn &&
1186 last_pfn >= level_pfn + level_size(level) - 1) {
1187 /* These suborbinate page tables are going away entirely. Don't
1188 bother to clear them; we're just going to *free* them. */
1189 if (level > 1 && !dma_pte_superpage(pte))
1190 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1191
1192 dma_clear_pte(pte);
1193 if (!first_pte)
1194 first_pte = pte;
1195 last_pte = pte;
1196 } else if (level > 1) {
1197 /* Recurse down into a level that isn't *entirely* obsolete */
1198 freelist = dma_pte_clear_level(domain, level - 1,
1199 phys_to_virt(dma_pte_addr(pte)),
1200 level_pfn, start_pfn, last_pfn,
1201 freelist);
1202 }
1203next:
1204 pfn += level_size(level);
1205 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1206
1207 if (first_pte)
1208 domain_flush_cache(domain, first_pte,
1209 (void *)++last_pte - (void *)first_pte);
1210
1211 return freelist;
1212}
1213
1214/* We can't just free the pages because the IOMMU may still be walking
1215 the page tables, and may have cached the intermediate levels. The
1216 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001217static struct page *domain_unmap(struct dmar_domain *domain,
1218 unsigned long start_pfn,
1219 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001220{
David Woodhouseea8ea462014-03-05 17:09:32 +00001221 struct page *freelist = NULL;
1222
Jiang Liu162d1b12014-07-11 14:19:35 +08001223 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1224 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001225 BUG_ON(start_pfn > last_pfn);
1226
1227 /* we don't need lock here; nobody else touches the iova range */
1228 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1229 domain->pgd, 0, start_pfn, last_pfn, NULL);
1230
1231 /* free pgd */
1232 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1233 struct page *pgd_page = virt_to_page(domain->pgd);
1234 pgd_page->freelist = freelist;
1235 freelist = pgd_page;
1236
1237 domain->pgd = NULL;
1238 }
1239
1240 return freelist;
1241}
1242
Joerg Roedelb6904202015-08-13 11:32:18 +02001243static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001244{
1245 struct page *pg;
1246
1247 while ((pg = freelist)) {
1248 freelist = pg->freelist;
1249 free_pgtable_page(page_address(pg));
1250 }
1251}
1252
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001253/* iommu handling */
1254static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1255{
1256 struct root_entry *root;
1257 unsigned long flags;
1258
Suresh Siddha4c923d42009-10-02 11:01:24 -07001259 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001260 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001261 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001262 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001263 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001264 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001265
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001266 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001267
1268 spin_lock_irqsave(&iommu->lock, flags);
1269 iommu->root_entry = root;
1270 spin_unlock_irqrestore(&iommu->lock, flags);
1271
1272 return 0;
1273}
1274
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001275static void iommu_set_root_entry(struct intel_iommu *iommu)
1276{
David Woodhouse03ecc322015-02-13 14:35:21 +00001277 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001278 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001279 unsigned long flag;
1280
David Woodhouse03ecc322015-02-13 14:35:21 +00001281 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001282 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001283 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001284
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001285 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001286 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001287
David Woodhousec416daa2009-05-10 20:30:58 +01001288 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001289
1290 /* Make sure hardware complete it */
1291 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001292 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001293
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001294 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001295}
1296
1297static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1298{
1299 u32 val;
1300 unsigned long flag;
1301
David Woodhouse9af88142009-02-13 23:18:03 +00001302 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001303 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001304
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001305 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001306 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307
1308 /* Make sure hardware complete it */
1309 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001310 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001311
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001312 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001313}
1314
1315/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001316static void __iommu_flush_context(struct intel_iommu *iommu,
1317 u16 did, u16 source_id, u8 function_mask,
1318 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319{
1320 u64 val = 0;
1321 unsigned long flag;
1322
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001323 switch (type) {
1324 case DMA_CCMD_GLOBAL_INVL:
1325 val = DMA_CCMD_GLOBAL_INVL;
1326 break;
1327 case DMA_CCMD_DOMAIN_INVL:
1328 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1329 break;
1330 case DMA_CCMD_DEVICE_INVL:
1331 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1332 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1333 break;
1334 default:
1335 BUG();
1336 }
1337 val |= DMA_CCMD_ICC;
1338
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001339 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001340 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1341
1342 /* Make sure hardware complete it */
1343 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1344 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1345
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001346 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001347}
1348
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001349/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001350static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1351 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001352{
1353 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1354 u64 val = 0, val_iva = 0;
1355 unsigned long flag;
1356
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357 switch (type) {
1358 case DMA_TLB_GLOBAL_FLUSH:
1359 /* global flush doesn't need set IVA_REG */
1360 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1361 break;
1362 case DMA_TLB_DSI_FLUSH:
1363 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1364 break;
1365 case DMA_TLB_PSI_FLUSH:
1366 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001367 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001368 val_iva = size_order | addr;
1369 break;
1370 default:
1371 BUG();
1372 }
1373 /* Note: set drain read/write */
1374#if 0
1375 /*
1376 * This is probably to be super secure.. Looks like we can
1377 * ignore it without any impact.
1378 */
1379 if (cap_read_drain(iommu->cap))
1380 val |= DMA_TLB_READ_DRAIN;
1381#endif
1382 if (cap_write_drain(iommu->cap))
1383 val |= DMA_TLB_WRITE_DRAIN;
1384
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001385 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001386 /* Note: Only uses first TLB reg currently */
1387 if (val_iva)
1388 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1389 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1390
1391 /* Make sure hardware complete it */
1392 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1393 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1394
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001395 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001396
1397 /* check IOTLB invalidation granularity */
1398 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001399 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001401 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001402 (unsigned long long)DMA_TLB_IIRG(type),
1403 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001404}
1405
David Woodhouse64ae8922014-03-09 12:52:30 -07001406static struct device_domain_info *
1407iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1408 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001409{
Quentin Lambert2f119c72015-02-06 10:59:53 +01001410 bool found = false;
Yu Zhao93a23a72009-05-18 13:51:37 +08001411 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001412 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001413
Joerg Roedel55d94042015-07-22 16:50:40 +02001414 assert_spin_locked(&device_domain_lock);
1415
Yu Zhao93a23a72009-05-18 13:51:37 +08001416 if (!ecap_dev_iotlb_support(iommu->ecap))
1417 return NULL;
1418
1419 if (!iommu->qi)
1420 return NULL;
1421
Yu Zhao93a23a72009-05-18 13:51:37 +08001422 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001423 if (info->iommu == iommu && info->bus == bus &&
1424 info->devfn == devfn) {
Quentin Lambert2f119c72015-02-06 10:59:53 +01001425 found = true;
Yu Zhao93a23a72009-05-18 13:51:37 +08001426 break;
1427 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001428
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001429 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001430 return NULL;
1431
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001432 pdev = to_pci_dev(info->dev);
1433
1434 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001435 return NULL;
1436
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001437 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001438 return NULL;
1439
Yu Zhao93a23a72009-05-18 13:51:37 +08001440 return info;
1441}
1442
1443static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1444{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001445 struct pci_dev *pdev;
1446
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001447 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001448 return;
1449
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001450 pdev = to_pci_dev(info->dev);
1451 if (pci_enable_ats(pdev, VTD_PAGE_SHIFT))
1452 return;
1453
1454 info->ats.enabled = 1;
1455 info->ats.qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001456}
1457
1458static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1459{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001460 if (!info->ats.enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001461 return;
1462
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001463 pci_disable_ats(to_pci_dev(info->dev));
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001464 info->ats.enabled = 0;
Yu Zhao93a23a72009-05-18 13:51:37 +08001465}
1466
1467static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1468 u64 addr, unsigned mask)
1469{
1470 u16 sid, qdep;
1471 unsigned long flags;
1472 struct device_domain_info *info;
1473
1474 spin_lock_irqsave(&device_domain_lock, flags);
1475 list_for_each_entry(info, &domain->devices, link) {
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001476 if (!info->ats.enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001477 continue;
1478
1479 sid = info->bus << 8 | info->devfn;
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001480 qdep = info->ats.qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001481 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1482 }
1483 spin_unlock_irqrestore(&device_domain_lock, flags);
1484}
1485
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001486static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1487 struct dmar_domain *domain,
1488 unsigned long pfn, unsigned int pages,
1489 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001490{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001491 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001492 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001493 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001494
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001495 BUG_ON(pages == 0);
1496
David Woodhouseea8ea462014-03-05 17:09:32 +00001497 if (ih)
1498 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001499 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001500 * Fallback to domain selective flush if no PSI support or the size is
1501 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001502 * PSI requires page size to be 2 ^ x, and the base address is naturally
1503 * aligned to the size
1504 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001505 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1506 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001507 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001508 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001509 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001510 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001511
1512 /*
Nadav Amit82653632010-04-01 13:24:40 +03001513 * In caching mode, changes of pages from non-present to present require
1514 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001515 */
Nadav Amit82653632010-04-01 13:24:40 +03001516 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001517 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1518 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001519}
1520
mark grossf8bab732008-02-08 04:18:38 -08001521static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1522{
1523 u32 pmen;
1524 unsigned long flags;
1525
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001526 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001527 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1528 pmen &= ~DMA_PMEN_EPM;
1529 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1530
1531 /* wait for the protected region status bit to clear */
1532 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1533 readl, !(pmen & DMA_PMEN_PRS), pmen);
1534
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001535 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001536}
1537
Jiang Liu2a41cce2014-07-11 14:19:33 +08001538static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001539{
1540 u32 sts;
1541 unsigned long flags;
1542
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001543 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001544 iommu->gcmd |= DMA_GCMD_TE;
1545 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001546
1547 /* Make sure hardware complete it */
1548 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001549 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001550
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001551 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001552}
1553
Jiang Liu2a41cce2014-07-11 14:19:33 +08001554static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001555{
1556 u32 sts;
1557 unsigned long flag;
1558
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001559 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001560 iommu->gcmd &= ~DMA_GCMD_TE;
1561 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1562
1563 /* Make sure hardware complete it */
1564 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001565 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001566
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001567 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001568}
1569
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001570
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001571static int iommu_init_domains(struct intel_iommu *iommu)
1572{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001573 u32 ndomains, nlongs;
1574 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001575
1576 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001577 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001578 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001579 nlongs = BITS_TO_LONGS(ndomains);
1580
Donald Dutile94a91b502009-08-20 16:51:34 -04001581 spin_lock_init(&iommu->lock);
1582
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001583 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1584 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001585 pr_err("%s: Allocating domain id array failed\n",
1586 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001587 return -ENOMEM;
1588 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001589
1590 size = ((ndomains >> 8) + 1) * sizeof(struct dmar_domain **);
1591 iommu->domains = kzalloc(size, GFP_KERNEL);
1592
1593 if (iommu->domains) {
1594 size = 256 * sizeof(struct dmar_domain *);
1595 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1596 }
1597
1598 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001599 pr_err("%s: Allocating domain array failed\n",
1600 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001601 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001602 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001603 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001604 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001605 return -ENOMEM;
1606 }
1607
Joerg Roedel8bf47812015-07-21 10:41:21 +02001608
1609
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001610 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001611 * If Caching mode is set, then invalid translations are tagged
1612 * with domain-id 0, hence we need to pre-allocate it. We also
1613 * use domain-id 0 as a marker for non-allocated domain-id, so
1614 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001616 set_bit(0, iommu->domain_ids);
1617
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001618 return 0;
1619}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001620
Jiang Liuffebeb42014-11-09 22:48:02 +08001621static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001622{
Joerg Roedel29a27712015-07-21 17:17:12 +02001623 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001624 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001625
Joerg Roedel29a27712015-07-21 17:17:12 +02001626 if (!iommu->domains || !iommu->domain_ids)
1627 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001628
Joerg Roedel55d94042015-07-22 16:50:40 +02001629 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001630 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1631 struct dmar_domain *domain;
1632
1633 if (info->iommu != iommu)
1634 continue;
1635
1636 if (!info->dev || !info->domain)
1637 continue;
1638
1639 domain = info->domain;
1640
Joerg Roedele6de0f82015-07-22 16:30:36 +02001641 dmar_remove_one_dev_info(domain, info->dev);
Joerg Roedel29a27712015-07-21 17:17:12 +02001642
1643 if (!domain_type_is_vm_or_si(domain))
1644 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001645 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001646 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001647
1648 if (iommu->gcmd & DMA_GCMD_TE)
1649 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001650}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001651
Jiang Liuffebeb42014-11-09 22:48:02 +08001652static void free_dmar_iommu(struct intel_iommu *iommu)
1653{
1654 if ((iommu->domains) && (iommu->domain_ids)) {
Joerg Roedel8bf47812015-07-21 10:41:21 +02001655 int elems = (cap_ndoms(iommu->cap) >> 8) + 1;
1656 int i;
1657
1658 for (i = 0; i < elems; i++)
1659 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001660 kfree(iommu->domains);
1661 kfree(iommu->domain_ids);
1662 iommu->domains = NULL;
1663 iommu->domain_ids = NULL;
1664 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001665
Weidong Hand9630fe2008-12-08 11:06:32 +08001666 g_iommus[iommu->seq_id] = NULL;
1667
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001668 /* free context mapping */
1669 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001670}
1671
Jiang Liuab8dfe22014-07-11 14:19:27 +08001672static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001674 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001675
1676 domain = alloc_domain_mem();
1677 if (!domain)
1678 return NULL;
1679
Jiang Liuab8dfe22014-07-11 14:19:27 +08001680 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001681 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001682 domain->flags = flags;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001683 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001684
1685 return domain;
1686}
1687
Joerg Roedeld160aca2015-07-22 11:52:53 +02001688/* Must be called with iommu->lock */
1689static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001690 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001691{
Jiang Liu44bde612014-07-11 14:19:29 +08001692 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001693 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001694
Joerg Roedel55d94042015-07-22 16:50:40 +02001695 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001696 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001697
Joerg Roedel29a27712015-07-21 17:17:12 +02001698 domain->iommu_refcnt[iommu->seq_id] += 1;
1699 domain->iommu_count += 1;
1700 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001701 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001702 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1703
1704 if (num >= ndomains) {
1705 pr_err("%s: No free domain ids\n", iommu->name);
1706 domain->iommu_refcnt[iommu->seq_id] -= 1;
1707 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001708 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001709 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710
Joerg Roedeld160aca2015-07-22 11:52:53 +02001711 set_bit(num, iommu->domain_ids);
1712 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001713
Joerg Roedeld160aca2015-07-22 11:52:53 +02001714 domain->iommu_did[iommu->seq_id] = num;
1715 domain->nid = iommu->node;
1716
Jiang Liufb170fb2014-07-11 14:19:28 +08001717 domain_update_iommu_cap(domain);
1718 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001719
Joerg Roedel55d94042015-07-22 16:50:40 +02001720 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001721}
1722
1723static int domain_detach_iommu(struct dmar_domain *domain,
1724 struct intel_iommu *iommu)
1725{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001726 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001727
Joerg Roedel55d94042015-07-22 16:50:40 +02001728 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001729 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001730
Joerg Roedel29a27712015-07-21 17:17:12 +02001731 domain->iommu_refcnt[iommu->seq_id] -= 1;
1732 count = --domain->iommu_count;
1733 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001734 num = domain->iommu_did[iommu->seq_id];
1735 clear_bit(num, iommu->domain_ids);
1736 set_iommu_domain(iommu, num, NULL);
1737
Jiang Liufb170fb2014-07-11 14:19:28 +08001738 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001739 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001740 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001741
1742 return count;
1743}
1744
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001745static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001746static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001747
Joseph Cihula51a63e62011-03-21 11:04:24 -07001748static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001749{
1750 struct pci_dev *pdev = NULL;
1751 struct iova *iova;
1752 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001753
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001754 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1755 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001756
Mark Gross8a443df2008-03-04 14:59:31 -08001757 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1758 &reserved_rbtree_key);
1759
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001760 /* IOAPIC ranges shouldn't be accessed by DMA */
1761 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1762 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001763 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001764 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001765 return -ENODEV;
1766 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001767
1768 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1769 for_each_pci_dev(pdev) {
1770 struct resource *r;
1771
1772 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1773 r = &pdev->resource[i];
1774 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1775 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001776 iova = reserve_iova(&reserved_iova_list,
1777 IOVA_PFN(r->start),
1778 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001779 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001780 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001781 return -ENODEV;
1782 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001783 }
1784 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001785 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001786}
1787
1788static void domain_reserve_special_ranges(struct dmar_domain *domain)
1789{
1790 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1791}
1792
1793static inline int guestwidth_to_adjustwidth(int gaw)
1794{
1795 int agaw;
1796 int r = (gaw - 12) % 9;
1797
1798 if (r == 0)
1799 agaw = gaw;
1800 else
1801 agaw = gaw + 9 - r;
1802 if (agaw > 64)
1803 agaw = 64;
1804 return agaw;
1805}
1806
Joerg Roedeldc534b22015-07-22 12:44:02 +02001807static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1808 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001809{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001810 int adjust_width, agaw;
1811 unsigned long sagaw;
1812
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001813 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1814 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001815 domain_reserve_special_ranges(domain);
1816
1817 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001818 if (guest_width > cap_mgaw(iommu->cap))
1819 guest_width = cap_mgaw(iommu->cap);
1820 domain->gaw = guest_width;
1821 adjust_width = guestwidth_to_adjustwidth(guest_width);
1822 agaw = width_to_agaw(adjust_width);
1823 sagaw = cap_sagaw(iommu->cap);
1824 if (!test_bit(agaw, &sagaw)) {
1825 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001826 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001827 agaw = find_next_bit(&sagaw, 5, agaw);
1828 if (agaw >= 5)
1829 return -ENODEV;
1830 }
1831 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001832
Weidong Han8e6040972008-12-08 15:49:06 +08001833 if (ecap_coherent(iommu->ecap))
1834 domain->iommu_coherency = 1;
1835 else
1836 domain->iommu_coherency = 0;
1837
Sheng Yang58c610b2009-03-18 15:33:05 +08001838 if (ecap_sc_support(iommu->ecap))
1839 domain->iommu_snooping = 1;
1840 else
1841 domain->iommu_snooping = 0;
1842
David Woodhouse214e39a2014-03-19 10:38:49 +00001843 if (intel_iommu_superpage)
1844 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1845 else
1846 domain->iommu_superpage = 0;
1847
Suresh Siddha4c923d42009-10-02 11:01:24 -07001848 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001849
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001850 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001851 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001852 if (!domain->pgd)
1853 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001854 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001855 return 0;
1856}
1857
1858static void domain_exit(struct dmar_domain *domain)
1859{
David Woodhouseea8ea462014-03-05 17:09:32 +00001860 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001861
1862 /* Domain 0 is reserved, so dont process it */
1863 if (!domain)
1864 return;
1865
Alex Williamson7b668352011-05-24 12:02:41 +01001866 /* Flush any lazy unmaps that may reference this domain */
1867 if (!intel_iommu_strict)
1868 flush_unmaps_timeout(0);
1869
Joerg Roedeld160aca2015-07-22 11:52:53 +02001870 /* Remove associated devices and clear attached or cached domains */
1871 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001873 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001874
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001875 /* destroy iovas */
1876 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877
David Woodhouseea8ea462014-03-05 17:09:32 +00001878 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879
David Woodhouseea8ea462014-03-05 17:09:32 +00001880 dma_free_pagelist(freelist);
1881
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001882 free_domain_mem(domain);
1883}
1884
David Woodhouse64ae8922014-03-09 12:52:30 -07001885static int domain_context_mapping_one(struct dmar_domain *domain,
1886 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001887 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001888{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001889 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02001890 int translation = CONTEXT_TT_MULTI_LEVEL;
1891 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001892 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001893 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001894 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02001895 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02001896
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001897 WARN_ON(did == 0);
1898
Joerg Roedel28ccce02015-07-21 14:45:31 +02001899 if (hw_pass_through && domain_type_is_si(domain))
1900 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901
1902 pr_debug("Set context mapping for %02x:%02x.%d\n",
1903 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001904
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001905 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08001906
Joerg Roedel55d94042015-07-22 16:50:40 +02001907 spin_lock_irqsave(&device_domain_lock, flags);
1908 spin_lock(&iommu->lock);
1909
1910 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00001911 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001912 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02001913 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001914
Joerg Roedel55d94042015-07-22 16:50:40 +02001915 ret = 0;
1916 if (context_present(context))
1917 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02001918
Weidong Hanea6606b2008-12-08 23:08:15 +08001919 pgd = domain->pgd;
1920
Joerg Roedelde24e552015-07-21 14:53:04 +02001921 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001922 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08001923
Joerg Roedelde24e552015-07-21 14:53:04 +02001924 /*
1925 * Skip top levels of page tables for iommu which has less agaw
1926 * than default. Unnecessary for PT mode.
1927 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001928 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02001929 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02001930 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02001931 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02001932 if (!dma_pte_present(pgd))
1933 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02001934 }
1935
David Woodhouse64ae8922014-03-09 12:52:30 -07001936 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001937 translation = info ? CONTEXT_TT_DEV_IOTLB :
1938 CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02001939
Yu Zhao93a23a72009-05-18 13:51:37 +08001940 context_set_address_root(context, virt_to_phys(pgd));
1941 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02001942 } else {
1943 /*
1944 * In pass through mode, AW must be programmed to
1945 * indicate the largest AGAW value supported by
1946 * hardware. And ASR is ignored by hardware.
1947 */
1948 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001949 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001950
1951 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001952 context_set_fault_enable(context);
1953 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001954 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001955
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001956 /*
1957 * It's a non-present to present mapping. If hardware doesn't cache
1958 * non-present entry we only need to flush the write-buffer. If the
1959 * _does_ cache non-present entries, then it does so in the special
1960 * domain #0, which we have to flush:
1961 */
1962 if (cap_caching_mode(iommu->cap)) {
1963 iommu->flush.flush_context(iommu, 0,
1964 (((u16)bus) << 8) | devfn,
1965 DMA_CCMD_MASK_NOBIT,
1966 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001967 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001968 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001969 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001970 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001971 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08001972
Joerg Roedel55d94042015-07-22 16:50:40 +02001973 ret = 0;
1974
1975out_unlock:
1976 spin_unlock(&iommu->lock);
1977 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08001978
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001979 return 0;
1980}
1981
Alex Williamson579305f2014-07-03 09:51:43 -06001982struct domain_context_mapping_data {
1983 struct dmar_domain *domain;
1984 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06001985};
1986
1987static int domain_context_mapping_cb(struct pci_dev *pdev,
1988 u16 alias, void *opaque)
1989{
1990 struct domain_context_mapping_data *data = opaque;
1991
1992 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001993 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06001994}
1995
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001996static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02001997domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001998{
David Woodhouse64ae8922014-03-09 12:52:30 -07001999 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002000 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002001 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002002
David Woodhousee1f167f2014-03-09 15:24:46 -07002003 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002004 if (!iommu)
2005 return -ENODEV;
2006
Alex Williamson579305f2014-07-03 09:51:43 -06002007 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002008 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002009
2010 data.domain = domain;
2011 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002012
2013 return pci_for_each_dma_alias(to_pci_dev(dev),
2014 &domain_context_mapping_cb, &data);
2015}
2016
2017static int domain_context_mapped_cb(struct pci_dev *pdev,
2018 u16 alias, void *opaque)
2019{
2020 struct intel_iommu *iommu = opaque;
2021
2022 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002023}
2024
David Woodhousee1f167f2014-03-09 15:24:46 -07002025static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002026{
Weidong Han5331fe62008-12-08 23:00:00 +08002027 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002028 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002029
David Woodhousee1f167f2014-03-09 15:24:46 -07002030 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002031 if (!iommu)
2032 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002033
Alex Williamson579305f2014-07-03 09:51:43 -06002034 if (!dev_is_pci(dev))
2035 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002036
Alex Williamson579305f2014-07-03 09:51:43 -06002037 return !pci_for_each_dma_alias(to_pci_dev(dev),
2038 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002039}
2040
Fenghua Yuf5329592009-08-04 15:09:37 -07002041/* Returns a number of VTD pages, but aligned to MM page size */
2042static inline unsigned long aligned_nrpages(unsigned long host_addr,
2043 size_t size)
2044{
2045 host_addr &= ~PAGE_MASK;
2046 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2047}
2048
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002049/* Return largest possible superpage level for a given mapping */
2050static inline int hardware_largepage_caps(struct dmar_domain *domain,
2051 unsigned long iov_pfn,
2052 unsigned long phy_pfn,
2053 unsigned long pages)
2054{
2055 int support, level = 1;
2056 unsigned long pfnmerge;
2057
2058 support = domain->iommu_superpage;
2059
2060 /* To use a large page, the virtual *and* physical addresses
2061 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2062 of them will mean we have to use smaller pages. So just
2063 merge them and check both at once. */
2064 pfnmerge = iov_pfn | phy_pfn;
2065
2066 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2067 pages >>= VTD_STRIDE_SHIFT;
2068 if (!pages)
2069 break;
2070 pfnmerge >>= VTD_STRIDE_SHIFT;
2071 level++;
2072 support--;
2073 }
2074 return level;
2075}
2076
David Woodhouse9051aa02009-06-29 12:30:54 +01002077static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2078 struct scatterlist *sg, unsigned long phys_pfn,
2079 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002080{
2081 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002082 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002083 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002084 unsigned int largepage_lvl = 0;
2085 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002086
Jiang Liu162d1b12014-07-11 14:19:35 +08002087 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002088
2089 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2090 return -EINVAL;
2091
2092 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2093
Jiang Liucc4f14a2014-11-26 09:42:10 +08002094 if (!sg) {
2095 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002096 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2097 }
2098
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002099 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002100 uint64_t tmp;
2101
David Woodhousee1605492009-06-29 11:17:38 +01002102 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002103 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002104 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2105 sg->dma_length = sg->length;
Dan Williamsdb0fa0c2015-08-17 08:13:26 -06002106 pteval = (sg_phys(sg) & PAGE_MASK) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002107 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002108 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002109
David Woodhousee1605492009-06-29 11:17:38 +01002110 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002111 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2112
David Woodhouse5cf0a762014-03-19 16:07:49 +00002113 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002114 if (!pte)
2115 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002116 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002117 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002118 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002119 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2120 /*
2121 * Ensure that old small page tables are
2122 * removed to make room for superpage,
2123 * if they exist.
2124 */
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002125 dma_pte_free_pagetable(domain, iov_pfn,
Jiang Liud41a4ad2014-07-11 14:19:34 +08002126 iov_pfn + lvl_pages - 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002127 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002128 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002129 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002130
David Woodhousee1605492009-06-29 11:17:38 +01002131 }
2132 /* We don't need lock here, nobody else
2133 * touches the iova range
2134 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002135 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002136 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002137 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002138 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2139 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002140 if (dumps) {
2141 dumps--;
2142 debug_dma_dump_mappings(NULL);
2143 }
2144 WARN_ON(1);
2145 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002146
2147 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2148
2149 BUG_ON(nr_pages < lvl_pages);
2150 BUG_ON(sg_res < lvl_pages);
2151
2152 nr_pages -= lvl_pages;
2153 iov_pfn += lvl_pages;
2154 phys_pfn += lvl_pages;
2155 pteval += lvl_pages * VTD_PAGE_SIZE;
2156 sg_res -= lvl_pages;
2157
2158 /* If the next PTE would be the first in a new page, then we
2159 need to flush the cache on the entries we've just written.
2160 And then we'll need to recalculate 'pte', so clear it and
2161 let it get set again in the if (!pte) block above.
2162
2163 If we're done (!nr_pages) we need to flush the cache too.
2164
2165 Also if we've been setting superpages, we may need to
2166 recalculate 'pte' and switch back to smaller pages for the
2167 end of the mapping, if the trailing size is not enough to
2168 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002169 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002170 if (!nr_pages || first_pte_in_page(pte) ||
2171 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002172 domain_flush_cache(domain, first_pte,
2173 (void *)pte - (void *)first_pte);
2174 pte = NULL;
2175 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002176
2177 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002178 sg = sg_next(sg);
2179 }
2180 return 0;
2181}
2182
David Woodhouse9051aa02009-06-29 12:30:54 +01002183static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2184 struct scatterlist *sg, unsigned long nr_pages,
2185 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002186{
David Woodhouse9051aa02009-06-29 12:30:54 +01002187 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2188}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002189
David Woodhouse9051aa02009-06-29 12:30:54 +01002190static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2191 unsigned long phys_pfn, unsigned long nr_pages,
2192 int prot)
2193{
2194 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002195}
2196
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002197static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002198{
Weidong Hanc7151a82008-12-08 22:51:37 +08002199 if (!iommu)
2200 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002201
2202 clear_context_table(iommu, bus, devfn);
2203 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002204 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002205 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002206}
2207
David Woodhouse109b9b02012-05-25 17:43:02 +01002208static inline void unlink_domain_info(struct device_domain_info *info)
2209{
2210 assert_spin_locked(&device_domain_lock);
2211 list_del(&info->link);
2212 list_del(&info->global);
2213 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002214 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002215}
2216
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002217static void domain_remove_dev_info(struct dmar_domain *domain)
2218{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002219 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002220 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002221
2222 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002223 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002224 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002225 spin_unlock_irqrestore(&device_domain_lock, flags);
2226}
2227
2228/*
2229 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002230 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002231 */
David Woodhouse1525a292014-03-06 16:19:30 +00002232static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002233{
2234 struct device_domain_info *info;
2235
2236 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002237 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002238 if (info)
2239 return info->domain;
2240 return NULL;
2241}
2242
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002243static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002244dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2245{
2246 struct device_domain_info *info;
2247
2248 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002249 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002250 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002251 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002252
2253 return NULL;
2254}
2255
Joerg Roedel5db31562015-07-22 12:40:43 +02002256static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2257 int bus, int devfn,
2258 struct device *dev,
2259 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002260{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002261 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002262 struct device_domain_info *info;
2263 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002264 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002265
2266 info = alloc_devinfo_mem();
2267 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002268 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002269
Jiang Liu745f2582014-02-19 14:07:26 +08002270 info->bus = bus;
2271 info->devfn = devfn;
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05002272 info->ats.enabled = 0;
2273 info->ats.qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002274 info->dev = dev;
2275 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002276 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002277
2278 spin_lock_irqsave(&device_domain_lock, flags);
2279 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002280 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002281
2282 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002283 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002284 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002285 if (info2) {
2286 found = info2->domain;
2287 info2->dev = dev;
2288 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002289 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002290
Jiang Liu745f2582014-02-19 14:07:26 +08002291 if (found) {
2292 spin_unlock_irqrestore(&device_domain_lock, flags);
2293 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002294 /* Caller must free the original domain */
2295 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002296 }
2297
Joerg Roedeld160aca2015-07-22 11:52:53 +02002298 spin_lock(&iommu->lock);
2299 ret = domain_attach_iommu(domain, iommu);
2300 spin_unlock(&iommu->lock);
2301
2302 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002303 spin_unlock_irqrestore(&device_domain_lock, flags);
2304 return NULL;
2305 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002306
David Woodhouseb718cd32014-03-09 13:11:33 -07002307 list_add(&info->link, &domain->devices);
2308 list_add(&info->global, &device_domain_list);
2309 if (dev)
2310 dev->archdata.iommu = info;
2311 spin_unlock_irqrestore(&device_domain_lock, flags);
2312
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002313 if (dev && domain_context_mapping(domain, dev)) {
2314 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002315 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002316 return NULL;
2317 }
2318
David Woodhouseb718cd32014-03-09 13:11:33 -07002319 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002320}
2321
Alex Williamson579305f2014-07-03 09:51:43 -06002322static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2323{
2324 *(u16 *)opaque = alias;
2325 return 0;
2326}
2327
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002328/* domain is initialized */
David Woodhouse146922e2014-03-09 15:44:17 -07002329static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002330{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002331 struct device_domain_info *info = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002332 struct dmar_domain *domain, *tmp;
2333 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002334 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002335 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002336 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002337
David Woodhouse146922e2014-03-09 15:44:17 -07002338 domain = find_domain(dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002339 if (domain)
2340 return domain;
2341
David Woodhouse146922e2014-03-09 15:44:17 -07002342 iommu = device_to_iommu(dev, &bus, &devfn);
2343 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002344 return NULL;
2345
Joerg Roedel08a7f452015-07-23 18:09:11 +02002346 req_id = ((u16)bus << 8) | devfn;
2347
Alex Williamson579305f2014-07-03 09:51:43 -06002348 if (dev_is_pci(dev)) {
2349 struct pci_dev *pdev = to_pci_dev(dev);
2350
2351 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2352
2353 spin_lock_irqsave(&device_domain_lock, flags);
2354 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2355 PCI_BUS_NUM(dma_alias),
2356 dma_alias & 0xff);
2357 if (info) {
2358 iommu = info->iommu;
2359 domain = info->domain;
2360 }
2361 spin_unlock_irqrestore(&device_domain_lock, flags);
2362
2363 /* DMA alias already has a domain, uses it */
2364 if (info)
2365 goto found_domain;
2366 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002367
David Woodhouse146922e2014-03-09 15:44:17 -07002368 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002369 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002370 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002371 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002372 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002373 domain_exit(domain);
2374 return NULL;
2375 }
2376
2377 /* register PCI DMA alias device */
Joerg Roedel08a7f452015-07-23 18:09:11 +02002378 if (req_id != dma_alias && dev_is_pci(dev)) {
Joerg Roedel5db31562015-07-22 12:40:43 +02002379 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2380 dma_alias & 0xff, NULL, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002381
2382 if (!tmp || tmp != domain) {
2383 domain_exit(domain);
2384 domain = tmp;
2385 }
2386
David Woodhouseb718cd32014-03-09 13:11:33 -07002387 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002388 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002389 }
2390
2391found_domain:
Joerg Roedel5db31562015-07-22 12:40:43 +02002392 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002393
2394 if (!tmp || tmp != domain) {
2395 domain_exit(domain);
2396 domain = tmp;
2397 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002398
2399 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002400}
2401
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002402static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002403#define IDENTMAP_ALL 1
2404#define IDENTMAP_GFX 2
2405#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002406
David Woodhouseb2132032009-06-26 18:50:28 +01002407static int iommu_domain_identity_map(struct dmar_domain *domain,
2408 unsigned long long start,
2409 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002410{
David Woodhousec5395d52009-06-28 16:35:56 +01002411 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2412 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002413
David Woodhousec5395d52009-06-28 16:35:56 +01002414 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2415 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002416 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002417 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002418 }
2419
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002420 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002421 /*
2422 * RMRR range might have overlap with physical memory range,
2423 * clear it first
2424 */
David Woodhousec5395d52009-06-28 16:35:56 +01002425 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002426
David Woodhousec5395d52009-06-28 16:35:56 +01002427 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2428 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002429 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002430}
2431
David Woodhouse0b9d9752014-03-09 15:48:15 -07002432static int iommu_prepare_identity_map(struct device *dev,
David Woodhouseb2132032009-06-26 18:50:28 +01002433 unsigned long long start,
2434 unsigned long long end)
2435{
2436 struct dmar_domain *domain;
2437 int ret;
2438
David Woodhouse0b9d9752014-03-09 15:48:15 -07002439 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002440 if (!domain)
2441 return -ENOMEM;
2442
David Woodhouse19943b02009-08-04 16:19:20 +01002443 /* For _hardware_ passthrough, don't bother. But for software
2444 passthrough, we do it anyway -- it may indicate a memory
2445 range which is reserved in E820, so which didn't get set
2446 up to start with in si_domain */
2447 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002448 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2449 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002450 return 0;
2451 }
2452
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002453 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2454 dev_name(dev), start, end);
2455
David Woodhouse5595b522009-12-02 09:21:55 +00002456 if (end < start) {
2457 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2458 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2459 dmi_get_system_info(DMI_BIOS_VENDOR),
2460 dmi_get_system_info(DMI_BIOS_VERSION),
2461 dmi_get_system_info(DMI_PRODUCT_VERSION));
2462 ret = -EIO;
2463 goto error;
2464 }
2465
David Woodhouse2ff729f2009-08-26 14:25:41 +01002466 if (end >> agaw_to_width(domain->agaw)) {
2467 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2468 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2469 agaw_to_width(domain->agaw),
2470 dmi_get_system_info(DMI_BIOS_VENDOR),
2471 dmi_get_system_info(DMI_BIOS_VERSION),
2472 dmi_get_system_info(DMI_PRODUCT_VERSION));
2473 ret = -EIO;
2474 goto error;
2475 }
David Woodhouse19943b02009-08-04 16:19:20 +01002476
David Woodhouseb2132032009-06-26 18:50:28 +01002477 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002478 if (ret)
2479 goto error;
2480
David Woodhouseb2132032009-06-26 18:50:28 +01002481 return 0;
2482
2483 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002484 domain_exit(domain);
2485 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002486}
2487
2488static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002489 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002490{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002491 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002492 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002493 return iommu_prepare_identity_map(dev, rmrr->base_address,
2494 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002495}
2496
Suresh Siddhad3f13812011-08-23 17:05:25 -07002497#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002498static inline void iommu_prepare_isa(void)
2499{
2500 struct pci_dev *pdev;
2501 int ret;
2502
2503 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2504 if (!pdev)
2505 return;
2506
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002507 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002508 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002509
2510 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002511 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002512
Yijing Wang9b27e822014-05-20 20:37:52 +08002513 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002514}
2515#else
2516static inline void iommu_prepare_isa(void)
2517{
2518 return;
2519}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002520#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002521
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002522static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002523
Matt Kraai071e1372009-08-23 22:30:22 -07002524static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002525{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002526 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002527
Jiang Liuab8dfe22014-07-11 14:19:27 +08002528 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002529 if (!si_domain)
2530 return -EFAULT;
2531
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002532 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2533 domain_exit(si_domain);
2534 return -EFAULT;
2535 }
2536
Joerg Roedel0dc79712015-07-21 15:40:06 +02002537 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002538
David Woodhouse19943b02009-08-04 16:19:20 +01002539 if (hw)
2540 return 0;
2541
David Woodhousec7ab48d2009-06-26 19:10:36 +01002542 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002543 unsigned long start_pfn, end_pfn;
2544 int i;
2545
2546 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2547 ret = iommu_domain_identity_map(si_domain,
2548 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2549 if (ret)
2550 return ret;
2551 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002552 }
2553
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002554 return 0;
2555}
2556
David Woodhouse9b226622014-03-09 14:03:28 -07002557static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002558{
2559 struct device_domain_info *info;
2560
2561 if (likely(!iommu_identity_mapping))
2562 return 0;
2563
David Woodhouse9b226622014-03-09 14:03:28 -07002564 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002565 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2566 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002567
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002568 return 0;
2569}
2570
Joerg Roedel28ccce02015-07-21 14:45:31 +02002571static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002572{
David Woodhouse0ac72662014-03-09 13:19:22 -07002573 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002574 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002575 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002576
David Woodhouse5913c9b2014-03-09 16:27:31 -07002577 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002578 if (!iommu)
2579 return -ENODEV;
2580
Joerg Roedel5db31562015-07-22 12:40:43 +02002581 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002582 if (ndomain != domain)
2583 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002584
2585 return 0;
2586}
2587
David Woodhouse0b9d9752014-03-09 15:48:15 -07002588static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002589{
2590 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002591 struct device *tmp;
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002592 int i;
2593
Jiang Liu0e242612014-02-19 14:07:34 +08002594 rcu_read_lock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002595 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002596 /*
2597 * Return TRUE if this RMRR contains the device that
2598 * is passed in.
2599 */
2600 for_each_active_dev_scope(rmrr->devices,
2601 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002602 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002603 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002604 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002605 }
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002606 }
Jiang Liu0e242612014-02-19 14:07:34 +08002607 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002608 return false;
2609}
2610
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002611/*
2612 * There are a couple cases where we need to restrict the functionality of
2613 * devices associated with RMRRs. The first is when evaluating a device for
2614 * identity mapping because problems exist when devices are moved in and out
2615 * of domains and their respective RMRR information is lost. This means that
2616 * a device with associated RMRRs will never be in a "passthrough" domain.
2617 * The second is use of the device through the IOMMU API. This interface
2618 * expects to have full control of the IOVA space for the device. We cannot
2619 * satisfy both the requirement that RMRR access is maintained and have an
2620 * unencumbered IOVA space. We also have no ability to quiesce the device's
2621 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2622 * We therefore prevent devices associated with an RMRR from participating in
2623 * the IOMMU API, which eliminates them from device assignment.
2624 *
2625 * In both cases we assume that PCI USB devices with RMRRs have them largely
2626 * for historical reasons and that the RMRR space is not actively used post
2627 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002628 *
2629 * The same exception is made for graphics devices, with the requirement that
2630 * any use of the RMRR regions will be torn down before assigning the device
2631 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002632 */
2633static bool device_is_rmrr_locked(struct device *dev)
2634{
2635 if (!device_has_rmrr(dev))
2636 return false;
2637
2638 if (dev_is_pci(dev)) {
2639 struct pci_dev *pdev = to_pci_dev(dev);
2640
David Woodhouse18436af2015-03-25 15:05:47 +00002641 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002642 return false;
2643 }
2644
2645 return true;
2646}
2647
David Woodhouse3bdb2592014-03-09 16:03:08 -07002648static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002649{
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002650
David Woodhouse3bdb2592014-03-09 16:03:08 -07002651 if (dev_is_pci(dev)) {
2652 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002653
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002654 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002655 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002656
David Woodhouse3bdb2592014-03-09 16:03:08 -07002657 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2658 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002659
David Woodhouse3bdb2592014-03-09 16:03:08 -07002660 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2661 return 1;
2662
2663 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2664 return 0;
2665
2666 /*
2667 * We want to start off with all devices in the 1:1 domain, and
2668 * take them out later if we find they can't access all of memory.
2669 *
2670 * However, we can't do this for PCI devices behind bridges,
2671 * because all PCI devices behind the same bridge will end up
2672 * with the same source-id on their transactions.
2673 *
2674 * Practically speaking, we can't change things around for these
2675 * devices at run-time, because we can't be sure there'll be no
2676 * DMA transactions in flight for any of their siblings.
2677 *
2678 * So PCI devices (unless they're on the root bus) as well as
2679 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2680 * the 1:1 domain, just in _case_ one of their siblings turns out
2681 * not to be able to map all of memory.
2682 */
2683 if (!pci_is_pcie(pdev)) {
2684 if (!pci_is_root_bus(pdev->bus))
2685 return 0;
2686 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2687 return 0;
2688 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2689 return 0;
2690 } else {
2691 if (device_has_rmrr(dev))
2692 return 0;
2693 }
David Woodhouse6941af22009-07-04 18:24:27 +01002694
David Woodhouse3dfc8132009-07-04 19:11:08 +01002695 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002696 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002697 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002698 * take them out of the 1:1 domain later.
2699 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002700 if (!startup) {
2701 /*
2702 * If the device's dma_mask is less than the system's memory
2703 * size then this is not a candidate for identity mapping.
2704 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002705 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002706
David Woodhouse3bdb2592014-03-09 16:03:08 -07002707 if (dev->coherent_dma_mask &&
2708 dev->coherent_dma_mask < dma_mask)
2709 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002710
David Woodhouse3bdb2592014-03-09 16:03:08 -07002711 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002712 }
David Woodhouse6941af22009-07-04 18:24:27 +01002713
2714 return 1;
2715}
2716
David Woodhousecf04eee2014-03-21 16:49:04 +00002717static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2718{
2719 int ret;
2720
2721 if (!iommu_should_identity_map(dev, 1))
2722 return 0;
2723
Joerg Roedel28ccce02015-07-21 14:45:31 +02002724 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002725 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002726 pr_info("%s identity mapping for device %s\n",
2727 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002728 else if (ret == -ENODEV)
2729 /* device not associated with an iommu */
2730 ret = 0;
2731
2732 return ret;
2733}
2734
2735
Matt Kraai071e1372009-08-23 22:30:22 -07002736static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002737{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002738 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002739 struct dmar_drhd_unit *drhd;
2740 struct intel_iommu *iommu;
2741 struct device *dev;
2742 int i;
2743 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002744
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002745 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002746 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2747 if (ret)
2748 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002749 }
2750
David Woodhousecf04eee2014-03-21 16:49:04 +00002751 for_each_active_iommu(iommu, drhd)
2752 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2753 struct acpi_device_physical_node *pn;
2754 struct acpi_device *adev;
2755
2756 if (dev->bus != &acpi_bus_type)
2757 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002758
David Woodhousecf04eee2014-03-21 16:49:04 +00002759 adev= to_acpi_device(dev);
2760 mutex_lock(&adev->physical_node_lock);
2761 list_for_each_entry(pn, &adev->physical_node_list, node) {
2762 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2763 if (ret)
2764 break;
2765 }
2766 mutex_unlock(&adev->physical_node_lock);
2767 if (ret)
2768 return ret;
2769 }
2770
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002771 return 0;
2772}
2773
Jiang Liuffebeb42014-11-09 22:48:02 +08002774static void intel_iommu_init_qi(struct intel_iommu *iommu)
2775{
2776 /*
2777 * Start from the sane iommu hardware state.
2778 * If the queued invalidation is already initialized by us
2779 * (for example, while enabling interrupt-remapping) then
2780 * we got the things already rolling from a sane state.
2781 */
2782 if (!iommu->qi) {
2783 /*
2784 * Clear any previous faults.
2785 */
2786 dmar_fault(-1, iommu);
2787 /*
2788 * Disable queued invalidation if supported and already enabled
2789 * before OS handover.
2790 */
2791 dmar_disable_qi(iommu);
2792 }
2793
2794 if (dmar_enable_qi(iommu)) {
2795 /*
2796 * Queued Invalidate not enabled, use Register Based Invalidate
2797 */
2798 iommu->flush.flush_context = __iommu_flush_context;
2799 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002800 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08002801 iommu->name);
2802 } else {
2803 iommu->flush.flush_context = qi_flush_context;
2804 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002805 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08002806 }
2807}
2808
Joerg Roedel091d42e2015-06-12 11:56:10 +02002809static int copy_context_table(struct intel_iommu *iommu,
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002810 struct root_entry __iomem *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02002811 struct context_entry **tbl,
2812 int bus, bool ext)
2813{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002814 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002815 struct context_entry __iomem *old_ce = NULL;
2816 struct context_entry *new_ce = NULL, ce;
2817 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002818 phys_addr_t old_ce_phys;
2819
2820 tbl_idx = ext ? bus * 2 : bus;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002821 memcpy_fromio(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02002822
2823 for (devfn = 0; devfn < 256; devfn++) {
2824 /* First calculate the correct index */
2825 idx = (ext ? devfn * 2 : devfn) % 256;
2826
2827 if (idx == 0) {
2828 /* First save what we may have and clean up */
2829 if (new_ce) {
2830 tbl[tbl_idx] = new_ce;
2831 __iommu_flush_cache(iommu, new_ce,
2832 VTD_PAGE_SIZE);
2833 pos = 1;
2834 }
2835
2836 if (old_ce)
2837 iounmap(old_ce);
2838
2839 ret = 0;
2840 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002841 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02002842 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002843 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02002844
2845 if (!old_ce_phys) {
2846 if (ext && devfn == 0) {
2847 /* No LCTP, try UCTP */
2848 devfn = 0x7f;
2849 continue;
2850 } else {
2851 goto out;
2852 }
2853 }
2854
2855 ret = -ENOMEM;
2856 old_ce = ioremap_cache(old_ce_phys, PAGE_SIZE);
2857 if (!old_ce)
2858 goto out;
2859
2860 new_ce = alloc_pgtable_page(iommu->node);
2861 if (!new_ce)
2862 goto out_unmap;
2863
2864 ret = 0;
2865 }
2866
2867 /* Now copy the context entry */
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002868 memcpy_fromio(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02002869
Joerg Roedelcf484d02015-06-12 12:21:46 +02002870 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02002871 continue;
2872
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002873 did = context_domain_id(&ce);
2874 if (did >= 0 && did < cap_ndoms(iommu->cap))
2875 set_bit(did, iommu->domain_ids);
2876
Joerg Roedelcf484d02015-06-12 12:21:46 +02002877 /*
2878 * We need a marker for copied context entries. This
2879 * marker needs to work for the old format as well as
2880 * for extended context entries.
2881 *
2882 * Bit 67 of the context entry is used. In the old
2883 * format this bit is available to software, in the
2884 * extended format it is the PGE bit, but PGE is ignored
2885 * by HW if PASIDs are disabled (and thus still
2886 * available).
2887 *
2888 * So disable PASIDs first and then mark the entry
2889 * copied. This means that we don't copy PASID
2890 * translations from the old kernel, but this is fine as
2891 * faults there are not fatal.
2892 */
2893 context_clear_pasid_enable(&ce);
2894 context_set_copied(&ce);
2895
Joerg Roedel091d42e2015-06-12 11:56:10 +02002896 new_ce[idx] = ce;
2897 }
2898
2899 tbl[tbl_idx + pos] = new_ce;
2900
2901 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
2902
2903out_unmap:
2904 iounmap(old_ce);
2905
2906out:
2907 return ret;
2908}
2909
2910static int copy_translation_tables(struct intel_iommu *iommu)
2911{
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002912 struct root_entry __iomem *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002913 struct context_entry **ctxt_tbls;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002914 phys_addr_t old_rt_phys;
2915 int ctxt_table_entries;
2916 unsigned long flags;
2917 u64 rtaddr_reg;
2918 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02002919 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002920
2921 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
2922 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02002923 new_ext = !!ecap_ecs(iommu->ecap);
2924
2925 /*
2926 * The RTT bit can only be changed when translation is disabled,
2927 * but disabling translation means to open a window for data
2928 * corruption. So bail out and don't copy anything if we would
2929 * have to change the bit.
2930 */
2931 if (new_ext != ext)
2932 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002933
2934 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
2935 if (!old_rt_phys)
2936 return -EINVAL;
2937
2938 old_rt = ioremap_cache(old_rt_phys, PAGE_SIZE);
2939 if (!old_rt)
2940 return -ENOMEM;
2941
2942 /* This is too big for the stack - allocate it from slab */
2943 ctxt_table_entries = ext ? 512 : 256;
2944 ret = -ENOMEM;
2945 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
2946 if (!ctxt_tbls)
2947 goto out_unmap;
2948
2949 for (bus = 0; bus < 256; bus++) {
2950 ret = copy_context_table(iommu, &old_rt[bus],
2951 ctxt_tbls, bus, ext);
2952 if (ret) {
2953 pr_err("%s: Failed to copy context table for bus %d\n",
2954 iommu->name, bus);
2955 continue;
2956 }
2957 }
2958
2959 spin_lock_irqsave(&iommu->lock, flags);
2960
2961 /* Context tables are copied, now write them to the root_entry table */
2962 for (bus = 0; bus < 256; bus++) {
2963 int idx = ext ? bus * 2 : bus;
2964 u64 val;
2965
2966 if (ctxt_tbls[idx]) {
2967 val = virt_to_phys(ctxt_tbls[idx]) | 1;
2968 iommu->root_entry[bus].lo = val;
2969 }
2970
2971 if (!ext || !ctxt_tbls[idx + 1])
2972 continue;
2973
2974 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
2975 iommu->root_entry[bus].hi = val;
2976 }
2977
2978 spin_unlock_irqrestore(&iommu->lock, flags);
2979
2980 kfree(ctxt_tbls);
2981
2982 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
2983
2984 ret = 0;
2985
2986out_unmap:
2987 iounmap(old_rt);
2988
2989 return ret;
2990}
2991
Joseph Cihulab7792602011-05-03 00:08:37 -07002992static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002993{
2994 struct dmar_drhd_unit *drhd;
2995 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02002996 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00002997 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002998 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002999 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003000
3001 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003002 * for each drhd
3003 * allocate root
3004 * initialize and program root entry to not present
3005 * endfor
3006 */
3007 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003008 /*
3009 * lock not needed as this is only incremented in the single
3010 * threaded kernel __init code path all other access are read
3011 * only
3012 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003013 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003014 g_num_of_iommus++;
3015 continue;
3016 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003017 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003018 }
3019
Jiang Liuffebeb42014-11-09 22:48:02 +08003020 /* Preallocate enough resources for IOMMU hot-addition */
3021 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3022 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3023
Weidong Hand9630fe2008-12-08 11:06:32 +08003024 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3025 GFP_KERNEL);
3026 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003027 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003028 ret = -ENOMEM;
3029 goto error;
3030 }
3031
mark gross80b20dd2008-04-18 13:53:58 -07003032 deferred_flush = kzalloc(g_num_of_iommus *
3033 sizeof(struct deferred_flush_tables), GFP_KERNEL);
3034 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08003035 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08003036 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08003037 }
3038
Jiang Liu7c919772014-01-06 14:18:18 +08003039 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003040 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003041
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003042 intel_iommu_init_qi(iommu);
3043
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003044 ret = iommu_init_domains(iommu);
3045 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003046 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003047
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003048 init_translation_status(iommu);
3049
Joerg Roedel091d42e2015-06-12 11:56:10 +02003050 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3051 iommu_disable_translation(iommu);
3052 clear_translation_pre_enabled(iommu);
3053 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3054 iommu->name);
3055 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003056
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003057 /*
3058 * TBD:
3059 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003060 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003061 */
3062 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003063 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003064 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003065
Joerg Roedel091d42e2015-06-12 11:56:10 +02003066 if (translation_pre_enabled(iommu)) {
3067 pr_info("Translation already enabled - trying to copy translation structures\n");
3068
3069 ret = copy_translation_tables(iommu);
3070 if (ret) {
3071 /*
3072 * We found the IOMMU with translation
3073 * enabled - but failed to copy over the
3074 * old root-entry table. Try to proceed
3075 * by disabling translation now and
3076 * allocating a clean root-entry table.
3077 * This might cause DMAR faults, but
3078 * probably the dump will still succeed.
3079 */
3080 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3081 iommu->name);
3082 iommu_disable_translation(iommu);
3083 clear_translation_pre_enabled(iommu);
3084 } else {
3085 pr_info("Copied translation tables from previous kernel for %s\n",
3086 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003087 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003088 }
3089 }
3090
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003091 iommu_flush_write_buffer(iommu);
3092 iommu_set_root_entry(iommu);
3093 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3094 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3095
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003096 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003097 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003098 }
3099
David Woodhouse19943b02009-08-04 16:19:20 +01003100 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003101 iommu_identity_mapping |= IDENTMAP_ALL;
3102
Suresh Siddhad3f13812011-08-23 17:05:25 -07003103#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003104 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003105#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003106
Joerg Roedel86080cc2015-06-12 12:27:16 +02003107 if (iommu_identity_mapping) {
3108 ret = si_domain_init(hw_pass_through);
3109 if (ret)
3110 goto free_iommu;
3111 }
3112
David Woodhousee0fc7e02009-09-30 09:12:17 -07003113 check_tylersburg_isoch();
3114
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003115 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003116 * If we copied translations from a previous kernel in the kdump
3117 * case, we can not assign the devices to domains now, as that
3118 * would eliminate the old mappings. So skip this part and defer
3119 * the assignment to device driver initialization time.
3120 */
3121 if (copied_tables)
3122 goto domains_done;
3123
3124 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003125 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003126 * identity mappings for rmrr, gfx, and isa and may fall back to static
3127 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003128 */
David Woodhouse19943b02009-08-04 16:19:20 +01003129 if (iommu_identity_mapping) {
3130 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3131 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003132 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003133 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003134 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003135 }
David Woodhouse19943b02009-08-04 16:19:20 +01003136 /*
3137 * For each rmrr
3138 * for each dev attached to rmrr
3139 * do
3140 * locate drhd for dev, alloc domain for dev
3141 * allocate free domain
3142 * allocate page table entries for rmrr
3143 * if context not allocated for bus
3144 * allocate and init context
3145 * set present in root table for this bus
3146 * init context with domain, translation etc
3147 * endfor
3148 * endfor
3149 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003150 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003151 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003152 /* some BIOS lists non-exist devices in DMAR table. */
3153 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003154 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003155 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003156 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003157 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003158 }
3159 }
3160
3161 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003162
Joerg Roedela87f4912015-06-12 12:32:54 +02003163domains_done:
3164
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003165 /*
3166 * for each drhd
3167 * enable fault log
3168 * global invalidate context cache
3169 * global invalidate iotlb
3170 * enable translation
3171 */
Jiang Liu7c919772014-01-06 14:18:18 +08003172 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003173 if (drhd->ignored) {
3174 /*
3175 * we always have to disable PMRs or DMA may fail on
3176 * this device
3177 */
3178 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003179 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003180 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003181 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003182
3183 iommu_flush_write_buffer(iommu);
3184
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003185 ret = dmar_set_interrupt(iommu);
3186 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003187 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003188
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003189 if (!translation_pre_enabled(iommu))
3190 iommu_enable_translation(iommu);
3191
David Woodhouseb94996c2009-09-19 15:28:12 -07003192 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003193 }
3194
3195 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003196
3197free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003198 for_each_active_iommu(iommu, drhd) {
3199 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003200 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003201 }
Jiang Liu9bdc5312014-01-06 14:18:27 +08003202 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08003203free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08003204 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003205error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003206 return ret;
3207}
3208
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003209/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01003210static struct iova *intel_alloc_iova(struct device *dev,
3211 struct dmar_domain *domain,
3212 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003213{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003214 struct iova *iova = NULL;
3215
David Woodhouse875764d2009-06-28 21:20:51 +01003216 /* Restrict dma_mask to the width that the iommu can handle */
3217 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3218
3219 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003220 /*
3221 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003222 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003223 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003224 */
David Woodhouse875764d2009-06-28 21:20:51 +01003225 iova = alloc_iova(&domain->iovad, nrpages,
3226 IOVA_PFN(DMA_BIT_MASK(32)), 1);
3227 if (iova)
3228 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003229 }
David Woodhouse875764d2009-06-28 21:20:51 +01003230 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
3231 if (unlikely(!iova)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003232 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003233 nrpages, dev_name(dev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003234 return NULL;
3235 }
3236
3237 return iova;
3238}
3239
David Woodhoused4b709f2014-03-09 16:07:40 -07003240static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003241{
3242 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003243
David Woodhoused4b709f2014-03-09 16:07:40 -07003244 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003245 if (!domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003246 pr_err("Allocating domain for %s failed\n",
David Woodhoused4b709f2014-03-09 16:07:40 -07003247 dev_name(dev));
Al Viro4fe05bb2007-10-29 04:51:16 +00003248 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003249 }
3250
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003251 return domain;
3252}
3253
David Woodhoused4b709f2014-03-09 16:07:40 -07003254static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003255{
3256 struct device_domain_info *info;
3257
3258 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003259 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003260 if (likely(info))
3261 return info->domain;
3262
3263 return __get_valid_domain_for_dev(dev);
3264}
3265
David Woodhouseecb509e2014-03-09 16:29:55 -07003266/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003267static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003268{
3269 int found;
3270
David Woodhouse3d891942014-03-06 15:59:26 +00003271 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003272 return 1;
3273
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003274 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003275 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003276
David Woodhouse9b226622014-03-09 14:03:28 -07003277 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003278 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003279 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003280 return 1;
3281 else {
3282 /*
3283 * 32 bit DMA is removed from si_domain and fall back
3284 * to non-identity mapping.
3285 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003286 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003287 pr_info("32bit %s uses non-identity mapping\n",
3288 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003289 return 0;
3290 }
3291 } else {
3292 /*
3293 * In case of a detached 64 bit DMA device from vm, the device
3294 * is put into si_domain for identity mapping.
3295 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003296 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003297 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003298 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003299 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003300 pr_info("64bit %s uses identity mapping\n",
3301 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003302 return 1;
3303 }
3304 }
3305 }
3306
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003307 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003308}
3309
David Woodhouse5040a912014-03-09 16:14:00 -07003310static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003311 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003312{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003313 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003314 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003315 struct iova *iova;
3316 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003317 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003318 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003319 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003320
3321 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003322
David Woodhouse5040a912014-03-09 16:14:00 -07003323 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003324 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003325
David Woodhouse5040a912014-03-09 16:14:00 -07003326 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003327 if (!domain)
3328 return 0;
3329
Weidong Han8c11e792008-12-08 15:29:22 +08003330 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003331 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003332
David Woodhouse5040a912014-03-09 16:14:00 -07003333 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003334 if (!iova)
3335 goto error;
3336
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003337 /*
3338 * Check if DMAR supports zero-length reads on write only
3339 * mappings..
3340 */
3341 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003342 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003343 prot |= DMA_PTE_READ;
3344 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3345 prot |= DMA_PTE_WRITE;
3346 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003347 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003348 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003349 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003350 * is not a big problem
3351 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01003352 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003353 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003354 if (ret)
3355 goto error;
3356
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003357 /* it's a non-present to present mapping. Only flush if caching mode */
3358 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003359 iommu_flush_iotlb_psi(iommu, domain,
3360 mm_to_dma_pfn(iova->pfn_lo),
3361 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003362 else
Weidong Han8c11e792008-12-08 15:29:22 +08003363 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003364
David Woodhouse03d6a242009-06-28 15:33:46 +01003365 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3366 start_paddr += paddr & ~PAGE_MASK;
3367 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003368
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003369error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003370 if (iova)
3371 __free_iova(&domain->iovad, iova);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003372 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003373 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003374 return 0;
3375}
3376
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003377static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3378 unsigned long offset, size_t size,
3379 enum dma_data_direction dir,
3380 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003381{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003382 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003383 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003384}
3385
mark gross5e0d2a62008-03-04 15:22:08 -08003386static void flush_unmaps(void)
3387{
mark gross80b20dd2008-04-18 13:53:58 -07003388 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003389
mark gross5e0d2a62008-03-04 15:22:08 -08003390 timer_on = 0;
3391
3392 /* just flush them all */
3393 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003394 struct intel_iommu *iommu = g_iommus[i];
3395 if (!iommu)
3396 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003397
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003398 if (!deferred_flush[i].next)
3399 continue;
3400
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003401 /* In caching mode, global flushes turn emulation expensive */
3402 if (!cap_caching_mode(iommu->cap))
3403 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003404 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003405 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003406 unsigned long mask;
3407 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003408 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003409
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003410 /* On real hardware multiple invalidations are expensive */
3411 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003412 iommu_flush_iotlb_psi(iommu, domain,
Jiang Liua156ef92014-07-11 14:19:36 +08003413 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00003414 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003415 else {
Jiang Liua156ef92014-07-11 14:19:36 +08003416 mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003417 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3418 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3419 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003420 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003421 if (deferred_flush[i].freelist[j])
3422 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003423 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003424 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003425 }
3426
mark gross5e0d2a62008-03-04 15:22:08 -08003427 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003428}
3429
3430static void flush_unmaps_timeout(unsigned long data)
3431{
mark gross80b20dd2008-04-18 13:53:58 -07003432 unsigned long flags;
3433
3434 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003435 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003436 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003437}
3438
David Woodhouseea8ea462014-03-05 17:09:32 +00003439static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003440{
3441 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003442 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003443 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003444
3445 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003446 if (list_size == HIGH_WATER_MARK)
3447 flush_unmaps();
3448
Weidong Han8c11e792008-12-08 15:29:22 +08003449 iommu = domain_get_iommu(dom);
3450 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003451
mark gross80b20dd2008-04-18 13:53:58 -07003452 next = deferred_flush[iommu_id].next;
3453 deferred_flush[iommu_id].domain[next] = dom;
3454 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003455 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003456 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003457
3458 if (!timer_on) {
3459 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3460 timer_on = 1;
3461 }
3462 list_size++;
3463 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3464}
3465
Jiang Liud41a4ad2014-07-11 14:19:34 +08003466static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003467{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003468 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003469 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003470 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003471 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003472 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003473
David Woodhouse73676832009-07-04 14:08:36 +01003474 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003475 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003476
David Woodhouse1525a292014-03-06 16:19:30 +00003477 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003478 BUG_ON(!domain);
3479
Weidong Han8c11e792008-12-08 15:29:22 +08003480 iommu = domain_get_iommu(domain);
3481
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003482 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003483 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3484 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003485 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003486
David Woodhoused794dc92009-06-28 00:27:49 +01003487 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3488 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003489
David Woodhoused794dc92009-06-28 00:27:49 +01003490 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003491 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003492
David Woodhouseea8ea462014-03-05 17:09:32 +00003493 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003494
mark gross5e0d2a62008-03-04 15:22:08 -08003495 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003496 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003497 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003498 /* free iova */
3499 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003500 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003501 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003502 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003503 /*
3504 * queue up the release of the unmap to save the 1/6th of the
3505 * cpu used up by the iotlb flush operation...
3506 */
mark gross5e0d2a62008-03-04 15:22:08 -08003507 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003508}
3509
Jiang Liud41a4ad2014-07-11 14:19:34 +08003510static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3511 size_t size, enum dma_data_direction dir,
3512 struct dma_attrs *attrs)
3513{
3514 intel_unmap(dev, dev_addr);
3515}
3516
David Woodhouse5040a912014-03-09 16:14:00 -07003517static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003518 dma_addr_t *dma_handle, gfp_t flags,
3519 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003520{
Akinobu Mita36746432014-06-04 16:06:51 -07003521 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003522 int order;
3523
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003524 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003525 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003526
David Woodhouse5040a912014-03-09 16:14:00 -07003527 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003528 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003529 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3530 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003531 flags |= GFP_DMA;
3532 else
3533 flags |= GFP_DMA32;
3534 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003535
Akinobu Mita36746432014-06-04 16:06:51 -07003536 if (flags & __GFP_WAIT) {
3537 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003538
Akinobu Mita36746432014-06-04 16:06:51 -07003539 page = dma_alloc_from_contiguous(dev, count, order);
3540 if (page && iommu_no_mapping(dev) &&
3541 page_to_phys(page) + size > dev->coherent_dma_mask) {
3542 dma_release_from_contiguous(dev, page, count);
3543 page = NULL;
3544 }
3545 }
3546
3547 if (!page)
3548 page = alloc_pages(flags, order);
3549 if (!page)
3550 return NULL;
3551 memset(page_address(page), 0, size);
3552
3553 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003554 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003555 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003556 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003557 return page_address(page);
3558 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3559 __free_pages(page, order);
3560
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003561 return NULL;
3562}
3563
David Woodhouse5040a912014-03-09 16:14:00 -07003564static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003565 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003566{
3567 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003568 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003569
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003570 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003571 order = get_order(size);
3572
Jiang Liud41a4ad2014-07-11 14:19:34 +08003573 intel_unmap(dev, dma_handle);
Akinobu Mita36746432014-06-04 16:06:51 -07003574 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3575 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003576}
3577
David Woodhouse5040a912014-03-09 16:14:00 -07003578static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003579 int nelems, enum dma_data_direction dir,
3580 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003581{
Jiang Liud41a4ad2014-07-11 14:19:34 +08003582 intel_unmap(dev, sglist[0].dma_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003583}
3584
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003585static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003586 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003587{
3588 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003589 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003590
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003591 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003592 BUG_ON(!sg_page(sg));
Dan Williamsdb0fa0c2015-08-17 08:13:26 -06003593 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003594 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003595 }
3596 return nelems;
3597}
3598
David Woodhouse5040a912014-03-09 16:14:00 -07003599static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003600 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003601{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003602 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003603 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003604 size_t size = 0;
3605 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003606 struct iova *iova = NULL;
3607 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003608 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003609 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003610 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003611
3612 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003613 if (iommu_no_mapping(dev))
3614 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003615
David Woodhouse5040a912014-03-09 16:14:00 -07003616 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003617 if (!domain)
3618 return 0;
3619
Weidong Han8c11e792008-12-08 15:29:22 +08003620 iommu = domain_get_iommu(domain);
3621
David Woodhouseb536d242009-06-28 14:49:31 +01003622 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003623 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003624
David Woodhouse5040a912014-03-09 16:14:00 -07003625 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3626 *dev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003627 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003628 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003629 return 0;
3630 }
3631
3632 /*
3633 * Check if DMAR supports zero-length reads on write only
3634 * mappings..
3635 */
3636 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003637 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003638 prot |= DMA_PTE_READ;
3639 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3640 prot |= DMA_PTE_WRITE;
3641
David Woodhouseb536d242009-06-28 14:49:31 +01003642 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003643
Fenghua Yuf5329592009-08-04 15:09:37 -07003644 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003645 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003646 dma_pte_free_pagetable(domain, start_vpfn,
3647 start_vpfn + size - 1);
David Woodhousee1605492009-06-29 11:17:38 +01003648 __free_iova(&domain->iovad, iova);
3649 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003650 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003651
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003652 /* it's a non-present to present mapping. Only flush if caching mode */
3653 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003654 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003655 else
Weidong Han8c11e792008-12-08 15:29:22 +08003656 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003657
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003658 return nelems;
3659}
3660
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003661static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3662{
3663 return !dma_addr;
3664}
3665
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003666struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003667 .alloc = intel_alloc_coherent,
3668 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003669 .map_sg = intel_map_sg,
3670 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003671 .map_page = intel_map_page,
3672 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003673 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003674};
3675
3676static inline int iommu_domain_cache_init(void)
3677{
3678 int ret = 0;
3679
3680 iommu_domain_cache = kmem_cache_create("iommu_domain",
3681 sizeof(struct dmar_domain),
3682 0,
3683 SLAB_HWCACHE_ALIGN,
3684
3685 NULL);
3686 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003687 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003688 ret = -ENOMEM;
3689 }
3690
3691 return ret;
3692}
3693
3694static inline int iommu_devinfo_cache_init(void)
3695{
3696 int ret = 0;
3697
3698 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3699 sizeof(struct device_domain_info),
3700 0,
3701 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003702 NULL);
3703 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003704 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003705 ret = -ENOMEM;
3706 }
3707
3708 return ret;
3709}
3710
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003711static int __init iommu_init_mempool(void)
3712{
3713 int ret;
3714 ret = iommu_iova_cache_init();
3715 if (ret)
3716 return ret;
3717
3718 ret = iommu_domain_cache_init();
3719 if (ret)
3720 goto domain_error;
3721
3722 ret = iommu_devinfo_cache_init();
3723 if (!ret)
3724 return ret;
3725
3726 kmem_cache_destroy(iommu_domain_cache);
3727domain_error:
Robin Murphy85b45452015-01-12 17:51:14 +00003728 iommu_iova_cache_destroy();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003729
3730 return -ENOMEM;
3731}
3732
3733static void __init iommu_exit_mempool(void)
3734{
3735 kmem_cache_destroy(iommu_devinfo_cache);
3736 kmem_cache_destroy(iommu_domain_cache);
Robin Murphy85b45452015-01-12 17:51:14 +00003737 iommu_iova_cache_destroy();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003738}
3739
Dan Williams556ab452010-07-23 15:47:56 -07003740static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3741{
3742 struct dmar_drhd_unit *drhd;
3743 u32 vtbar;
3744 int rc;
3745
3746 /* We know that this device on this chipset has its own IOMMU.
3747 * If we find it under a different IOMMU, then the BIOS is lying
3748 * to us. Hope that the IOMMU for this device is actually
3749 * disabled, and it needs no translation...
3750 */
3751 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3752 if (rc) {
3753 /* "can't" happen */
3754 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3755 return;
3756 }
3757 vtbar &= 0xffff0000;
3758
3759 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3760 drhd = dmar_find_matched_drhd_unit(pdev);
3761 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3762 TAINT_FIRMWARE_WORKAROUND,
3763 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3764 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3765}
3766DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3767
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003768static void __init init_no_remapping_devices(void)
3769{
3770 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003771 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003772 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003773
3774 for_each_drhd_unit(drhd) {
3775 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003776 for_each_active_dev_scope(drhd->devices,
3777 drhd->devices_cnt, i, dev)
3778 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003779 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003780 if (i == drhd->devices_cnt)
3781 drhd->ignored = 1;
3782 }
3783 }
3784
Jiang Liu7c919772014-01-06 14:18:18 +08003785 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003786 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003787 continue;
3788
Jiang Liub683b232014-02-19 14:07:32 +08003789 for_each_active_dev_scope(drhd->devices,
3790 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003791 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003792 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003793 if (i < drhd->devices_cnt)
3794 continue;
3795
David Woodhousec0771df2011-10-14 20:59:46 +01003796 /* This IOMMU has *only* gfx devices. Either bypass it or
3797 set the gfx_mapped flag, as appropriate */
3798 if (dmar_map_gfx) {
3799 intel_iommu_gfx_mapped = 1;
3800 } else {
3801 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003802 for_each_active_dev_scope(drhd->devices,
3803 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003804 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003805 }
3806 }
3807}
3808
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003809#ifdef CONFIG_SUSPEND
3810static int init_iommu_hw(void)
3811{
3812 struct dmar_drhd_unit *drhd;
3813 struct intel_iommu *iommu = NULL;
3814
3815 for_each_active_iommu(iommu, drhd)
3816 if (iommu->qi)
3817 dmar_reenable_qi(iommu);
3818
Joseph Cihulab7792602011-05-03 00:08:37 -07003819 for_each_iommu(iommu, drhd) {
3820 if (drhd->ignored) {
3821 /*
3822 * we always have to disable PMRs or DMA may fail on
3823 * this device
3824 */
3825 if (force_on)
3826 iommu_disable_protect_mem_regions(iommu);
3827 continue;
3828 }
3829
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003830 iommu_flush_write_buffer(iommu);
3831
3832 iommu_set_root_entry(iommu);
3833
3834 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003835 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08003836 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3837 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07003838 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003839 }
3840
3841 return 0;
3842}
3843
3844static void iommu_flush_all(void)
3845{
3846 struct dmar_drhd_unit *drhd;
3847 struct intel_iommu *iommu;
3848
3849 for_each_active_iommu(iommu, drhd) {
3850 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003851 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003852 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003853 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003854 }
3855}
3856
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003857static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003858{
3859 struct dmar_drhd_unit *drhd;
3860 struct intel_iommu *iommu = NULL;
3861 unsigned long flag;
3862
3863 for_each_active_iommu(iommu, drhd) {
3864 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3865 GFP_ATOMIC);
3866 if (!iommu->iommu_state)
3867 goto nomem;
3868 }
3869
3870 iommu_flush_all();
3871
3872 for_each_active_iommu(iommu, drhd) {
3873 iommu_disable_translation(iommu);
3874
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003875 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003876
3877 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3878 readl(iommu->reg + DMAR_FECTL_REG);
3879 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3880 readl(iommu->reg + DMAR_FEDATA_REG);
3881 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3882 readl(iommu->reg + DMAR_FEADDR_REG);
3883 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3884 readl(iommu->reg + DMAR_FEUADDR_REG);
3885
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003886 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003887 }
3888 return 0;
3889
3890nomem:
3891 for_each_active_iommu(iommu, drhd)
3892 kfree(iommu->iommu_state);
3893
3894 return -ENOMEM;
3895}
3896
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003897static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003898{
3899 struct dmar_drhd_unit *drhd;
3900 struct intel_iommu *iommu = NULL;
3901 unsigned long flag;
3902
3903 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003904 if (force_on)
3905 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3906 else
3907 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003908 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003909 }
3910
3911 for_each_active_iommu(iommu, drhd) {
3912
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003913 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003914
3915 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3916 iommu->reg + DMAR_FECTL_REG);
3917 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3918 iommu->reg + DMAR_FEDATA_REG);
3919 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3920 iommu->reg + DMAR_FEADDR_REG);
3921 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3922 iommu->reg + DMAR_FEUADDR_REG);
3923
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003924 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003925 }
3926
3927 for_each_active_iommu(iommu, drhd)
3928 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003929}
3930
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003931static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003932 .resume = iommu_resume,
3933 .suspend = iommu_suspend,
3934};
3935
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003936static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003937{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003938 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003939}
3940
3941#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003942static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003943#endif /* CONFIG_PM */
3944
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003945
Jiang Liuc2a0b532014-11-09 22:47:56 +08003946int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003947{
3948 struct acpi_dmar_reserved_memory *rmrr;
3949 struct dmar_rmrr_unit *rmrru;
3950
3951 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3952 if (!rmrru)
3953 return -ENOMEM;
3954
3955 rmrru->hdr = header;
3956 rmrr = (struct acpi_dmar_reserved_memory *)header;
3957 rmrru->base_address = rmrr->base_address;
3958 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003959 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3960 ((void *)rmrr) + rmrr->header.length,
3961 &rmrru->devices_cnt);
3962 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3963 kfree(rmrru);
3964 return -ENOMEM;
3965 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003966
Jiang Liu2e455282014-02-19 14:07:36 +08003967 list_add(&rmrru->list, &dmar_rmrr_units);
3968
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003969 return 0;
3970}
3971
Jiang Liu6b197242014-11-09 22:47:58 +08003972static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
3973{
3974 struct dmar_atsr_unit *atsru;
3975 struct acpi_dmar_atsr *tmp;
3976
3977 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3978 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
3979 if (atsr->segment != tmp->segment)
3980 continue;
3981 if (atsr->header.length != tmp->header.length)
3982 continue;
3983 if (memcmp(atsr, tmp, atsr->header.length) == 0)
3984 return atsru;
3985 }
3986
3987 return NULL;
3988}
3989
3990int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003991{
3992 struct acpi_dmar_atsr *atsr;
3993 struct dmar_atsr_unit *atsru;
3994
Jiang Liu6b197242014-11-09 22:47:58 +08003995 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
3996 return 0;
3997
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003998 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08003999 atsru = dmar_find_atsr(atsr);
4000 if (atsru)
4001 return 0;
4002
4003 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004004 if (!atsru)
4005 return -ENOMEM;
4006
Jiang Liu6b197242014-11-09 22:47:58 +08004007 /*
4008 * If memory is allocated from slab by ACPI _DSM method, we need to
4009 * copy the memory content because the memory buffer will be freed
4010 * on return.
4011 */
4012 atsru->hdr = (void *)(atsru + 1);
4013 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004014 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004015 if (!atsru->include_all) {
4016 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4017 (void *)atsr + atsr->header.length,
4018 &atsru->devices_cnt);
4019 if (atsru->devices_cnt && atsru->devices == NULL) {
4020 kfree(atsru);
4021 return -ENOMEM;
4022 }
4023 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004024
Jiang Liu0e242612014-02-19 14:07:34 +08004025 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004026
4027 return 0;
4028}
4029
Jiang Liu9bdc5312014-01-06 14:18:27 +08004030static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4031{
4032 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4033 kfree(atsru);
4034}
4035
Jiang Liu6b197242014-11-09 22:47:58 +08004036int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4037{
4038 struct acpi_dmar_atsr *atsr;
4039 struct dmar_atsr_unit *atsru;
4040
4041 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4042 atsru = dmar_find_atsr(atsr);
4043 if (atsru) {
4044 list_del_rcu(&atsru->list);
4045 synchronize_rcu();
4046 intel_iommu_free_atsr(atsru);
4047 }
4048
4049 return 0;
4050}
4051
4052int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4053{
4054 int i;
4055 struct device *dev;
4056 struct acpi_dmar_atsr *atsr;
4057 struct dmar_atsr_unit *atsru;
4058
4059 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4060 atsru = dmar_find_atsr(atsr);
4061 if (!atsru)
4062 return 0;
4063
4064 if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
4065 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4066 i, dev)
4067 return -EBUSY;
4068
4069 return 0;
4070}
4071
Jiang Liuffebeb42014-11-09 22:48:02 +08004072static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4073{
4074 int sp, ret = 0;
4075 struct intel_iommu *iommu = dmaru->iommu;
4076
4077 if (g_iommus[iommu->seq_id])
4078 return 0;
4079
4080 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004081 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004082 iommu->name);
4083 return -ENXIO;
4084 }
4085 if (!ecap_sc_support(iommu->ecap) &&
4086 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004087 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004088 iommu->name);
4089 return -ENXIO;
4090 }
4091 sp = domain_update_iommu_superpage(iommu) - 1;
4092 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004093 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004094 iommu->name);
4095 return -ENXIO;
4096 }
4097
4098 /*
4099 * Disable translation if already enabled prior to OS handover.
4100 */
4101 if (iommu->gcmd & DMA_GCMD_TE)
4102 iommu_disable_translation(iommu);
4103
4104 g_iommus[iommu->seq_id] = iommu;
4105 ret = iommu_init_domains(iommu);
4106 if (ret == 0)
4107 ret = iommu_alloc_root_entry(iommu);
4108 if (ret)
4109 goto out;
4110
4111 if (dmaru->ignored) {
4112 /*
4113 * we always have to disable PMRs or DMA may fail on this device
4114 */
4115 if (force_on)
4116 iommu_disable_protect_mem_regions(iommu);
4117 return 0;
4118 }
4119
4120 intel_iommu_init_qi(iommu);
4121 iommu_flush_write_buffer(iommu);
4122 ret = dmar_set_interrupt(iommu);
4123 if (ret)
4124 goto disable_iommu;
4125
4126 iommu_set_root_entry(iommu);
4127 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4128 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4129 iommu_enable_translation(iommu);
4130
Jiang Liuffebeb42014-11-09 22:48:02 +08004131 iommu_disable_protect_mem_regions(iommu);
4132 return 0;
4133
4134disable_iommu:
4135 disable_dmar_iommu(iommu);
4136out:
4137 free_dmar_iommu(iommu);
4138 return ret;
4139}
4140
Jiang Liu6b197242014-11-09 22:47:58 +08004141int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4142{
Jiang Liuffebeb42014-11-09 22:48:02 +08004143 int ret = 0;
4144 struct intel_iommu *iommu = dmaru->iommu;
4145
4146 if (!intel_iommu_enabled)
4147 return 0;
4148 if (iommu == NULL)
4149 return -EINVAL;
4150
4151 if (insert) {
4152 ret = intel_iommu_add(dmaru);
4153 } else {
4154 disable_dmar_iommu(iommu);
4155 free_dmar_iommu(iommu);
4156 }
4157
4158 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004159}
4160
Jiang Liu9bdc5312014-01-06 14:18:27 +08004161static void intel_iommu_free_dmars(void)
4162{
4163 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4164 struct dmar_atsr_unit *atsru, *atsr_n;
4165
4166 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4167 list_del(&rmrru->list);
4168 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4169 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004170 }
4171
Jiang Liu9bdc5312014-01-06 14:18:27 +08004172 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4173 list_del(&atsru->list);
4174 intel_iommu_free_atsr(atsru);
4175 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004176}
4177
4178int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4179{
Jiang Liub683b232014-02-19 14:07:32 +08004180 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004181 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004182 struct pci_dev *bridge = NULL;
4183 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004184 struct acpi_dmar_atsr *atsr;
4185 struct dmar_atsr_unit *atsru;
4186
4187 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004188 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004189 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004190 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004191 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004192 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004193 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004194 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004195 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08004196 if (!bridge)
4197 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004198
Jiang Liu0e242612014-02-19 14:07:34 +08004199 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004200 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4201 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4202 if (atsr->segment != pci_domain_nr(dev->bus))
4203 continue;
4204
Jiang Liub683b232014-02-19 14:07:32 +08004205 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004206 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004207 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004208
4209 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004210 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004211 }
Jiang Liub683b232014-02-19 14:07:32 +08004212 ret = 0;
4213out:
Jiang Liu0e242612014-02-19 14:07:34 +08004214 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004215
Jiang Liub683b232014-02-19 14:07:32 +08004216 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004217}
4218
Jiang Liu59ce0512014-02-19 14:07:35 +08004219int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4220{
4221 int ret = 0;
4222 struct dmar_rmrr_unit *rmrru;
4223 struct dmar_atsr_unit *atsru;
4224 struct acpi_dmar_atsr *atsr;
4225 struct acpi_dmar_reserved_memory *rmrr;
4226
4227 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4228 return 0;
4229
4230 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4231 rmrr = container_of(rmrru->hdr,
4232 struct acpi_dmar_reserved_memory, header);
4233 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4234 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4235 ((void *)rmrr) + rmrr->header.length,
4236 rmrr->segment, rmrru->devices,
4237 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004238 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004239 return ret;
4240 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004241 dmar_remove_dev_scope(info, rmrr->segment,
4242 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004243 }
4244 }
4245
4246 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4247 if (atsru->include_all)
4248 continue;
4249
4250 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4251 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4252 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4253 (void *)atsr + atsr->header.length,
4254 atsr->segment, atsru->devices,
4255 atsru->devices_cnt);
4256 if (ret > 0)
4257 break;
4258 else if(ret < 0)
4259 return ret;
4260 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
4261 if (dmar_remove_dev_scope(info, atsr->segment,
4262 atsru->devices, atsru->devices_cnt))
4263 break;
4264 }
4265 }
4266
4267 return 0;
4268}
4269
Fenghua Yu99dcade2009-11-11 07:23:06 -08004270/*
4271 * Here we only respond to action of unbound device from driver.
4272 *
4273 * Added device is not attached to its DMAR domain here yet. That will happen
4274 * when mapping the device to iova.
4275 */
4276static int device_notifier(struct notifier_block *nb,
4277 unsigned long action, void *data)
4278{
4279 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004280 struct dmar_domain *domain;
4281
David Woodhouse3d891942014-03-06 15:59:26 +00004282 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004283 return 0;
4284
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004285 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004286 return 0;
4287
David Woodhouse1525a292014-03-06 16:19:30 +00004288 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004289 if (!domain)
4290 return 0;
4291
Joerg Roedele6de0f82015-07-22 16:30:36 +02004292 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004293 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004294 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004295
Fenghua Yu99dcade2009-11-11 07:23:06 -08004296 return 0;
4297}
4298
4299static struct notifier_block device_nb = {
4300 .notifier_call = device_notifier,
4301};
4302
Jiang Liu75f05562014-02-19 14:07:37 +08004303static int intel_iommu_memory_notifier(struct notifier_block *nb,
4304 unsigned long val, void *v)
4305{
4306 struct memory_notify *mhp = v;
4307 unsigned long long start, end;
4308 unsigned long start_vpfn, last_vpfn;
4309
4310 switch (val) {
4311 case MEM_GOING_ONLINE:
4312 start = mhp->start_pfn << PAGE_SHIFT;
4313 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4314 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004315 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004316 start, end);
4317 return NOTIFY_BAD;
4318 }
4319 break;
4320
4321 case MEM_OFFLINE:
4322 case MEM_CANCEL_ONLINE:
4323 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4324 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4325 while (start_vpfn <= last_vpfn) {
4326 struct iova *iova;
4327 struct dmar_drhd_unit *drhd;
4328 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004329 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004330
4331 iova = find_iova(&si_domain->iovad, start_vpfn);
4332 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004333 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004334 start_vpfn);
4335 break;
4336 }
4337
4338 iova = split_and_remove_iova(&si_domain->iovad, iova,
4339 start_vpfn, last_vpfn);
4340 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004341 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004342 start_vpfn, last_vpfn);
4343 return NOTIFY_BAD;
4344 }
4345
David Woodhouseea8ea462014-03-05 17:09:32 +00004346 freelist = domain_unmap(si_domain, iova->pfn_lo,
4347 iova->pfn_hi);
4348
Jiang Liu75f05562014-02-19 14:07:37 +08004349 rcu_read_lock();
4350 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004351 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004352 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004353 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004354 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004355 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004356
4357 start_vpfn = iova->pfn_hi + 1;
4358 free_iova_mem(iova);
4359 }
4360 break;
4361 }
4362
4363 return NOTIFY_OK;
4364}
4365
4366static struct notifier_block intel_iommu_memory_nb = {
4367 .notifier_call = intel_iommu_memory_notifier,
4368 .priority = 0
4369};
4370
Alex Williamsona5459cf2014-06-12 16:12:31 -06004371
4372static ssize_t intel_iommu_show_version(struct device *dev,
4373 struct device_attribute *attr,
4374 char *buf)
4375{
4376 struct intel_iommu *iommu = dev_get_drvdata(dev);
4377 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4378 return sprintf(buf, "%d:%d\n",
4379 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4380}
4381static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4382
4383static ssize_t intel_iommu_show_address(struct device *dev,
4384 struct device_attribute *attr,
4385 char *buf)
4386{
4387 struct intel_iommu *iommu = dev_get_drvdata(dev);
4388 return sprintf(buf, "%llx\n", iommu->reg_phys);
4389}
4390static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4391
4392static ssize_t intel_iommu_show_cap(struct device *dev,
4393 struct device_attribute *attr,
4394 char *buf)
4395{
4396 struct intel_iommu *iommu = dev_get_drvdata(dev);
4397 return sprintf(buf, "%llx\n", iommu->cap);
4398}
4399static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4400
4401static ssize_t intel_iommu_show_ecap(struct device *dev,
4402 struct device_attribute *attr,
4403 char *buf)
4404{
4405 struct intel_iommu *iommu = dev_get_drvdata(dev);
4406 return sprintf(buf, "%llx\n", iommu->ecap);
4407}
4408static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4409
Alex Williamson2238c082015-07-14 15:24:53 -06004410static ssize_t intel_iommu_show_ndoms(struct device *dev,
4411 struct device_attribute *attr,
4412 char *buf)
4413{
4414 struct intel_iommu *iommu = dev_get_drvdata(dev);
4415 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4416}
4417static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4418
4419static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4420 struct device_attribute *attr,
4421 char *buf)
4422{
4423 struct intel_iommu *iommu = dev_get_drvdata(dev);
4424 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4425 cap_ndoms(iommu->cap)));
4426}
4427static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4428
Alex Williamsona5459cf2014-06-12 16:12:31 -06004429static struct attribute *intel_iommu_attrs[] = {
4430 &dev_attr_version.attr,
4431 &dev_attr_address.attr,
4432 &dev_attr_cap.attr,
4433 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004434 &dev_attr_domains_supported.attr,
4435 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004436 NULL,
4437};
4438
4439static struct attribute_group intel_iommu_group = {
4440 .name = "intel-iommu",
4441 .attrs = intel_iommu_attrs,
4442};
4443
4444const struct attribute_group *intel_iommu_groups[] = {
4445 &intel_iommu_group,
4446 NULL,
4447};
4448
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004449int __init intel_iommu_init(void)
4450{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004451 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004452 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004453 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004454
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004455 /* VT-d is required for a TXT/tboot launch, so enforce that */
4456 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004457
Jiang Liu3a5670e2014-02-19 14:07:33 +08004458 if (iommu_init_mempool()) {
4459 if (force_on)
4460 panic("tboot: Failed to initialize iommu memory\n");
4461 return -ENOMEM;
4462 }
4463
4464 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004465 if (dmar_table_init()) {
4466 if (force_on)
4467 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004468 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004469 }
4470
Suresh Siddhac2c72862011-08-23 17:05:19 -07004471 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004472 if (force_on)
4473 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004474 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004475 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004476
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004477 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004478 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004479
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004480 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004481 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004482
4483 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004484 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004485
Joseph Cihula51a63e62011-03-21 11:04:24 -07004486 if (dmar_init_reserved_ranges()) {
4487 if (force_on)
4488 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004489 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004490 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004491
4492 init_no_remapping_devices();
4493
Joseph Cihulab7792602011-05-03 00:08:37 -07004494 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004495 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004496 if (force_on)
4497 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004498 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004499 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004500 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004501 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004502 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004503
mark gross5e0d2a62008-03-04 15:22:08 -08004504 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004505#ifdef CONFIG_SWIOTLB
4506 swiotlb = 0;
4507#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004508 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004509
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004510 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004511
Alex Williamsona5459cf2014-06-12 16:12:31 -06004512 for_each_active_iommu(iommu, drhd)
4513 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4514 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004515 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004516
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004517 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004518 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004519 if (si_domain && !hw_pass_through)
4520 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004521
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004522 intel_iommu_enabled = 1;
4523
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004524 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004525
4526out_free_reserved_range:
4527 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004528out_free_dmar:
4529 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004530 up_write(&dmar_global_lock);
4531 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004532 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004533}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004534
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004535static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004536{
4537 struct intel_iommu *iommu = opaque;
4538
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004539 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004540 return 0;
4541}
4542
4543/*
4544 * NB - intel-iommu lacks any sort of reference counting for the users of
4545 * dependent devices. If multiple endpoints have intersecting dependent
4546 * devices, unbinding the driver from any one of them will possibly leave
4547 * the others unable to operate.
4548 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004549static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004550{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004551 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004552 return;
4553
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004554 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004555}
4556
Joerg Roedel127c7612015-07-23 17:44:46 +02004557static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004558{
Weidong Hanc7151a82008-12-08 22:51:37 +08004559 struct intel_iommu *iommu;
4560 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004561
Joerg Roedel55d94042015-07-22 16:50:40 +02004562 assert_spin_locked(&device_domain_lock);
4563
Joerg Roedelb608ac32015-07-21 18:19:08 +02004564 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004565 return;
4566
Joerg Roedel127c7612015-07-23 17:44:46 +02004567 iommu = info->iommu;
4568
4569 if (info->dev) {
4570 iommu_disable_dev_iotlb(info);
4571 domain_context_clear(iommu, info->dev);
4572 }
4573
Joerg Roedelb608ac32015-07-21 18:19:08 +02004574 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004575
Joerg Roedeld160aca2015-07-22 11:52:53 +02004576 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004577 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004578 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004579
4580 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004581}
4582
Joerg Roedel55d94042015-07-22 16:50:40 +02004583static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4584 struct device *dev)
4585{
Joerg Roedel127c7612015-07-23 17:44:46 +02004586 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004587 unsigned long flags;
4588
Weidong Hanc7151a82008-12-08 22:51:37 +08004589 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004590 info = dev->archdata.iommu;
4591 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004592 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004593}
4594
4595static int md_domain_init(struct dmar_domain *domain, int guest_width)
4596{
4597 int adjust_width;
4598
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004599 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4600 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004601 domain_reserve_special_ranges(domain);
4602
4603 /* calculate AGAW */
4604 domain->gaw = guest_width;
4605 adjust_width = guestwidth_to_adjustwidth(guest_width);
4606 domain->agaw = width_to_agaw(adjust_width);
4607
Weidong Han5e98c4b2008-12-08 23:03:27 +08004608 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004609 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004610 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004611 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004612
4613 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004614 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004615 if (!domain->pgd)
4616 return -ENOMEM;
4617 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4618 return 0;
4619}
4620
Joerg Roedel00a77de2015-03-26 13:43:08 +01004621static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004622{
Joerg Roedel5d450802008-12-03 14:52:32 +01004623 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004624 struct iommu_domain *domain;
4625
4626 if (type != IOMMU_DOMAIN_UNMANAGED)
4627 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004628
Jiang Liuab8dfe22014-07-11 14:19:27 +08004629 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004630 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004631 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004632 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004633 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004634 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004635 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004636 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004637 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004638 }
Allen Kay8140a952011-10-14 12:32:17 -07004639 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004640
Joerg Roedel00a77de2015-03-26 13:43:08 +01004641 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004642 domain->geometry.aperture_start = 0;
4643 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4644 domain->geometry.force_aperture = true;
4645
Joerg Roedel00a77de2015-03-26 13:43:08 +01004646 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004647}
Kay, Allen M38717942008-09-09 18:37:29 +03004648
Joerg Roedel00a77de2015-03-26 13:43:08 +01004649static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004650{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004651 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004652}
Kay, Allen M38717942008-09-09 18:37:29 +03004653
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004654static int intel_iommu_attach_device(struct iommu_domain *domain,
4655 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004656{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004657 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004658 struct intel_iommu *iommu;
4659 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004660 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004661
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004662 if (device_is_rmrr_locked(dev)) {
4663 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4664 return -EPERM;
4665 }
4666
David Woodhouse7207d8f2014-03-09 16:31:06 -07004667 /* normally dev is not mapped */
4668 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004669 struct dmar_domain *old_domain;
4670
David Woodhouse1525a292014-03-06 16:19:30 +00004671 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004672 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02004673 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02004674 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004675 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01004676
4677 if (!domain_type_is_vm_or_si(old_domain) &&
4678 list_empty(&old_domain->devices))
4679 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004680 }
4681 }
4682
David Woodhouse156baca2014-03-09 14:00:57 -07004683 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004684 if (!iommu)
4685 return -ENODEV;
4686
4687 /* check if this iommu agaw is sufficient for max mapped address */
4688 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004689 if (addr_width > cap_mgaw(iommu->cap))
4690 addr_width = cap_mgaw(iommu->cap);
4691
4692 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004693 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004694 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004695 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004696 return -EFAULT;
4697 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004698 dmar_domain->gaw = addr_width;
4699
4700 /*
4701 * Knock out extra levels of page tables if necessary
4702 */
4703 while (iommu->agaw < dmar_domain->agaw) {
4704 struct dma_pte *pte;
4705
4706 pte = dmar_domain->pgd;
4707 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004708 dmar_domain->pgd = (struct dma_pte *)
4709 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004710 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004711 }
4712 dmar_domain->agaw--;
4713 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004714
Joerg Roedel28ccce02015-07-21 14:45:31 +02004715 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004716}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004717
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004718static void intel_iommu_detach_device(struct iommu_domain *domain,
4719 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004720{
Joerg Roedele6de0f82015-07-22 16:30:36 +02004721 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03004722}
Kay, Allen M38717942008-09-09 18:37:29 +03004723
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004724static int intel_iommu_map(struct iommu_domain *domain,
4725 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004726 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004727{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004728 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004729 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004730 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004731 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004732
Joerg Roedeldde57a22008-12-03 15:04:09 +01004733 if (iommu_prot & IOMMU_READ)
4734 prot |= DMA_PTE_READ;
4735 if (iommu_prot & IOMMU_WRITE)
4736 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004737 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4738 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004739
David Woodhouse163cc522009-06-28 00:51:17 +01004740 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004741 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004742 u64 end;
4743
4744 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004745 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004746 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004747 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004748 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004749 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004750 return -EFAULT;
4751 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004752 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004753 }
David Woodhousead051222009-06-28 14:22:28 +01004754 /* Round up size to next multiple of PAGE_SIZE, if it and
4755 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004756 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004757 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4758 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004759 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004760}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004761
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004762static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004763 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004764{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004765 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00004766 struct page *freelist = NULL;
4767 struct intel_iommu *iommu;
4768 unsigned long start_pfn, last_pfn;
4769 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02004770 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004771
David Woodhouse5cf0a762014-03-19 16:07:49 +00004772 /* Cope with horrid API which requires us to unmap more than the
4773 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02004774 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00004775
4776 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4777 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4778
David Woodhouseea8ea462014-03-05 17:09:32 +00004779 start_pfn = iova >> VTD_PAGE_SHIFT;
4780 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4781
4782 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4783
4784 npages = last_pfn - start_pfn + 1;
4785
Joerg Roedel29a27712015-07-21 17:17:12 +02004786 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004787 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00004788
Joerg Roedel42e8c182015-07-21 15:50:02 +02004789 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
4790 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00004791 }
4792
4793 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004794
David Woodhouse163cc522009-06-28 00:51:17 +01004795 if (dmar_domain->max_addr == iova + size)
4796 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004797
David Woodhouse5cf0a762014-03-19 16:07:49 +00004798 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004799}
Kay, Allen M38717942008-09-09 18:37:29 +03004800
Joerg Roedeld14d6572008-12-03 15:06:57 +01004801static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304802 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004803{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004804 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004805 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004806 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004807 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004808
David Woodhouse5cf0a762014-03-19 16:07:49 +00004809 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004810 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004811 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004812
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004813 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004814}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004815
Joerg Roedel5d587b82014-09-05 10:50:45 +02004816static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004817{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004818 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02004819 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04004820 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02004821 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004822
Joerg Roedel5d587b82014-09-05 10:50:45 +02004823 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004824}
4825
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004826static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004827{
Alex Williamsona5459cf2014-06-12 16:12:31 -06004828 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004829 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07004830 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004831
Alex Williamsona5459cf2014-06-12 16:12:31 -06004832 iommu = device_to_iommu(dev, &bus, &devfn);
4833 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004834 return -ENODEV;
4835
Alex Williamsona5459cf2014-06-12 16:12:31 -06004836 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004837
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004838 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06004839
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004840 if (IS_ERR(group))
4841 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004842
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004843 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004844 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004845}
4846
4847static void intel_iommu_remove_device(struct device *dev)
4848{
Alex Williamsona5459cf2014-06-12 16:12:31 -06004849 struct intel_iommu *iommu;
4850 u8 bus, devfn;
4851
4852 iommu = device_to_iommu(dev, &bus, &devfn);
4853 if (!iommu)
4854 return;
4855
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004856 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004857
4858 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004859}
4860
Thierry Redingb22f6432014-06-27 09:03:12 +02004861static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02004862 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01004863 .domain_alloc = intel_iommu_domain_alloc,
4864 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004865 .attach_dev = intel_iommu_attach_device,
4866 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004867 .map = intel_iommu_map,
4868 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07004869 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004870 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004871 .add_device = intel_iommu_add_device,
4872 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004873 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004874};
David Woodhouse9af88142009-02-13 23:18:03 +00004875
Daniel Vetter94526182013-01-20 23:50:13 +01004876static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4877{
4878 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004879 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01004880 dmar_map_gfx = 0;
4881}
4882
4883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4884DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4885DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4887DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4888DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4889DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4890
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004891static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004892{
4893 /*
4894 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004895 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004896 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004897 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00004898 rwbf_quirk = 1;
4899}
4900
4901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4906DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004908
Adam Jacksoneecfd572010-08-25 21:17:34 +01004909#define GGC 0x52
4910#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4911#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4912#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4913#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4914#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4915#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4916#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4917#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4918
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004919static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004920{
4921 unsigned short ggc;
4922
Adam Jacksoneecfd572010-08-25 21:17:34 +01004923 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004924 return;
4925
Adam Jacksoneecfd572010-08-25 21:17:34 +01004926 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004927 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01004928 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004929 } else if (dmar_map_gfx) {
4930 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004931 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004932 intel_iommu_strict = 1;
4933 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004934}
4935DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4936DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4937DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4938DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4939
David Woodhousee0fc7e02009-09-30 09:12:17 -07004940/* On Tylersburg chipsets, some BIOSes have been known to enable the
4941 ISOCH DMAR unit for the Azalia sound device, but not give it any
4942 TLB entries, which causes it to deadlock. Check for that. We do
4943 this in a function called from init_dmars(), instead of in a PCI
4944 quirk, because we don't want to print the obnoxious "BIOS broken"
4945 message if VT-d is actually disabled.
4946*/
4947static void __init check_tylersburg_isoch(void)
4948{
4949 struct pci_dev *pdev;
4950 uint32_t vtisochctrl;
4951
4952 /* If there's no Azalia in the system anyway, forget it. */
4953 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4954 if (!pdev)
4955 return;
4956 pci_dev_put(pdev);
4957
4958 /* System Management Registers. Might be hidden, in which case
4959 we can't do the sanity check. But that's OK, because the
4960 known-broken BIOSes _don't_ actually hide it, so far. */
4961 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4962 if (!pdev)
4963 return;
4964
4965 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4966 pci_dev_put(pdev);
4967 return;
4968 }
4969
4970 pci_dev_put(pdev);
4971
4972 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4973 if (vtisochctrl & 1)
4974 return;
4975
4976 /* Drop all bits other than the number of TLB entries */
4977 vtisochctrl &= 0x1c;
4978
4979 /* If we have the recommended number of TLB entries (16), fine. */
4980 if (vtisochctrl == 0x10)
4981 return;
4982
4983 /* Zero TLB entries? You get to ride the short bus to school. */
4984 if (!vtisochctrl) {
4985 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4986 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4987 dmi_get_system_info(DMI_BIOS_VENDOR),
4988 dmi_get_system_info(DMI_BIOS_VERSION),
4989 dmi_get_system_info(DMI_PRODUCT_VERSION));
4990 iommu_identity_mapping |= IDENTMAP_AZALIA;
4991 return;
4992 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004993
4994 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07004995 vtisochctrl);
4996}