blob: c91e145ef5a56dbb1a512c23611f06ad7d22aa05 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl>,
3 Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
4 <mdsxyz123@yahoo.com>
Jean Delvareb3b8df92014-11-12 10:20:40 +01005 Copyright (C) 2007 - 2014 Jean Delvare <jdelvare@suse.de>
David Woodhouse0cd96eb2010-10-31 21:06:59 +01006 Copyright (C) 2010 Intel Corporation,
7 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018*/
19
20/*
Jean Delvarece316112014-07-17 15:03:24 +020021 * Supports the following Intel I/O Controller Hubs (ICH):
22 *
23 * I/O Block I2C
24 * region SMBus Block proc. block
25 * Chip name PCI ID size PEC buffer call read
26 * ---------------------------------------------------------------------------
27 * 82801AA (ICH) 0x2413 16 no no no no
28 * 82801AB (ICH0) 0x2423 16 no no no no
29 * 82801BA (ICH2) 0x2443 16 no no no no
30 * 82801CA (ICH3) 0x2483 32 soft no no no
31 * 82801DB (ICH4) 0x24c3 32 hard yes no no
32 * 82801E (ICH5) 0x24d3 32 hard yes yes yes
33 * 6300ESB 0x25a4 32 hard yes yes yes
34 * 82801F (ICH6) 0x266a 32 hard yes yes yes
35 * 6310ESB/6320ESB 0x269b 32 hard yes yes yes
36 * 82801G (ICH7) 0x27da 32 hard yes yes yes
37 * 82801H (ICH8) 0x283e 32 hard yes yes yes
38 * 82801I (ICH9) 0x2930 32 hard yes yes yes
39 * EP80579 (Tolapai) 0x5032 32 hard yes yes yes
40 * ICH10 0x3a30 32 hard yes yes yes
41 * ICH10 0x3a60 32 hard yes yes yes
42 * 5/3400 Series (PCH) 0x3b30 32 hard yes yes yes
43 * 6 Series (PCH) 0x1c22 32 hard yes yes yes
44 * Patsburg (PCH) 0x1d22 32 hard yes yes yes
45 * Patsburg (PCH) IDF 0x1d70 32 hard yes yes yes
46 * Patsburg (PCH) IDF 0x1d71 32 hard yes yes yes
47 * Patsburg (PCH) IDF 0x1d72 32 hard yes yes yes
48 * DH89xxCC (PCH) 0x2330 32 hard yes yes yes
49 * Panther Point (PCH) 0x1e22 32 hard yes yes yes
50 * Lynx Point (PCH) 0x8c22 32 hard yes yes yes
51 * Lynx Point-LP (PCH) 0x9c22 32 hard yes yes yes
52 * Avoton (SOC) 0x1f3c 32 hard yes yes yes
53 * Wellsburg (PCH) 0x8d22 32 hard yes yes yes
54 * Wellsburg (PCH) MS 0x8d7d 32 hard yes yes yes
55 * Wellsburg (PCH) MS 0x8d7e 32 hard yes yes yes
56 * Wellsburg (PCH) MS 0x8d7f 32 hard yes yes yes
57 * Coleto Creek (PCH) 0x23b0 32 hard yes yes yes
Jean Delvareb299de82014-07-17 15:04:41 +020058 * Wildcat Point (PCH) 0x8ca2 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020059 * Wildcat Point-LP (PCH) 0x9ca2 32 hard yes yes yes
60 * BayTrail (SOC) 0x0f12 32 hard yes yes yes
Jarkko Nikula15407792018-02-16 11:24:29 +020061 * Braswell (SOC) 0x2292 32 hard yes yes yes
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -070062 * Sunrise Point-H (PCH) 0xa123 32 hard yes yes yes
Devin Ryles3eee17992014-11-05 16:30:03 -050063 * Sunrise Point-LP (PCH) 0x9d23 32 hard yes yes yes
Mika Westerberg84d7f2e2015-10-13 15:41:39 +030064 * DNV (SOC) 0x19df 32 hard yes yes yes
Jarkko Nikuladd77f422015-10-22 17:16:58 +030065 * Broxton (SOC) 0x5ad4 32 hard yes yes yes
Alexandra Yatescdc5a312015-11-05 11:40:25 -080066 * Lewisburg (PCH) 0xa1a3 32 hard yes yes yes
67 * Lewisburg Supersku (PCH) 0xa223 32 hard yes yes yes
Andy Shevchenko31158762016-09-23 11:56:01 +030068 * Kaby Lake PCH-H (PCH) 0xa2a3 32 hard yes yes yes
Mika Westerberg9827f9e2017-02-01 19:20:59 +030069 * Gemini Lake (SOC) 0x31d4 32 hard yes yes yes
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +030070 * Cannon Lake-H (PCH) 0xa323 32 hard yes yes yes
71 * Cannon Lake-LP (PCH) 0x9da3 32 hard yes yes yes
Jarkko Nikulacb09d942017-09-21 16:23:16 +030072 * Cedar Fork (PCH) 0x18df 32 hard yes yes yes
Mika Westerberg0bff2a82018-06-28 16:08:24 +030073 * Ice Lake-LP (PCH) 0x34a3 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020074 *
75 * Features supported by this driver:
76 * Software PEC no
77 * Hardware PEC yes
78 * Block buffer yes
79 * Block process call transaction no
80 * I2C block read transaction yes (doesn't use the block buffer)
81 * Slave mode no
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020082 * SMBus Host Notify yes
Jean Delvarece316112014-07-17 15:03:24 +020083 * Interrupt processing yes
84 *
85 * See the file Documentation/i2c/busses/i2c-i801 for details.
86 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Daniel Kurtz636752b2012-07-24 14:13:58 +020088#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#include <linux/module.h>
90#include <linux/pci.h>
91#include <linux/kernel.h>
92#include <linux/stddef.h>
93#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <linux/ioport.h>
95#include <linux/init.h>
96#include <linux/i2c.h>
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020097#include <linux/i2c-smbus.h>
Jean Delvare54fb4a052008-07-14 22:38:33 +020098#include <linux/acpi.h>
Jean Delvare1561bfe2009-01-07 14:29:17 +010099#include <linux/io.h>
Hans de Goedefa5bfab2009-03-30 21:46:44 +0200100#include <linux/dmi.h>
Ben Hutchings665a96b2011-01-10 22:11:22 +0100101#include <linux/slab.h>
Daniel Kurtz636752b2012-07-24 14:13:58 +0200102#include <linux/wait.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200103#include <linux/err.h>
Mika Westerberg94246932015-08-06 13:46:25 +0100104#include <linux/platform_device.h>
105#include <linux/platform_data/itco_wdt.h>
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200106#include <linux/pm_runtime.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200107
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400108#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200109#include <linux/gpio.h>
Wolfram Sang62ea22c2018-04-19 22:00:08 +0200110#include <linux/platform_data/i2c-mux-gpio.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200111#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113/* I801 SMBus address offsets */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100114#define SMBHSTSTS(p) (0 + (p)->smba)
115#define SMBHSTCNT(p) (2 + (p)->smba)
116#define SMBHSTCMD(p) (3 + (p)->smba)
117#define SMBHSTADD(p) (4 + (p)->smba)
118#define SMBHSTDAT0(p) (5 + (p)->smba)
119#define SMBHSTDAT1(p) (6 + (p)->smba)
120#define SMBBLKDAT(p) (7 + (p)->smba)
121#define SMBPEC(p) (8 + (p)->smba) /* ICH3 and later */
122#define SMBAUXSTS(p) (12 + (p)->smba) /* ICH4 and later */
123#define SMBAUXCTL(p) (13 + (p)->smba) /* ICH4 and later */
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200124#define SMBSLVSTS(p) (16 + (p)->smba) /* ICH3 and later */
125#define SMBSLVCMD(p) (17 + (p)->smba) /* ICH3 and later */
126#define SMBNTFDADD(p) (20 + (p)->smba) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/* PCI Address Constants */
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200129#define SMBBAR 4
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100130#define SMBPCICTL 0x004
Daniel Kurtz636752b2012-07-24 14:13:58 +0200131#define SMBPCISTS 0x006
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132#define SMBHSTCFG 0x040
Mika Westerberg94246932015-08-06 13:46:25 +0100133#define TCOBASE 0x050
134#define TCOCTL 0x054
135
136#define ACPIBASE 0x040
137#define ACPIBASE_SMI_OFF 0x030
138#define ACPICTRL 0x044
139#define ACPICTRL_EN 0x080
140
141#define SBREG_BAR 0x10
142#define SBREG_SMBCTRL 0xc6000c
Felipe Balbi851a1512018-09-03 11:24:57 +0300143#define SBREG_SMBCTRL_DNV 0xcf000c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Daniel Kurtz636752b2012-07-24 14:13:58 +0200145/* Host status bits for SMBPCISTS */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200146#define SMBPCISTS_INTS BIT(3)
Daniel Kurtz636752b2012-07-24 14:13:58 +0200147
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100148/* Control bits for SMBPCICTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200149#define SMBPCICTL_INTDIS BIT(10)
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151/* Host configuration bits for SMBHSTCFG */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200152#define SMBHSTCFG_HST_EN BIT(0)
153#define SMBHSTCFG_SMB_SMI_EN BIT(1)
154#define SMBHSTCFG_I2C_EN BIT(2)
155#define SMBHSTCFG_SPD_WD BIT(4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Mika Westerberg94246932015-08-06 13:46:25 +0100157/* TCO configuration bits for TCOCTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200158#define TCOCTL_EN BIT(8)
Mika Westerberg94246932015-08-06 13:46:25 +0100159
Ellen Wang97d34ec2016-07-01 22:42:15 +0200160/* Auxiliary status register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200161#define SMBAUXSTS_CRCE BIT(0)
162#define SMBAUXSTS_STCO BIT(1)
Ellen Wang97d34ec2016-07-01 22:42:15 +0200163
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300164/* Auxiliary control register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200165#define SMBAUXCTL_CRC BIT(0)
166#define SMBAUXCTL_E32B BIT(1)
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168/* Other settings */
Jean Delvare84c1af42012-03-26 21:47:19 +0200169#define MAX_RETRIES 400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171/* I801 command constants */
172#define I801_QUICK 0x00
173#define I801_BYTE 0x04
174#define I801_BYTE_DATA 0x08
175#define I801_WORD_DATA 0x0C
Jean Delvareae7b0492008-01-27 18:14:49 +0100176#define I801_PROC_CALL 0x10 /* unimplemented */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define I801_BLOCK_DATA 0x14
Jean Delvare63420642008-01-27 18:14:50 +0100178#define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200179
180/* I801 Host Control register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200181#define SMBHSTCNT_INTREN BIT(0)
182#define SMBHSTCNT_KILL BIT(1)
183#define SMBHSTCNT_LAST_BYTE BIT(5)
184#define SMBHSTCNT_START BIT(6)
185#define SMBHSTCNT_PEC_EN BIT(7) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200187/* I801 Hosts Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200188#define SMBHSTSTS_BYTE_DONE BIT(7)
189#define SMBHSTSTS_INUSE_STS BIT(6)
190#define SMBHSTSTS_SMBALERT_STS BIT(5)
191#define SMBHSTSTS_FAILED BIT(4)
192#define SMBHSTSTS_BUS_ERR BIT(3)
193#define SMBHSTSTS_DEV_ERR BIT(2)
194#define SMBHSTSTS_INTR BIT(1)
195#define SMBHSTSTS_HOST_BUSY BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200197/* Host Notify Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200198#define SMBSLVSTS_HST_NTFY_STS BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200199
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200200/* Host Notify Command register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200201#define SMBSLVCMD_HST_NTFY_INTREN BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200202
Daniel Kurtz70a1cc12012-07-24 14:13:58 +0200203#define STATUS_ERROR_FLAGS (SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
204 SMBHSTSTS_DEV_ERR)
205
206#define STATUS_FLAGS (SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
207 STATUS_ERROR_FLAGS)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200208
Jean Delvarea6e5e2b2011-05-01 18:18:49 +0200209/* Older devices have their ID defined in <linux/pci_ids.h> */
Jean Delvarece316112014-07-17 15:03:24 +0200210#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS 0x0f12
Jarkko Nikulacb09d942017-09-21 16:23:16 +0300211#define PCI_DEVICE_ID_INTEL_CDF_SMBUS 0x18df
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200212#define PCI_DEVICE_ID_INTEL_DNV_SMBUS 0x19df
Jean Delvarece316112014-07-17 15:03:24 +0200213#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS 0x1c22
214#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS 0x1d22
David Woodhouse55fee8d2010-10-31 21:07:00 +0100215/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
Jean Delvarece316112014-07-17 15:03:24 +0200216#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0 0x1d70
217#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1 0x1d71
218#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2 0x1d72
219#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS 0x1e22
220#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS 0x1f3c
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200221#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS 0x2292
Jean Delvarece316112014-07-17 15:03:24 +0200222#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS 0x2330
223#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS 0x23b0
Mika Westerberg9827f9e2017-02-01 19:20:59 +0300224#define PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS 0x31d4
Mika Westerberg0bff2a82018-06-28 16:08:24 +0300225#define PCI_DEVICE_ID_INTEL_ICELAKE_LP_SMBUS 0x34a3
Jean Delvarece316112014-07-17 15:03:24 +0200226#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS 0x3b30
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200227#define PCI_DEVICE_ID_INTEL_BROXTON_SMBUS 0x5ad4
Jean Delvarece316112014-07-17 15:03:24 +0200228#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS 0x8c22
Jean Delvareb299de82014-07-17 15:04:41 +0200229#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS 0x8ca2
Jean Delvarece316112014-07-17 15:03:24 +0200230#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS 0x8d22
231#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0 0x8d7d
232#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1 0x8d7e
233#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2 0x8d7f
234#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS 0x9c22
James Ralstonafc65922013-11-04 09:29:48 -0800235#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS 0x9ca2
Devin Ryles3eee17992014-11-05 16:30:03 -0500236#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS 0x9d23
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +0300237#define PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS 0x9da3
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200238#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS 0xa123
Alexandra Yatescdc5a312015-11-05 11:40:25 -0800239#define PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS 0xa1a3
240#define PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS 0xa223
Andy Shevchenko31158762016-09-23 11:56:01 +0300241#define PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS 0xa2a3
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +0300242#define PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS 0xa323
David Woodhouse55fee8d2010-10-31 21:07:00 +0100243
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200244struct i801_mux_config {
245 char *gpio_chip;
246 unsigned values[3];
247 int n_values;
248 unsigned classes[3];
249 unsigned gpios[2]; /* Relative to gpio_chip->base */
250 int n_gpios;
251};
252
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100253struct i801_priv {
254 struct i2c_adapter adapter;
255 unsigned long smba;
256 unsigned char original_hstcfg;
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200257 unsigned char original_slvcmd;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100258 struct pci_dev *pci_dev;
259 unsigned int features;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200260
261 /* isr processing */
262 wait_queue_head_t waitq;
263 u8 status;
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200264
265 /* Command state used by isr for byte-by-byte block transactions */
266 u8 cmd;
267 bool is_read;
268 int count;
269 int len;
270 u8 *data;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200271
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400272#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200273 const struct i801_mux_config *mux_drvdata;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200274 struct platform_device *mux_pdev;
275#endif
Mika Westerberg94246932015-08-06 13:46:25 +0100276 struct platform_device *tco_pdev;
Mika Westerberga7ae8192016-06-09 16:56:28 +0300277
278 /*
279 * If set to true the host controller registers are reserved for
280 * ACPI AML use. Protected by acpi_lock.
281 */
282 bool acpi_reserved;
283 struct mutex acpi_lock;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100284};
285
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200286#define FEATURE_SMBUS_PEC BIT(0)
287#define FEATURE_BLOCK_BUFFER BIT(1)
288#define FEATURE_BLOCK_PROC BIT(2)
289#define FEATURE_I2C_BLOCK_READ BIT(3)
290#define FEATURE_IRQ BIT(4)
291#define FEATURE_HOST_NOTIFY BIT(5)
Jean Delvaree7198fb2011-05-24 20:58:49 +0200292/* Not really a feature, but it's convenient to handle it as such */
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200293#define FEATURE_IDF BIT(15)
294#define FEATURE_TCO BIT(16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Jean Delvareadff6872010-05-21 18:40:54 +0200296static const char *i801_feature_names[] = {
297 "SMBus PEC",
298 "Block buffer",
299 "Block process call",
300 "I2C block read",
Daniel Kurtz636752b2012-07-24 14:13:58 +0200301 "Interrupt",
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200302 "SMBus Host Notify",
Jean Delvareadff6872010-05-21 18:40:54 +0200303};
304
305static unsigned int disable_features;
306module_param(disable_features, uint, S_IRUGO | S_IWUSR);
Jean Delvare53229342013-05-15 02:44:10 +0000307MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
308 "\t\t 0x01 disable SMBus PEC\n"
309 "\t\t 0x02 disable the block buffer\n"
310 "\t\t 0x08 disable the I2C block read functionality\n"
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200311 "\t\t 0x10 don't use interrupts\n"
312 "\t\t 0x20 disable SMBus Host Notify ");
Jean Delvareadff6872010-05-21 18:40:54 +0200313
Jean Delvarecf898dc2008-07-14 22:38:33 +0200314/* Make sure the SMBus host is ready to start transmitting.
315 Return 0 if it is, -EBUSY if it is not. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100316static int i801_check_pre(struct i801_priv *priv)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200317{
318 int status;
319
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100320 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200321 if (status & SMBHSTSTS_HOST_BUSY) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100322 dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200323 return -EBUSY;
324 }
325
326 status &= STATUS_FLAGS;
327 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100328 dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
Jean Delvarecf898dc2008-07-14 22:38:33 +0200329 status);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100330 outb_p(status, SMBHSTSTS(priv));
331 status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200332 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100333 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200334 "Failed clearing status flags (%02x)\n",
335 status);
336 return -EBUSY;
337 }
338 }
339
Ellen Wang97d34ec2016-07-01 22:42:15 +0200340 /*
341 * Clear CRC status if needed.
342 * During normal operation, i801_check_post() takes care
343 * of it after every operation. We do it here only in case
344 * the hardware was already in this state when the driver
345 * started.
346 */
347 if (priv->features & FEATURE_SMBUS_PEC) {
348 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
349 if (status) {
350 dev_dbg(&priv->pci_dev->dev,
351 "Clearing aux status flags (%02x)\n", status);
352 outb_p(status, SMBAUXSTS(priv));
353 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
354 if (status) {
355 dev_err(&priv->pci_dev->dev,
356 "Failed clearing aux status flags (%02x)\n",
357 status);
358 return -EBUSY;
359 }
360 }
361 }
362
Jean Delvarecf898dc2008-07-14 22:38:33 +0200363 return 0;
364}
365
Jean Delvare6cad93c2012-07-24 14:13:58 +0200366/*
367 * Convert the status register to an error code, and clear it.
368 * Note that status only contains the bits we want to clear, not the
369 * actual register value.
370 */
371static int i801_check_post(struct i801_priv *priv, int status)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200372{
373 int result = 0;
374
Daniel Kurtz636752b2012-07-24 14:13:58 +0200375 /*
376 * If the SMBus is still busy, we give up
377 * Note: This timeout condition only happens when using polling
378 * transactions. For interrupt operation, NAK/timeout is indicated by
379 * DEV_ERR.
380 */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200381 if (unlikely(status < 0)) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100382 dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200383 /* try to stop the current command */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100384 dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
385 outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
386 SMBHSTCNT(priv));
Jean Delvare84c1af42012-03-26 21:47:19 +0200387 usleep_range(1000, 2000);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100388 outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
389 SMBHSTCNT(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200390
391 /* Check if it worked */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100392 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200393 if ((status & SMBHSTSTS_HOST_BUSY) ||
394 !(status & SMBHSTSTS_FAILED))
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100395 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200396 "Failed terminating the transaction\n");
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100397 outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200398 return -ETIMEDOUT;
399 }
400
401 if (status & SMBHSTSTS_FAILED) {
402 result = -EIO;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100403 dev_err(&priv->pci_dev->dev, "Transaction failed\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200404 }
405 if (status & SMBHSTSTS_DEV_ERR) {
Ellen Wang97d34ec2016-07-01 22:42:15 +0200406 /*
407 * This may be a PEC error, check and clear it.
408 *
409 * AUXSTS is handled differently from HSTSTS.
410 * For HSTSTS, i801_isr() or i801_wait_intr()
411 * has already cleared the error bits in hardware,
412 * and we are passed a copy of the original value
413 * in "status".
414 * For AUXSTS, the hardware register is left
415 * for us to handle here.
416 * This is asymmetric, slightly iffy, but safe,
417 * since all this code is serialized and the CRCE
418 * bit is harmless as long as it's cleared before
419 * the next operation.
420 */
421 if ((priv->features & FEATURE_SMBUS_PEC) &&
422 (inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE)) {
423 outb_p(SMBAUXSTS_CRCE, SMBAUXSTS(priv));
424 result = -EBADMSG;
425 dev_dbg(&priv->pci_dev->dev, "PEC error\n");
426 } else {
427 result = -ENXIO;
428 dev_dbg(&priv->pci_dev->dev, "No response\n");
429 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200430 }
431 if (status & SMBHSTSTS_BUS_ERR) {
432 result = -EAGAIN;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100433 dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200434 }
435
Jean Delvare6cad93c2012-07-24 14:13:58 +0200436 /* Clear status flags except BYTE_DONE, to be cleared by caller */
437 outb_p(status, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200438
439 return result;
440}
441
Jean Delvare6cad93c2012-07-24 14:13:58 +0200442/* Wait for BUSY being cleared and either INTR or an error flag being set */
443static int i801_wait_intr(struct i801_priv *priv)
444{
445 int timeout = 0;
446 int status;
447
448 /* We will always wait for a fraction of a second! */
449 do {
450 usleep_range(250, 500);
451 status = inb_p(SMBHSTSTS(priv));
452 } while (((status & SMBHSTSTS_HOST_BUSY) ||
453 !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
454 (timeout++ < MAX_RETRIES));
455
456 if (timeout > MAX_RETRIES) {
457 dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
458 return -ETIMEDOUT;
459 }
460 return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
461}
462
463/* Wait for either BYTE_DONE or an error flag being set */
464static int i801_wait_byte_done(struct i801_priv *priv)
465{
466 int timeout = 0;
467 int status;
468
469 /* We will always wait for a fraction of a second! */
470 do {
471 usleep_range(250, 500);
472 status = inb_p(SMBHSTSTS(priv));
473 } while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
474 (timeout++ < MAX_RETRIES));
475
476 if (timeout > MAX_RETRIES) {
477 dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
478 return -ETIMEDOUT;
479 }
480 return status & STATUS_ERROR_FLAGS;
481}
482
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100483static int i801_transaction(struct i801_priv *priv, int xact)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
Jean Delvare2b738092008-07-14 22:38:32 +0200485 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200486 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100487 const struct i2c_adapter *adap = &priv->adapter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100489 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200490 if (result < 0)
491 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Daniel Kurtz636752b2012-07-24 14:13:58 +0200493 if (priv->features & FEATURE_IRQ) {
494 outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
495 SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100496 result = wait_event_timeout(priv->waitq,
497 (status = priv->status),
498 adap->timeout);
499 if (!result) {
500 status = -ETIMEDOUT;
501 dev_warn(&priv->pci_dev->dev,
502 "Timeout waiting for interrupt!\n");
503 }
Daniel Kurtz636752b2012-07-24 14:13:58 +0200504 priv->status = 0;
505 return i801_check_post(priv, status);
506 }
507
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200508 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
Daniel Kurtz37af8712012-07-24 14:13:58 +0200509 * SMBSCMD are passed in xact */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200510 outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Jean Delvare6cad93c2012-07-24 14:13:58 +0200512 status = i801_wait_intr(priv);
513 return i801_check_post(priv, status);
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200514}
515
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100516static int i801_block_transaction_by_block(struct i801_priv *priv,
517 union i2c_smbus_data *data,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200518 char read_write, int hwpec)
519{
520 int i, len;
David Brownell97140342008-07-14 22:38:25 +0200521 int status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200522
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100523 inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200524
525 /* Use 32-byte buffer to process this transaction */
526 if (read_write == I2C_SMBUS_WRITE) {
527 len = data->block[0];
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100528 outb_p(len, SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200529 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100530 outb_p(data->block[i+1], SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200531 }
532
Daniel Kurtz37af8712012-07-24 14:13:58 +0200533 status = i801_transaction(priv, I801_BLOCK_DATA |
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200534 (hwpec ? SMBHSTCNT_PEC_EN : 0));
David Brownell97140342008-07-14 22:38:25 +0200535 if (status)
536 return status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200537
538 if (read_write == I2C_SMBUS_READ) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100539 len = inb_p(SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200540 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
David Brownell97140342008-07-14 22:38:25 +0200541 return -EPROTO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200542
543 data->block[0] = len;
544 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100545 data->block[i + 1] = inb_p(SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200546 }
547 return 0;
548}
549
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200550static void i801_isr_byte_done(struct i801_priv *priv)
551{
552 if (priv->is_read) {
553 /* For SMBus block reads, length is received with first byte */
554 if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
555 (priv->count == 0)) {
556 priv->len = inb_p(SMBHSTDAT0(priv));
557 if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
558 dev_err(&priv->pci_dev->dev,
559 "Illegal SMBus block read size %d\n",
560 priv->len);
561 /* FIXME: Recover */
562 priv->len = I2C_SMBUS_BLOCK_MAX;
563 } else {
564 dev_dbg(&priv->pci_dev->dev,
565 "SMBus block read size is %d\n",
566 priv->len);
567 }
568 priv->data[-1] = priv->len;
569 }
570
571 /* Read next byte */
572 if (priv->count < priv->len)
573 priv->data[priv->count++] = inb(SMBBLKDAT(priv));
574 else
575 dev_dbg(&priv->pci_dev->dev,
576 "Discarding extra byte on block read\n");
577
578 /* Set LAST_BYTE for last byte of read transaction */
579 if (priv->count == priv->len - 1)
580 outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
581 SMBHSTCNT(priv));
582 } else if (priv->count < priv->len - 1) {
583 /* Write next byte, except for IRQ after last byte */
584 outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
585 }
586
587 /* Clear BYTE_DONE to continue with next byte */
588 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
589}
590
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200591static irqreturn_t i801_host_notify_isr(struct i801_priv *priv)
592{
593 unsigned short addr;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200594
595 addr = inb_p(SMBNTFDADD(priv)) >> 1;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200596
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200597 /*
598 * With the tested platforms, reading SMBNTFDDAT (22 + (p)->smba)
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200599 * always returns 0. Our current implementation doesn't provide
600 * data, so we just ignore it.
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200601 */
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200602 i2c_handle_smbus_host_notify(&priv->adapter, addr);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200603
604 /* clear Host Notify bit and return */
605 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
606 return IRQ_HANDLED;
607}
608
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200609/*
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200610 * There are three kinds of interrupts:
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200611 *
612 * 1) i801 signals transaction completion with one of these interrupts:
613 * INTR - Success
614 * DEV_ERR - Invalid command, NAK or communication timeout
615 * BUS_ERR - SMI# transaction collision
616 * FAILED - transaction was canceled due to a KILL request
617 * When any of these occur, update ->status and wake up the waitq.
618 * ->status must be cleared before kicking off the next transaction.
619 *
620 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
621 * occurs for each byte of a byte-by-byte to prepare the next byte.
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200622 *
623 * 3) Host Notify interrupts
Daniel Kurtz636752b2012-07-24 14:13:58 +0200624 */
625static irqreturn_t i801_isr(int irq, void *dev_id)
626{
627 struct i801_priv *priv = dev_id;
628 u16 pcists;
629 u8 status;
630
631 /* Confirm this is our interrupt */
632 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
633 if (!(pcists & SMBPCISTS_INTS))
634 return IRQ_NONE;
635
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200636 if (priv->features & FEATURE_HOST_NOTIFY) {
637 status = inb_p(SMBSLVSTS(priv));
638 if (status & SMBSLVSTS_HST_NTFY_STS)
639 return i801_host_notify_isr(priv);
640 }
641
Daniel Kurtz636752b2012-07-24 14:13:58 +0200642 status = inb_p(SMBHSTSTS(priv));
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200643 if (status & SMBHSTSTS_BYTE_DONE)
644 i801_isr_byte_done(priv);
645
Daniel Kurtz636752b2012-07-24 14:13:58 +0200646 /*
647 * Clear irq sources and report transaction result.
648 * ->status must be cleared before the next transaction is started.
649 */
650 status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
651 if (status) {
652 outb_p(status, SMBHSTSTS(priv));
Jean Delvarea90bc5d2016-05-25 09:37:02 +0200653 priv->status = status;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200654 wake_up(&priv->waitq);
655 }
656
657 return IRQ_HANDLED;
658}
659
660/*
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200661 * For "byte-by-byte" block transactions:
662 * I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
663 * I2C read uses cmd=I801_I2C_BLOCK_DATA
664 */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100665static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
666 union i2c_smbus_data *data,
Jean Delvare63420642008-01-27 18:14:50 +0100667 char read_write, int command,
668 int hwpec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669{
670 int i, len;
671 int smbcmd;
Jean Delvare2b738092008-07-14 22:38:32 +0200672 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200673 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100674 const struct i2c_adapter *adap = &priv->adapter;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200675
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100676 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200677 if (result < 0)
678 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200680 len = data->block[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
682 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100683 outb_p(len, SMBHSTDAT0(priv));
684 outb_p(data->block[1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 }
686
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200687 if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
688 read_write == I2C_SMBUS_READ)
689 smbcmd = I801_I2C_BLOCK_DATA;
690 else
691 smbcmd = I801_BLOCK_DATA;
692
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200693 if (priv->features & FEATURE_IRQ) {
694 priv->is_read = (read_write == I2C_SMBUS_READ);
695 if (len == 1 && priv->is_read)
696 smbcmd |= SMBHSTCNT_LAST_BYTE;
697 priv->cmd = smbcmd | SMBHSTCNT_INTREN;
698 priv->len = len;
699 priv->count = 0;
700 priv->data = &data->block[1];
701
702 outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100703 result = wait_event_timeout(priv->waitq,
704 (status = priv->status),
705 adap->timeout);
706 if (!result) {
707 status = -ETIMEDOUT;
708 dev_warn(&priv->pci_dev->dev,
709 "Timeout waiting for interrupt!\n");
710 }
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200711 priv->status = 0;
712 return i801_check_post(priv, status);
713 }
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 for (i = 1; i <= len; i++) {
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200716 if (i == len && read_write == I2C_SMBUS_READ)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200717 smbcmd |= SMBHSTCNT_LAST_BYTE;
Daniel Kurtz37af8712012-07-24 14:13:58 +0200718 outb_p(smbcmd, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 if (i == 1)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200721 outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100722 SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Jean Delvare6cad93c2012-07-24 14:13:58 +0200724 status = i801_wait_byte_done(priv);
725 if (status)
726 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Jean Delvare63420642008-01-27 18:14:50 +0100728 if (i == 1 && read_write == I2C_SMBUS_READ
729 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100730 len = inb_p(SMBHSTDAT0(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200731 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100732 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200733 "Illegal SMBus block read size %d\n",
734 len);
735 /* Recover */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100736 while (inb_p(SMBHSTSTS(priv)) &
737 SMBHSTSTS_HOST_BUSY)
738 outb_p(SMBHSTSTS_BYTE_DONE,
739 SMBHSTSTS(priv));
740 outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
David Brownell97140342008-07-14 22:38:25 +0200741 return -EPROTO;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200742 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 data->block[0] = len;
744 }
745
746 /* Retrieve/store value in SMBBLKDAT */
747 if (read_write == I2C_SMBUS_READ)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100748 data->block[i] = inb_p(SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100750 outb_p(data->block[i+1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Jean Delvarecf898dc2008-07-14 22:38:33 +0200752 /* signals SMBBLKDAT ready */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200753 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200754 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200755
Jean Delvare6cad93c2012-07-24 14:13:58 +0200756 status = i801_wait_intr(priv);
757exit:
758 return i801_check_post(priv, status);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200759}
760
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100761static int i801_set_block_buffer_mode(struct i801_priv *priv)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200762{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100763 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
764 if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
David Brownell97140342008-07-14 22:38:25 +0200765 return -EIO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200766 return 0;
767}
768
769/* Block transaction function */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100770static int i801_block_transaction(struct i801_priv *priv,
771 union i2c_smbus_data *data, char read_write,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200772 int command, int hwpec)
773{
774 int result = 0;
775 unsigned char hostc;
776
777 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
778 if (read_write == I2C_SMBUS_WRITE) {
779 /* set I2C_EN bit in configuration register */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100780 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
781 pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200782 hostc | SMBHSTCFG_I2C_EN);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100783 } else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
784 dev_err(&priv->pci_dev->dev,
Jean Delvare63420642008-01-27 18:14:50 +0100785 "I2C block read is unsupported!\n");
David Brownell97140342008-07-14 22:38:25 +0200786 return -EOPNOTSUPP;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200787 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 }
789
Jean Delvare63420642008-01-27 18:14:50 +0100790 if (read_write == I2C_SMBUS_WRITE
791 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200792 if (data->block[0] < 1)
793 data->block[0] = 1;
794 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
795 data->block[0] = I2C_SMBUS_BLOCK_MAX;
796 } else {
Jean Delvare63420642008-01-27 18:14:50 +0100797 data->block[0] = 32; /* max for SMBus block reads */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200798 }
799
Jean Delvarec074c392010-03-13 20:56:53 +0100800 /* Experience has shown that the block buffer can only be used for
801 SMBus (not I2C) block transactions, even though the datasheet
802 doesn't mention this limitation. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100803 if ((priv->features & FEATURE_BLOCK_BUFFER)
Jean Delvarec074c392010-03-13 20:56:53 +0100804 && command != I2C_SMBUS_I2C_BLOCK_DATA
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100805 && i801_set_block_buffer_mode(priv) == 0)
806 result = i801_block_transaction_by_block(priv, data,
807 read_write, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200808 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100809 result = i801_block_transaction_byte_by_byte(priv, data,
810 read_write,
Jean Delvare63420642008-01-27 18:14:50 +0100811 command, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200812
Jean Delvare63420642008-01-27 18:14:50 +0100813 if (command == I2C_SMBUS_I2C_BLOCK_DATA
814 && read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 /* restore saved configuration register value */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100816 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 }
818 return result;
819}
820
David Brownell97140342008-07-14 22:38:25 +0200821/* Return negative errno on error. */
Ivo Manca3fb21c62010-05-21 18:40:55 +0200822static s32 i801_access(struct i2c_adapter *adap, u16 addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 unsigned short flags, char read_write, u8 command,
Ivo Manca3fb21c62010-05-21 18:40:55 +0200824 int size, union i2c_smbus_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825{
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200826 int hwpec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 int block = 0;
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200828 int ret = 0, xact = 0;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100829 struct i801_priv *priv = i2c_get_adapdata(adap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Mika Westerberga7ae8192016-06-09 16:56:28 +0300831 mutex_lock(&priv->acpi_lock);
832 if (priv->acpi_reserved) {
833 mutex_unlock(&priv->acpi_lock);
834 return -EBUSY;
835 }
836
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200837 pm_runtime_get_sync(&priv->pci_dev->dev);
838
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100839 hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200840 && size != I2C_SMBUS_QUICK
841 && size != I2C_SMBUS_I2C_BLOCK_DATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
843 switch (size) {
844 case I2C_SMBUS_QUICK:
845 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100846 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 xact = I801_QUICK;
848 break;
849 case I2C_SMBUS_BYTE:
850 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100851 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100853 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 xact = I801_BYTE;
855 break;
856 case I2C_SMBUS_BYTE_DATA:
857 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100858 SMBHSTADD(priv));
859 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100861 outb_p(data->byte, SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 xact = I801_BYTE_DATA;
863 break;
864 case I2C_SMBUS_WORD_DATA:
865 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100866 SMBHSTADD(priv));
867 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100869 outb_p(data->word & 0xff, SMBHSTDAT0(priv));
870 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 }
872 xact = I801_WORD_DATA;
873 break;
874 case I2C_SMBUS_BLOCK_DATA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100876 SMBHSTADD(priv));
877 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 block = 1;
879 break;
Jean Delvare63420642008-01-27 18:14:50 +0100880 case I2C_SMBUS_I2C_BLOCK_DATA:
Jean Delvareba9ad2a2016-10-11 13:13:27 +0200881 /*
882 * NB: page 240 of ICH5 datasheet shows that the R/#W
883 * bit should be cleared here, even when reading.
884 * However if SPD Write Disable is set (Lynx Point and later),
885 * the read will fail if we don't set the R/#W bit.
886 */
887 outb_p(((addr & 0x7f) << 1) |
888 ((priv->original_hstcfg & SMBHSTCFG_SPD_WD) ?
889 (read_write & 0x01) : 0),
890 SMBHSTADD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100891 if (read_write == I2C_SMBUS_READ) {
892 /* NB: page 240 of ICH5 datasheet also shows
893 * that DATA1 is the cmd field when reading */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100894 outb_p(command, SMBHSTDAT1(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100895 } else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100896 outb_p(command, SMBHSTCMD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100897 block = 1;
898 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100900 dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
901 size);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200902 ret = -EOPNOTSUPP;
903 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
905
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200906 if (hwpec) /* enable/disable hardware PEC */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100907 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200908 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100909 outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
910 SMBAUXCTL(priv));
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200911
Ivo Manca3fb21c62010-05-21 18:40:55 +0200912 if (block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100913 ret = i801_block_transaction(priv, data, read_write, size,
914 hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200915 else
Daniel Kurtz37af8712012-07-24 14:13:58 +0200916 ret = i801_transaction(priv, xact);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
Jean Delvarec79cfba2006-04-20 02:43:18 -0700918 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200919 time, so we forcibly disable it after every transaction. Turn off
920 E32B for the same reason. */
Jean Delvarea0921b62008-01-27 18:14:50 +0100921 if (hwpec || block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100922 outb_p(inb_p(SMBAUXCTL(priv)) &
923 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarec79cfba2006-04-20 02:43:18 -0700924
Ivo Manca3fb21c62010-05-21 18:40:55 +0200925 if (block)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200926 goto out;
Ivo Manca3fb21c62010-05-21 18:40:55 +0200927 if (ret)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200928 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200930 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
932 switch (xact & 0x7f) {
933 case I801_BYTE: /* Result put in SMBHSTDAT0 */
934 case I801_BYTE_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100935 data->byte = inb_p(SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 break;
937 case I801_WORD_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100938 data->word = inb_p(SMBHSTDAT0(priv)) +
939 (inb_p(SMBHSTDAT1(priv)) << 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 break;
941 }
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200942
943out:
944 pm_runtime_mark_last_busy(&priv->pci_dev->dev);
945 pm_runtime_put_autosuspend(&priv->pci_dev->dev);
Mika Westerberga7ae8192016-06-09 16:56:28 +0300946 mutex_unlock(&priv->acpi_lock);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200947 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
949
950
951static u32 i801_func(struct i2c_adapter *adapter)
952{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100953 struct i801_priv *priv = i2c_get_adapdata(adapter);
954
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
Jean Delvare369f6f42008-01-27 18:14:50 +0100956 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
957 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100958 ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
959 ((priv->features & FEATURE_I2C_BLOCK_READ) ?
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200960 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0) |
961 ((priv->features & FEATURE_HOST_NOTIFY) ?
962 I2C_FUNC_SMBUS_HOST_NOTIFY : 0);
963}
964
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200965static void i801_enable_host_notify(struct i2c_adapter *adapter)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200966{
967 struct i801_priv *priv = i2c_get_adapdata(adapter);
968
969 if (!(priv->features & FEATURE_HOST_NOTIFY))
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200970 return;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200971
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200972 if (!(SMBSLVCMD_HST_NTFY_INTREN & priv->original_slvcmd))
973 outb_p(SMBSLVCMD_HST_NTFY_INTREN | priv->original_slvcmd,
974 SMBSLVCMD(priv));
975
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200976 /* clear Host Notify bit to allow a new notification */
977 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978}
979
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200980static void i801_disable_host_notify(struct i801_priv *priv)
981{
982 if (!(priv->features & FEATURE_HOST_NOTIFY))
983 return;
984
985 outb_p(priv->original_slvcmd, SMBSLVCMD(priv));
986}
987
Jean Delvare8f9082c2006-09-03 22:39:46 +0200988static const struct i2c_algorithm smbus_algorithm = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 .smbus_xfer = i801_access,
990 .functionality = i801_func,
991};
992
Jingoo Han392debf2013-12-03 08:11:20 +0900993static const struct pci_device_id i801_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
995 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
996 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
997 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
998 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
999 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
1000 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
1001 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
1002 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
Jason Gastonb0a70b52005-04-16 15:24:45 -07001003 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
Jason Gaston8254fc42006-01-09 10:58:08 -08001004 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
Jason Gastonadbc2a12006-11-22 15:19:12 -08001005 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001006 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
Gaston, Jason Dd28dc712008-02-24 20:03:42 +01001007 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
1008 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001009 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
1010 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
Seth Heasleye30d9852010-10-31 21:06:59 +01001011 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
David Woodhouse55fee8d2010-10-31 21:07:00 +01001012 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
1013 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
1014 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
Seth Heasley662cda82011-03-20 14:50:53 +01001015 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
Seth Heasley6e2a8512011-05-24 20:58:49 +02001016 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
Seth Heasley062737f2012-03-26 21:47:19 +02001017 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
James Ralston4a8f1dd2012-09-10 10:14:02 +02001018 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
Seth Heasleyc2db409c2013-01-30 15:25:32 +00001019 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
James Ralstona3fc0ff2013-02-14 09:15:33 +00001020 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
1021 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
1022 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
1023 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
Seth Heasleyf39901c2013-06-19 16:59:57 -07001024 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
Mika Westerberg9827f9e2017-02-01 19:20:59 +03001025 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS) },
Jean Delvareb299de82014-07-17 15:04:41 +02001026 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
James Ralstonafc65922013-11-04 09:29:48 -08001027 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
Chew, Kean ho1b31e9b2014-03-01 00:03:56 +08001028 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
Alan Cox39e8e302014-08-19 17:37:28 +03001029 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -07001030 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
Devin Ryles3eee17992014-11-05 16:30:03 -05001031 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
Jarkko Nikulacb09d942017-09-21 16:23:16 +03001032 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CDF_SMBUS) },
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001033 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMBUS) },
Jarkko Nikuladd77f422015-10-22 17:16:58 +03001034 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BROXTON_SMBUS) },
Alexandra Yatescdc5a312015-11-05 11:40:25 -08001035 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS) },
1036 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS) },
Andy Shevchenko31158762016-09-23 11:56:01 +03001037 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS) },
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +03001038 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS) },
1039 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS) },
Mika Westerberg0bff2a82018-06-28 16:08:24 +03001040 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICELAKE_LP_SMBUS) },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 { 0, }
1042};
1043
Ivo Manca3fb21c62010-05-21 18:40:55 +02001044MODULE_DEVICE_TABLE(pci, i801_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Jean Delvare8eacfce2011-05-24 20:58:49 +02001046#if defined CONFIG_X86 && defined CONFIG_DMI
Jean Delvare1561bfe2009-01-07 14:29:17 +01001047static unsigned char apanel_addr;
1048
1049/* Scan the system ROM for the signature "FJKEYINF" */
1050static __init const void __iomem *bios_signature(const void __iomem *bios)
1051{
1052 ssize_t offset;
1053 const unsigned char signature[] = "FJKEYINF";
1054
1055 for (offset = 0; offset < 0x10000; offset += 0x10) {
1056 if (check_signature(bios + offset, signature,
1057 sizeof(signature)-1))
1058 return bios + offset;
1059 }
1060 return NULL;
1061}
1062
1063static void __init input_apanel_init(void)
1064{
1065 void __iomem *bios;
1066 const void __iomem *p;
1067
1068 bios = ioremap(0xF0000, 0x10000); /* Can't fail */
1069 p = bios_signature(bios);
1070 if (p) {
1071 /* just use the first address */
1072 apanel_addr = readb(p + 8 + 3) >> 1;
1073 }
1074 iounmap(bios);
1075}
Jean Delvare1561bfe2009-01-07 14:29:17 +01001076
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001077struct dmi_onboard_device_info {
1078 const char *name;
1079 u8 type;
1080 unsigned short i2c_addr;
1081 const char *i2c_type;
1082};
1083
Bill Pemberton0b255e92012-11-27 15:59:38 -05001084static const struct dmi_onboard_device_info dmi_devices[] = {
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001085 { "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
1086 { "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
1087 { "Hades", DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
1088};
1089
Bill Pemberton0b255e92012-11-27 15:59:38 -05001090static void dmi_check_onboard_device(u8 type, const char *name,
1091 struct i2c_adapter *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001092{
1093 int i;
1094 struct i2c_board_info info;
1095
1096 for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
1097 /* & ~0x80, ignore enabled/disabled bit */
1098 if ((type & ~0x80) != dmi_devices[i].type)
1099 continue;
Jean Delvarefaabd472010-07-09 16:22:51 +02001100 if (strcasecmp(name, dmi_devices[i].name))
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001101 continue;
1102
1103 memset(&info, 0, sizeof(struct i2c_board_info));
1104 info.addr = dmi_devices[i].i2c_addr;
1105 strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
1106 i2c_new_device(adap, &info);
1107 break;
1108 }
1109}
1110
1111/* We use our own function to check for onboard devices instead of
1112 dmi_find_device() as some buggy BIOS's have the devices we are interested
1113 in marked as disabled */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001114static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001115{
1116 int i, count;
1117
1118 if (dm->type != 10)
1119 return;
1120
1121 count = (dm->length - sizeof(struct dmi_header)) / 2;
1122 for (i = 0; i < count; i++) {
1123 const u8 *d = (char *)(dm + 1) + (i * 2);
1124 const char *name = ((char *) dm) + dm->length;
1125 u8 type = d[0];
1126 u8 s = d[1];
1127
1128 if (!s)
1129 continue;
1130 s--;
1131 while (s > 0 && name[0]) {
1132 name += strlen(name) + 1;
1133 s--;
1134 }
1135 if (name[0] == 0) /* Bogus string reference */
1136 continue;
1137
1138 dmi_check_onboard_device(type, name, adap);
1139 }
1140}
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001141
Jean Delvaree7198fb2011-05-24 20:58:49 +02001142/* Register optional slaves */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001143static void i801_probe_optional_slaves(struct i801_priv *priv)
Jean Delvaree7198fb2011-05-24 20:58:49 +02001144{
1145 /* Only register slaves on main SMBus channel */
1146 if (priv->features & FEATURE_IDF)
1147 return;
1148
Jean Delvaree7198fb2011-05-24 20:58:49 +02001149 if (apanel_addr) {
1150 struct i2c_board_info info;
1151
1152 memset(&info, 0, sizeof(struct i2c_board_info));
1153 info.addr = apanel_addr;
1154 strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
1155 i2c_new_device(&priv->adapter, &info);
1156 }
Jean Delvare8eacfce2011-05-24 20:58:49 +02001157
Jean Delvaree7198fb2011-05-24 20:58:49 +02001158 if (dmi_name_in_vendors("FUJITSU"))
1159 dmi_walk(dmi_check_onboard_devices, &priv->adapter);
Jean Delvaree7198fb2011-05-24 20:58:49 +02001160}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001161#else
1162static void __init input_apanel_init(void) {}
Bill Pemberton0b255e92012-11-27 15:59:38 -05001163static void i801_probe_optional_slaves(struct i801_priv *priv) {}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001164#endif /* CONFIG_X86 && CONFIG_DMI */
Jean Delvaree7198fb2011-05-24 20:58:49 +02001165
Javier Martinez Canillas175c7082016-07-21 12:11:01 -04001166#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001167static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
1168 .gpio_chip = "gpio_ich",
1169 .values = { 0x02, 0x03 },
1170 .n_values = 2,
1171 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
1172 .gpios = { 52, 53 },
1173 .n_gpios = 2,
1174};
1175
1176static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
1177 .gpio_chip = "gpio_ich",
1178 .values = { 0x02, 0x03, 0x01 },
1179 .n_values = 3,
1180 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
1181 .gpios = { 52, 53 },
1182 .n_gpios = 2,
1183};
1184
Bill Pemberton0b255e92012-11-27 15:59:38 -05001185static const struct dmi_system_id mux_dmi_table[] = {
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001186 {
1187 .matches = {
1188 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1189 DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
1190 },
1191 .driver_data = &i801_mux_config_asus_z8_d12,
1192 },
1193 {
1194 .matches = {
1195 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1196 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
1197 },
1198 .driver_data = &i801_mux_config_asus_z8_d12,
1199 },
1200 {
1201 .matches = {
1202 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1203 DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
1204 },
1205 .driver_data = &i801_mux_config_asus_z8_d12,
1206 },
1207 {
1208 .matches = {
1209 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1210 DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
1211 },
1212 .driver_data = &i801_mux_config_asus_z8_d12,
1213 },
1214 {
1215 .matches = {
1216 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1217 DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
1218 },
1219 .driver_data = &i801_mux_config_asus_z8_d12,
1220 },
1221 {
1222 .matches = {
1223 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1224 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
1225 },
1226 .driver_data = &i801_mux_config_asus_z8_d12,
1227 },
1228 {
1229 .matches = {
1230 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1231 DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
1232 },
1233 .driver_data = &i801_mux_config_asus_z8_d18,
1234 },
1235 {
1236 .matches = {
1237 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1238 DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
1239 },
1240 .driver_data = &i801_mux_config_asus_z8_d18,
1241 },
1242 {
1243 .matches = {
1244 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1245 DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
1246 },
1247 .driver_data = &i801_mux_config_asus_z8_d12,
1248 },
1249 { }
1250};
1251
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001252/* Setup multiplexing if needed */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001253static int i801_add_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001254{
1255 struct device *dev = &priv->adapter.dev;
1256 const struct i801_mux_config *mux_config;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001257 struct i2c_mux_gpio_platform_data gpio_data;
Jean Delvaref82b8622012-10-05 22:23:54 +02001258 int err;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001259
1260 if (!priv->mux_drvdata)
1261 return 0;
1262 mux_config = priv->mux_drvdata;
1263
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001264 /* Prepare the platform data */
1265 memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
1266 gpio_data.parent = priv->adapter.nr;
1267 gpio_data.values = mux_config->values;
1268 gpio_data.n_values = mux_config->n_values;
1269 gpio_data.classes = mux_config->classes;
Jean Delvaref82b8622012-10-05 22:23:54 +02001270 gpio_data.gpio_chip = mux_config->gpio_chip;
1271 gpio_data.gpios = mux_config->gpios;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001272 gpio_data.n_gpios = mux_config->n_gpios;
1273 gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;
1274
1275 /* Register the mux device */
1276 priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
Jean Delvaref82b8622012-10-05 22:23:54 +02001277 PLATFORM_DEVID_AUTO, &gpio_data,
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001278 sizeof(struct i2c_mux_gpio_platform_data));
1279 if (IS_ERR(priv->mux_pdev)) {
1280 err = PTR_ERR(priv->mux_pdev);
1281 priv->mux_pdev = NULL;
1282 dev_err(dev, "Failed to register i2c-mux-gpio device\n");
1283 return err;
1284 }
1285
1286 return 0;
1287}
1288
Bill Pemberton0b255e92012-11-27 15:59:38 -05001289static void i801_del_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001290{
1291 if (priv->mux_pdev)
1292 platform_device_unregister(priv->mux_pdev);
1293}
1294
Bill Pemberton0b255e92012-11-27 15:59:38 -05001295static unsigned int i801_get_adapter_class(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001296{
1297 const struct dmi_system_id *id;
1298 const struct i801_mux_config *mux_config;
1299 unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1300 int i;
1301
1302 id = dmi_first_match(mux_dmi_table);
1303 if (id) {
Jean Delvare28901f52012-10-28 21:37:01 +01001304 /* Remove branch classes from trunk */
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001305 mux_config = id->driver_data;
1306 for (i = 0; i < mux_config->n_values; i++)
1307 class &= ~mux_config->classes[i];
1308
1309 /* Remember for later */
1310 priv->mux_drvdata = mux_config;
1311 }
1312
1313 return class;
1314}
1315#else
1316static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
1317static inline void i801_del_mux(struct i801_priv *priv) { }
1318
1319static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
1320{
1321 return I2C_CLASS_HWMON | I2C_CLASS_SPD;
1322}
1323#endif
1324
Mika Westerberg94246932015-08-06 13:46:25 +01001325static const struct itco_wdt_platform_data tco_platform_data = {
1326 .name = "Intel PCH",
1327 .version = 4,
1328};
1329
1330static DEFINE_SPINLOCK(p2sb_spinlock);
1331
1332static void i801_add_tco(struct i801_priv *priv)
1333{
1334 struct pci_dev *pci_dev = priv->pci_dev;
1335 struct resource tco_res[3], *res;
1336 struct platform_device *pdev;
1337 unsigned int devfn;
1338 u32 tco_base, tco_ctl;
1339 u32 base_addr, ctrl_val;
1340 u64 base64_addr;
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001341 u8 hidden;
Mika Westerberg94246932015-08-06 13:46:25 +01001342
1343 if (!(priv->features & FEATURE_TCO))
1344 return;
1345
1346 pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
1347 pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
1348 if (!(tco_ctl & TCOCTL_EN))
1349 return;
1350
1351 memset(tco_res, 0, sizeof(tco_res));
1352
1353 res = &tco_res[ICH_RES_IO_TCO];
1354 res->start = tco_base & ~1;
1355 res->end = res->start + 32 - 1;
1356 res->flags = IORESOURCE_IO;
1357
1358 /*
1359 * Power Management registers.
1360 */
1361 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
1362 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);
1363
1364 res = &tco_res[ICH_RES_IO_SMI];
1365 res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
1366 res->end = res->start + 3;
1367 res->flags = IORESOURCE_IO;
1368
1369 /*
1370 * Enable the ACPI I/O space.
1371 */
1372 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
1373 ctrl_val |= ACPICTRL_EN;
1374 pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);
1375
1376 /*
1377 * We must access the NO_REBOOT bit over the Primary to Sideband
1378 * bridge (P2SB). The BIOS prevents the P2SB device from being
1379 * enumerated by the PCI subsystem, so we need to unhide/hide it
1380 * to lookup the P2SB BAR.
1381 */
1382 spin_lock(&p2sb_spinlock);
1383
1384 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);
1385
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001386 /* Unhide the P2SB device, if it is hidden */
1387 pci_bus_read_config_byte(pci_dev->bus, devfn, 0xe1, &hidden);
1388 if (hidden)
1389 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);
Mika Westerberg94246932015-08-06 13:46:25 +01001390
1391 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
1392 base64_addr = base_addr & 0xfffffff0;
1393
1394 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
1395 base64_addr |= (u64)base_addr << 32;
1396
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001397 /* Hide the P2SB device, if it was hidden before */
1398 if (hidden)
1399 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, hidden);
Mika Westerberg94246932015-08-06 13:46:25 +01001400 spin_unlock(&p2sb_spinlock);
1401
1402 res = &tco_res[ICH_RES_MEM_OFF];
Felipe Balbi851a1512018-09-03 11:24:57 +03001403 if (pci_dev->device == PCI_DEVICE_ID_INTEL_DNV_SMBUS)
1404 res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL_DNV;
1405 else
1406 res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
1407
Mika Westerberg94246932015-08-06 13:46:25 +01001408 res->end = res->start + 3;
1409 res->flags = IORESOURCE_MEM;
1410
1411 pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
1412 tco_res, 3, &tco_platform_data,
1413 sizeof(tco_platform_data));
1414 if (IS_ERR(pdev)) {
1415 dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
1416 return;
1417 }
1418
1419 priv->tco_pdev = pdev;
1420}
1421
Mika Westerberga7ae8192016-06-09 16:56:28 +03001422#ifdef CONFIG_ACPI
Mika Westerberg7fd6d982018-08-30 11:50:13 +03001423static bool i801_acpi_is_smbus_ioport(const struct i801_priv *priv,
1424 acpi_physical_address address)
1425{
1426 return address >= priv->smba &&
1427 address <= pci_resource_end(priv->pci_dev, SMBBAR);
1428}
1429
Mika Westerberga7ae8192016-06-09 16:56:28 +03001430static acpi_status
1431i801_acpi_io_handler(u32 function, acpi_physical_address address, u32 bits,
1432 u64 *value, void *handler_context, void *region_context)
1433{
1434 struct i801_priv *priv = handler_context;
1435 struct pci_dev *pdev = priv->pci_dev;
1436 acpi_status status;
1437
1438 /*
1439 * Once BIOS AML code touches the OpRegion we warn and inhibit any
1440 * further access from the driver itself. This device is now owned
1441 * by the system firmware.
1442 */
1443 mutex_lock(&priv->acpi_lock);
1444
Mika Westerberg7fd6d982018-08-30 11:50:13 +03001445 if (!priv->acpi_reserved && i801_acpi_is_smbus_ioport(priv, address)) {
Mika Westerberga7ae8192016-06-09 16:56:28 +03001446 priv->acpi_reserved = true;
1447
1448 dev_warn(&pdev->dev, "BIOS is accessing SMBus registers\n");
1449 dev_warn(&pdev->dev, "Driver SMBus register access inhibited\n");
1450
1451 /*
1452 * BIOS is accessing the host controller so prevent it from
1453 * suspending automatically from now on.
1454 */
1455 pm_runtime_get_sync(&pdev->dev);
1456 }
1457
1458 if ((function & ACPI_IO_MASK) == ACPI_READ)
1459 status = acpi_os_read_port(address, (u32 *)value, bits);
1460 else
1461 status = acpi_os_write_port(address, (u32)*value, bits);
1462
1463 mutex_unlock(&priv->acpi_lock);
1464
1465 return status;
1466}
1467
1468static int i801_acpi_probe(struct i801_priv *priv)
1469{
1470 struct acpi_device *adev;
1471 acpi_status status;
1472
1473 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1474 if (adev) {
1475 status = acpi_install_address_space_handler(adev->handle,
1476 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler,
1477 NULL, priv);
1478 if (ACPI_SUCCESS(status))
1479 return 0;
1480 }
1481
1482 return acpi_check_resource_conflict(&priv->pci_dev->resource[SMBBAR]);
1483}
1484
1485static void i801_acpi_remove(struct i801_priv *priv)
1486{
1487 struct acpi_device *adev;
1488
1489 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1490 if (!adev)
1491 return;
1492
1493 acpi_remove_address_space_handler(adev->handle,
1494 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler);
1495
1496 mutex_lock(&priv->acpi_lock);
1497 if (priv->acpi_reserved)
1498 pm_runtime_put(&priv->pci_dev->dev);
1499 mutex_unlock(&priv->acpi_lock);
1500}
1501#else
1502static inline int i801_acpi_probe(struct i801_priv *priv) { return 0; }
1503static inline void i801_acpi_remove(struct i801_priv *priv) { }
1504#endif
1505
Bill Pemberton0b255e92012-11-27 15:59:38 -05001506static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507{
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001508 unsigned char temp;
Jean Delvareadff6872010-05-21 18:40:54 +02001509 int err, i;
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001510 struct i801_priv *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Jarkko Nikula1621c592015-02-13 15:52:23 +02001512 priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001513 if (!priv)
1514 return -ENOMEM;
1515
1516 i2c_set_adapdata(&priv->adapter, priv);
1517 priv->adapter.owner = THIS_MODULE;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001518 priv->adapter.class = i801_get_adapter_class(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001519 priv->adapter.algo = &smbus_algorithm;
Dustin Byford8eb5c872015-10-23 12:27:07 -07001520 priv->adapter.dev.parent = &dev->dev;
1521 ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&dev->dev));
1522 priv->adapter.retries = 3;
Mika Westerberga7ae8192016-06-09 16:56:28 +03001523 mutex_init(&priv->acpi_lock);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001524
1525 priv->pci_dev = dev;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001526 switch (dev->device) {
Mika Westerberg94246932015-08-06 13:46:25 +01001527 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
1528 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +03001529 case PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS:
1530 case PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS:
Alexandra Yates1a1503c2016-02-17 18:21:21 -08001531 case PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS:
1532 case PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS:
Jarkko Nikulacb09d942017-09-21 16:23:16 +03001533 case PCI_DEVICE_ID_INTEL_CDF_SMBUS:
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001534 case PCI_DEVICE_ID_INTEL_DNV_SMBUS:
Andy Shevchenko31158762016-09-23 11:56:01 +03001535 case PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS:
Mika Westerberg0bff2a82018-06-28 16:08:24 +03001536 case PCI_DEVICE_ID_INTEL_ICELAKE_LP_SMBUS:
Mika Westerberg94246932015-08-06 13:46:25 +01001537 priv->features |= FEATURE_I2C_BLOCK_READ;
1538 priv->features |= FEATURE_IRQ;
1539 priv->features |= FEATURE_SMBUS_PEC;
1540 priv->features |= FEATURE_BLOCK_BUFFER;
Mika Westerberg1f6dbb02016-09-20 15:30:53 +03001541 /* If we have ACPI based watchdog use that instead */
1542 if (!acpi_has_watchdog())
1543 priv->features |= FEATURE_TCO;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001544 priv->features |= FEATURE_HOST_NOTIFY;
Mika Westerberg94246932015-08-06 13:46:25 +01001545 break;
1546
Jean Delvaree7198fb2011-05-24 20:58:49 +02001547 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
1548 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
1549 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
James Ralstona3fc0ff2013-02-14 09:15:33 +00001550 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
1551 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
1552 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
Jean Delvaree7198fb2011-05-24 20:58:49 +02001553 priv->features |= FEATURE_IDF;
1554 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001555 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001556 priv->features |= FEATURE_I2C_BLOCK_READ;
Jean Delvare6676a842012-12-16 21:11:55 +01001557 priv->features |= FEATURE_IRQ;
Jean Delvare63420642008-01-27 18:14:50 +01001558 /* fall through */
1559 case PCI_DEVICE_ID_INTEL_82801DB_3:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001560 priv->features |= FEATURE_SMBUS_PEC;
1561 priv->features |= FEATURE_BLOCK_BUFFER;
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001562 /* fall through */
1563 case PCI_DEVICE_ID_INTEL_82801CA_3:
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001564 priv->features |= FEATURE_HOST_NOTIFY;
1565 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001566 case PCI_DEVICE_ID_INTEL_82801BA_2:
1567 case PCI_DEVICE_ID_INTEL_82801AB_3:
1568 case PCI_DEVICE_ID_INTEL_82801AA_3:
Jean Delvare250d1bd2006-12-10 21:21:33 +01001569 break;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001570 }
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001571
Jean Delvareadff6872010-05-21 18:40:54 +02001572 /* Disable features on user request */
1573 for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001574 if (priv->features & disable_features & (1 << i))
Jean Delvareadff6872010-05-21 18:40:54 +02001575 dev_notice(&dev->dev, "%s disabled by user\n",
1576 i801_feature_names[i]);
1577 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001578 priv->features &= ~disable_features;
Jean Delvareadff6872010-05-21 18:40:54 +02001579
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001580 err = pcim_enable_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001581 if (err) {
1582 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
1583 err);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001584 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001585 }
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001586 pcim_pin_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001587
1588 /* Determine the address of the SMBus area */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001589 priv->smba = pci_resource_start(dev, SMBBAR);
1590 if (!priv->smba) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001591 dev_err(&dev->dev,
1592 "SMBus base address uninitialized, upgrade BIOS\n");
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001593 return -ENODEV;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001594 }
1595
Mika Westerberga7ae8192016-06-09 16:56:28 +03001596 if (i801_acpi_probe(priv))
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001597 return -ENODEV;
Jean Delvare54fb4a052008-07-14 22:38:33 +02001598
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001599 err = pcim_iomap_regions(dev, 1 << SMBBAR,
1600 dev_driver_string(&dev->dev));
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001601 if (err) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001602 dev_err(&dev->dev,
1603 "Failed to request SMBus region 0x%lx-0x%Lx\n",
1604 priv->smba,
Andrew Morton598736c2006-06-30 01:56:20 -07001605 (unsigned long long)pci_resource_end(dev, SMBBAR));
Mika Westerberga7ae8192016-06-09 16:56:28 +03001606 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001607 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001608 }
1609
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001610 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
1611 priv->original_hstcfg = temp;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001612 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
1613 if (!(temp & SMBHSTCFG_HST_EN)) {
1614 dev_info(&dev->dev, "Enabling SMBus device\n");
1615 temp |= SMBHSTCFG_HST_EN;
1616 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001617 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001618
Daniel Kurtz636752b2012-07-24 14:13:58 +02001619 if (temp & SMBHSTCFG_SMB_SMI_EN) {
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001620 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001621 /* Disable SMBus interrupt feature if SMBus using SMI# */
1622 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001623 }
Jean Delvareba9ad2a2016-10-11 13:13:27 +02001624 if (temp & SMBHSTCFG_SPD_WD)
1625 dev_info(&dev->dev, "SPD Write Disable is set\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Jean Delvarea0921b62008-01-27 18:14:50 +01001627 /* Clear special mode bits */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001628 if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
1629 outb_p(inb_p(SMBAUXCTL(priv)) &
1630 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarea0921b62008-01-27 18:14:50 +01001631
Jean Delvarea086bb82018-04-11 18:03:31 +02001632 /* Remember original Host Notify setting */
1633 if (priv->features & FEATURE_HOST_NOTIFY)
1634 priv->original_slvcmd = inb_p(SMBSLVCMD(priv));
1635
Jean Delvareb3b8df92014-11-12 10:20:40 +01001636 /* Default timeout in interrupt mode: 200 ms */
1637 priv->adapter.timeout = HZ / 5;
1638
Hans de Goede6e0c9502017-11-22 12:28:17 +01001639 if (dev->irq == IRQ_NOTCONNECTED)
1640 priv->features &= ~FEATURE_IRQ;
1641
Daniel Kurtz636752b2012-07-24 14:13:58 +02001642 if (priv->features & FEATURE_IRQ) {
Jean Delvareaeb8a3d2014-11-12 10:25:37 +01001643 u16 pcictl, pcists;
1644
1645 /* Complain if an interrupt is already pending */
1646 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
1647 if (pcists & SMBPCISTS_INTS)
1648 dev_warn(&dev->dev, "An interrupt is pending!\n");
1649
1650 /* Check if interrupts have been disabled */
1651 pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
1652 if (pcictl & SMBPCICTL_INTDIS) {
1653 dev_info(&dev->dev, "Interrupts are disabled\n");
1654 priv->features &= ~FEATURE_IRQ;
1655 }
1656 }
1657
1658 if (priv->features & FEATURE_IRQ) {
Daniel Kurtz636752b2012-07-24 14:13:58 +02001659 init_waitqueue_head(&priv->waitq);
1660
Jarkko Nikula1621c592015-02-13 15:52:23 +02001661 err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
1662 IRQF_SHARED,
1663 dev_driver_string(&dev->dev), priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001664 if (err) {
1665 dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
1666 dev->irq, err);
Jean Delvareae944712014-11-12 10:24:07 +01001667 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001668 }
1669 }
Jean Delvareae944712014-11-12 10:24:07 +01001670 dev_info(&dev->dev, "SMBus using %s\n",
1671 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001672
Mika Westerberg94246932015-08-06 13:46:25 +01001673 i801_add_tco(priv);
1674
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001675 snprintf(priv->adapter.name, sizeof(priv->adapter.name),
1676 "SMBus I801 adapter at %04lx", priv->smba);
1677 err = i2c_add_adapter(&priv->adapter);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001678 if (err) {
Mika Westerberga7ae8192016-06-09 16:56:28 +03001679 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001680 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001681 }
Jean Delvare1561bfe2009-01-07 14:29:17 +01001682
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001683 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001684
Jean Delvaree7198fb2011-05-24 20:58:49 +02001685 i801_probe_optional_slaves(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001686 /* We ignore errors - multiplexing is optional */
1687 i801_add_mux(priv);
Jean Delvare1561bfe2009-01-07 14:29:17 +01001688
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001689 pci_set_drvdata(dev, priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001690
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001691 pm_runtime_set_autosuspend_delay(&dev->dev, 1000);
1692 pm_runtime_use_autosuspend(&dev->dev);
1693 pm_runtime_put_autosuspend(&dev->dev);
1694 pm_runtime_allow(&dev->dev);
1695
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001696 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697}
1698
Bill Pemberton0b255e92012-11-27 15:59:38 -05001699static void i801_remove(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700{
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001701 struct i801_priv *priv = pci_get_drvdata(dev);
1702
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001703 pm_runtime_forbid(&dev->dev);
1704 pm_runtime_get_noresume(&dev->dev);
1705
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +02001706 i801_disable_host_notify(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001707 i801_del_mux(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001708 i2c_del_adapter(&priv->adapter);
Mika Westerberga7ae8192016-06-09 16:56:28 +03001709 i801_acpi_remove(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001710 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001711
Mika Westerberg94246932015-08-06 13:46:25 +01001712 platform_device_unregister(priv->tco_pdev);
1713
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001714 /*
1715 * do not call pci_disable_device(dev) since it can cause hard hangs on
1716 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
1717 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718}
1719
Jean Delvaref7f6d912018-04-11 18:05:34 +02001720static void i801_shutdown(struct pci_dev *dev)
1721{
1722 struct i801_priv *priv = pci_get_drvdata(dev);
1723
1724 /* Restore config registers to avoid hard hang on some systems */
1725 i801_disable_host_notify(priv);
1726 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1727}
1728
Anders Roxell4b2f9bd52018-05-14 11:33:26 +02001729#ifdef CONFIG_PM_SLEEP
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001730static int i801_suspend(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001731{
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001732 struct pci_dev *pci_dev = to_pci_dev(dev);
1733 struct i801_priv *priv = pci_get_drvdata(pci_dev);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001734
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001735 pci_write_config_byte(pci_dev, SMBHSTCFG, priv->original_hstcfg);
Jean Delvarea5aaea32007-03-22 19:49:01 +01001736 return 0;
1737}
1738
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001739static int i801_resume(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001740{
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001741 struct pci_dev *pci_dev = to_pci_dev(dev);
1742 struct i801_priv *priv = pci_get_drvdata(pci_dev);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001743
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001744 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001745
Jarkko Nikulaf85da3f2015-02-13 15:52:24 +02001746 return 0;
Jean Delvarea5aaea32007-03-22 19:49:01 +01001747}
Jean Delvarea5aaea32007-03-22 19:49:01 +01001748#endif
1749
Jean Delvarea9c80882018-04-25 11:53:40 +02001750static SIMPLE_DEV_PM_OPS(i801_pm_ops, i801_suspend, i801_resume);
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001751
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752static struct pci_driver i801_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 .name = "i801_smbus",
1754 .id_table = i801_ids,
1755 .probe = i801_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001756 .remove = i801_remove,
Jean Delvaref7f6d912018-04-11 18:05:34 +02001757 .shutdown = i801_shutdown,
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001758 .driver = {
1759 .pm = &i801_pm_ops,
1760 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761};
1762
1763static int __init i2c_i801_init(void)
1764{
Jean Delvare6aa14642011-05-24 20:58:49 +02001765 if (dmi_name_in_vendors("FUJITSU"))
1766 input_apanel_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 return pci_register_driver(&i801_driver);
1768}
1769
1770static void __exit i2c_i801_exit(void)
1771{
1772 pci_unregister_driver(&i801_driver);
1773}
1774
Jean Delvare7c81c60f2014-01-29 20:40:08 +01001775MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776MODULE_DESCRIPTION("I801 SMBus driver");
1777MODULE_LICENSE("GPL");
1778
1779module_init(i2c_i801_init);
1780module_exit(i2c_i801_exit);