blob: de56c013a658672076dbcdb9fb52d111414a9cc4 [file] [log] [blame]
Andy Shevchenko7ed0cf02018-11-06 14:11:42 +02001// SPDX-License-Identifier: GPL-2.0+
Peter Tyser6ed9f9c2012-04-18 09:48:24 -05002/*
Vincent Donnefort3b923182014-02-14 15:01:58 +01003 * Intel ICH6-10, Series 5 and 6, Atom C2000 (Avoton/Rangeley) GPIO driver
Peter Tyser6ed9f9c2012-04-18 09:48:24 -05004 *
5 * Copyright (C) 2010 Extreme Engineering Solutions.
Peter Tyser6ed9f9c2012-04-18 09:48:24 -05006 */
7
Peter Tyser6ed9f9c2012-04-18 09:48:24 -05008
Andy Shevchenko488f270c2018-09-04 14:26:25 +03009#include <linux/bitops.h>
10#include <linux/gpio/driver.h>
William Breathitt Gray8a06b082016-02-03 15:17:27 -050011#include <linux/ioport.h>
Andy Shevchenko488f270c2018-09-04 14:26:25 +030012#include <linux/mfd/lpc_ich.h>
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050013#include <linux/module.h>
14#include <linux/pci.h>
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050015#include <linux/platform_device.h>
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050016
17#define DRV_NAME "gpio_ich"
18
19/*
20 * GPIO register offsets in GPIO I/O space.
21 * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
22 * LVLx registers. Logic in the read/write functions takes a register and
23 * an absolute bit number and determines the proper register offset and bit
24 * number in that register. For example, to read the value of GPIO bit 50
25 * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
26 * bit 18 (50%32).
27 */
28enum GPIO_REG {
29 GPIO_USE_SEL = 0,
30 GPIO_IO_SEL,
31 GPIO_LVL,
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020032 GPO_BLINK
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050033};
34
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020035static const u8 ichx_regs[4][3] = {
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050036 {0x00, 0x30, 0x40}, /* USE_SEL[1-3] offsets */
37 {0x04, 0x34, 0x44}, /* IO_SEL[1-3] offsets */
38 {0x0c, 0x38, 0x48}, /* LVL[1-3] offsets */
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020039 {0x18, 0x18, 0x18}, /* BLINK offset */
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050040};
41
Jean Delvare4f600ad2012-07-23 17:34:15 +020042static const u8 ichx_reglen[3] = {
43 0x30, 0x10, 0x10,
44};
45
Vincent Donnefort3b923182014-02-14 15:01:58 +010046static const u8 avoton_regs[4][3] = {
47 {0x00, 0x80, 0x00},
48 {0x04, 0x84, 0x00},
49 {0x08, 0x88, 0x00},
50};
51
52static const u8 avoton_reglen[3] = {
53 0x10, 0x10, 0x00,
54};
55
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050056#define ICHX_WRITE(val, reg, base_res) outl(val, (reg) + (base_res)->start)
57#define ICHX_READ(reg, base_res) inl((reg) + (base_res)->start)
58
59struct ichx_desc {
60 /* Max GPIO pins the chipset can have */
61 uint ngpio;
62
Vincent Donnefortbb62a352014-02-14 15:01:56 +010063 /* chipset registers */
64 const u8 (*regs)[3];
65 const u8 *reglen;
66
Vincent Donnefortba7f74f2014-02-14 15:01:55 +010067 /* GPO_BLINK is available on this chipset */
68 bool have_blink;
69
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050070 /* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
71 bool uses_gpe0;
72
73 /* USE_SEL is bogus on some chipsets, eg 3100 */
74 u32 use_sel_ignore[3];
75
76 /* Some chipsets have quirks, let these use their own request/get */
Abanoub Samehae84f152020-07-21 16:49:02 +020077 int (*request)(struct gpio_chip *chip, unsigned int offset);
78 int (*get)(struct gpio_chip *chip, unsigned int offset);
Vincent Donneforte6540f32014-02-14 15:01:57 +010079
80 /*
81 * Some chipsets don't let reading output values on GPIO_LVL register
82 * this option allows driver caching written output values
83 */
84 bool use_outlvl_cache;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050085};
86
87static struct {
88 spinlock_t lock;
Andy Shevchenkoff4709b2018-11-08 17:37:07 +020089 struct device *dev;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050090 struct gpio_chip chip;
91 struct resource *gpio_base; /* GPIO IO base */
sachin agarwal9b6d5692020-02-09 16:46:20 +053092 struct resource *pm_base; /* Power Management IO base */
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050093 struct ichx_desc *desc; /* Pointer to chipset-specific description */
94 u32 orig_gpio_ctrl; /* Orig CTRL value, used to restore on exit */
Jean Delvare4f600ad2012-07-23 17:34:15 +020095 u8 use_gpio; /* Which GPIO groups are usable */
Vincent Donneforte6540f32014-02-14 15:01:57 +010096 int outlvl_cache[3]; /* cached output values */
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050097} ichx_priv;
98
99static int modparam_gpiobase = -1; /* dynamic */
100module_param_named(gpiobase, modparam_gpiobase, int, 0444);
Andy Shevchenko5f6f2b92018-07-03 03:39:03 +0300101MODULE_PARM_DESC(gpiobase, "The GPIO number base. -1 means dynamic, which is the default.");
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500102
Abanoub Samehae84f152020-07-21 16:49:02 +0200103static int ichx_write_bit(int reg, unsigned int nr, int val, int verify)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500104{
105 unsigned long flags;
106 u32 data, tmp;
107 int reg_nr = nr / 32;
108 int bit = nr & 0x1f;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500109
110 spin_lock_irqsave(&ichx_priv.lock, flags);
111
Vincent Donneforte6540f32014-02-14 15:01:57 +0100112 if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
113 data = ichx_priv.outlvl_cache[reg_nr];
114 else
115 data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
116 ichx_priv.gpio_base);
117
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500118 if (val)
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100119 data |= BIT(bit);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500120 else
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100121 data &= ~BIT(bit);
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100122 ICHX_WRITE(data, ichx_priv.desc->regs[reg][reg_nr],
123 ichx_priv.gpio_base);
Vincent Donneforte6540f32014-02-14 15:01:57 +0100124 if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
125 ichx_priv.outlvl_cache[reg_nr] = data;
126
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100127 tmp = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
128 ichx_priv.gpio_base);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500129
130 spin_unlock_irqrestore(&ichx_priv.lock, flags);
131
Andy Shevchenkoc5aaa312018-11-07 23:29:41 +0200132 return (verify && data != tmp) ? -EPERM : 0;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500133}
134
Abanoub Samehae84f152020-07-21 16:49:02 +0200135static int ichx_read_bit(int reg, unsigned int nr)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500136{
137 unsigned long flags;
138 u32 data;
139 int reg_nr = nr / 32;
140 int bit = nr & 0x1f;
141
142 spin_lock_irqsave(&ichx_priv.lock, flags);
143
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100144 data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
145 ichx_priv.gpio_base);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500146
Vincent Donneforte6540f32014-02-14 15:01:57 +0100147 if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
148 data = ichx_priv.outlvl_cache[reg_nr] | data;
149
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500150 spin_unlock_irqrestore(&ichx_priv.lock, flags);
151
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100152 return !!(data & BIT(bit));
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500153}
154
Abanoub Samehae84f152020-07-21 16:49:02 +0200155static bool ichx_gpio_check_available(struct gpio_chip *gpio, unsigned int nr)
Jean Delvare4f600ad2012-07-23 17:34:15 +0200156{
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100157 return !!(ichx_priv.use_gpio & BIT(nr / 32));
Jean Delvare4f600ad2012-07-23 17:34:15 +0200158}
159
Abanoub Samehae84f152020-07-21 16:49:02 +0200160static int ichx_gpio_get_direction(struct gpio_chip *gpio, unsigned int nr)
Aaron Sierra62e08f22015-03-31 10:11:47 -0500161{
Matti Vaittinene42615e2019-11-06 10:54:12 +0200162 if (ichx_read_bit(GPIO_IO_SEL, nr))
163 return GPIO_LINE_DIRECTION_IN;
164
165 return GPIO_LINE_DIRECTION_OUT;
Aaron Sierra62e08f22015-03-31 10:11:47 -0500166}
167
Abanoub Samehae84f152020-07-21 16:49:02 +0200168static int ichx_gpio_direction_input(struct gpio_chip *gpio, unsigned int nr)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500169{
170 /*
171 * Try setting pin as an input and verify it worked since many pins
172 * are output-only.
173 */
Andy Shevchenkoc5aaa312018-11-07 23:29:41 +0200174 return ichx_write_bit(GPIO_IO_SEL, nr, 1, 1);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500175}
176
Abanoub Samehae84f152020-07-21 16:49:02 +0200177static int ichx_gpio_direction_output(struct gpio_chip *gpio, unsigned int nr,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500178 int val)
179{
Vincent Donnefort7f6569f2013-06-17 14:03:49 +0200180 /* Disable blink hardware which is available for GPIOs from 0 to 31. */
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100181 if (nr < 32 && ichx_priv.desc->have_blink)
Vincent Donnefort7f6569f2013-06-17 14:03:49 +0200182 ichx_write_bit(GPO_BLINK, nr, 0, 0);
183
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500184 /* Set GPIO output value. */
185 ichx_write_bit(GPIO_LVL, nr, val, 0);
186
187 /*
188 * Try setting pin as an output and verify it worked since many pins
189 * are input-only.
190 */
Andy Shevchenkoc5aaa312018-11-07 23:29:41 +0200191 return ichx_write_bit(GPIO_IO_SEL, nr, 0, 1);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500192}
193
Abanoub Samehae84f152020-07-21 16:49:02 +0200194static int ichx_gpio_get(struct gpio_chip *chip, unsigned int nr)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500195{
196 return ichx_read_bit(GPIO_LVL, nr);
197}
198
Abanoub Samehae84f152020-07-21 16:49:02 +0200199static int ich6_gpio_get(struct gpio_chip *chip, unsigned int nr)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500200{
201 unsigned long flags;
202 u32 data;
203
204 /*
205 * GPI 0 - 15 need to be read from the power management registers on
206 * a ICH6/3100 bridge.
207 */
208 if (nr < 16) {
209 if (!ichx_priv.pm_base)
210 return -ENXIO;
211
212 spin_lock_irqsave(&ichx_priv.lock, flags);
213
214 /* GPI 0 - 15 are latched, write 1 to clear*/
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100215 ICHX_WRITE(BIT(16 + nr), 0, ichx_priv.pm_base);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500216 data = ICHX_READ(0, ichx_priv.pm_base);
217
218 spin_unlock_irqrestore(&ichx_priv.lock, flags);
219
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100220 return !!((data >> 16) & BIT(nr));
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500221 } else {
222 return ichx_gpio_get(chip, nr);
223 }
224}
225
Abanoub Samehae84f152020-07-21 16:49:02 +0200226static int ichx_gpio_request(struct gpio_chip *chip, unsigned int nr)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500227{
Jean Delvare25f27db2013-03-05 21:22:38 +0100228 if (!ichx_gpio_check_available(chip, nr))
229 return -ENXIO;
230
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500231 /*
232 * Note we assume the BIOS properly set a bridge's USE value. Some
233 * chips (eg Intel 3100) have bogus USE values though, so first see if
234 * the chipset's USE value can be trusted for this specific bit.
235 * If it can't be trusted, assume that the pin can be used as a GPIO.
236 */
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100237 if (ichx_priv.desc->use_sel_ignore[nr / 32] & BIT(nr & 0x1f))
Jean Delvare2ab3a742013-03-05 09:06:58 +0100238 return 0;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500239
240 return ichx_read_bit(GPIO_USE_SEL, nr) ? 0 : -ENODEV;
241}
242
Abanoub Samehae84f152020-07-21 16:49:02 +0200243static int ich6_gpio_request(struct gpio_chip *chip, unsigned int nr)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500244{
245 /*
246 * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
247 * bridge as they are controlled by USE register bits 0 and 1. See
248 * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
249 * additional info.
250 */
251 if (nr == 16 || nr == 17)
252 nr -= 16;
253
254 return ichx_gpio_request(chip, nr);
255}
256
Abanoub Samehae84f152020-07-21 16:49:02 +0200257static void ichx_gpio_set(struct gpio_chip *chip, unsigned int nr, int val)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500258{
259 ichx_write_bit(GPIO_LVL, nr, val, 0);
260}
261
Bill Pemberton38363092012-11-19 13:22:34 -0500262static void ichx_gpiolib_setup(struct gpio_chip *chip)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500263{
264 chip->owner = THIS_MODULE;
265 chip->label = DRV_NAME;
Andy Shevchenkoff4709b2018-11-08 17:37:07 +0200266 chip->parent = ichx_priv.dev;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500267
268 /* Allow chip-specific overrides of request()/get() */
269 chip->request = ichx_priv.desc->request ?
270 ichx_priv.desc->request : ichx_gpio_request;
271 chip->get = ichx_priv.desc->get ?
272 ichx_priv.desc->get : ichx_gpio_get;
273
274 chip->set = ichx_gpio_set;
Aaron Sierra62e08f22015-03-31 10:11:47 -0500275 chip->get_direction = ichx_gpio_get_direction;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500276 chip->direction_input = ichx_gpio_direction_input;
277 chip->direction_output = ichx_gpio_direction_output;
278 chip->base = modparam_gpiobase;
279 chip->ngpio = ichx_priv.desc->ngpio;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100280 chip->can_sleep = false;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500281 chip->dbg_show = NULL;
282}
283
284/* ICH6-based, 631xesb-based */
285static struct ichx_desc ich6_desc = {
286 /* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
287 .request = ich6_gpio_request,
288 .get = ich6_gpio_get,
289
290 /* GPIO 0-15 are read in the GPE0_STS PM register */
291 .uses_gpe0 = true,
292
293 .ngpio = 50,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100294 .have_blink = true,
Vincent Donneforta7008ee2014-04-15 14:21:43 +0200295 .regs = ichx_regs,
296 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500297};
298
299/* Intel 3100 */
300static struct ichx_desc i3100_desc = {
301 /*
302 * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
303 * the Intel 3100. See "Table 712. GPIO Summary Table" of 3100
304 * Datasheet for more info.
305 */
306 .use_sel_ignore = {0x00130000, 0x00010000, 0x0},
307
308 /* The 3100 needs fixups for GPIO 0 - 17 */
309 .request = ich6_gpio_request,
310 .get = ich6_gpio_get,
311
312 /* GPIO 0-15 are read in the GPE0_STS PM register */
313 .uses_gpe0 = true,
314
315 .ngpio = 50,
Vincent Donneforta7008ee2014-04-15 14:21:43 +0200316 .regs = ichx_regs,
317 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500318};
319
320/* ICH7 and ICH8-based */
321static struct ichx_desc ich7_desc = {
322 .ngpio = 50,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100323 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100324 .regs = ichx_regs,
325 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500326};
327
328/* ICH9-based */
329static struct ichx_desc ich9_desc = {
330 .ngpio = 61,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100331 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100332 .regs = ichx_regs,
333 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500334};
335
336/* ICH10-based - Consumer/corporate versions have different amount of GPIO */
337static struct ichx_desc ich10_cons_desc = {
338 .ngpio = 61,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100339 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100340 .regs = ichx_regs,
341 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500342};
343static struct ichx_desc ich10_corp_desc = {
344 .ngpio = 72,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100345 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100346 .regs = ichx_regs,
347 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500348};
349
350/* Intel 5 series, 6 series, 3400 series, and C200 series */
351static struct ichx_desc intel5_desc = {
352 .ngpio = 76,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100353 .regs = ichx_regs,
354 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500355};
356
Vincent Donnefort3b923182014-02-14 15:01:58 +0100357/* Avoton */
358static struct ichx_desc avoton_desc = {
359 /* Avoton has only 59 GPIOs, but we assume the first set of register
360 * (Core) has 32 instead of 31 to keep gpio-ich compliance
361 */
362 .ngpio = 60,
363 .regs = avoton_regs,
364 .reglen = avoton_reglen,
365 .use_outlvl_cache = true,
366};
367
William Breathitt Gray8a06b082016-02-03 15:17:27 -0500368static int ichx_gpio_request_regions(struct device *dev,
369 struct resource *res_base, const char *name, u8 use_gpio)
Jean Delvare4f600ad2012-07-23 17:34:15 +0200370{
371 int i;
372
373 if (!res_base || !res_base->start || !res_base->end)
374 return -ENODEV;
375
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100376 for (i = 0; i < ARRAY_SIZE(ichx_priv.desc->regs[0]); i++) {
Linus Walleij7a8fd1f2018-03-06 08:56:06 +0100377 if (!(use_gpio & BIT(i)))
Jean Delvare4f600ad2012-07-23 17:34:15 +0200378 continue;
William Breathitt Gray8a06b082016-02-03 15:17:27 -0500379 if (!devm_request_region(dev,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100380 res_base->start + ichx_priv.desc->regs[0][i],
381 ichx_priv.desc->reglen[i], name))
William Breathitt Gray8a06b082016-02-03 15:17:27 -0500382 return -EBUSY;
Jean Delvare4f600ad2012-07-23 17:34:15 +0200383 }
384 return 0;
Jean Delvare4f600ad2012-07-23 17:34:15 +0200385}
386
Bill Pemberton38363092012-11-19 13:22:34 -0500387static int ichx_gpio_probe(struct platform_device *pdev)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500388{
Andy Shevchenkoff4709b2018-11-08 17:37:07 +0200389 struct device *dev = &pdev->dev;
390 struct lpc_ich_info *ich_info = dev_get_platdata(dev);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500391 struct resource *res_base, *res_pm;
392 int err;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500393
394 if (!ich_info)
395 return -ENODEV;
396
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500397 switch (ich_info->gpio_version) {
398 case ICH_I3100_GPIO:
399 ichx_priv.desc = &i3100_desc;
400 break;
401 case ICH_V5_GPIO:
402 ichx_priv.desc = &intel5_desc;
403 break;
404 case ICH_V6_GPIO:
405 ichx_priv.desc = &ich6_desc;
406 break;
407 case ICH_V7_GPIO:
408 ichx_priv.desc = &ich7_desc;
409 break;
410 case ICH_V9_GPIO:
411 ichx_priv.desc = &ich9_desc;
412 break;
413 case ICH_V10CORP_GPIO:
414 ichx_priv.desc = &ich10_corp_desc;
415 break;
416 case ICH_V10CONS_GPIO:
417 ichx_priv.desc = &ich10_cons_desc;
418 break;
Vincent Donnefort3b923182014-02-14 15:01:58 +0100419 case AVOTON_GPIO:
420 ichx_priv.desc = &avoton_desc;
421 break;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500422 default:
423 return -ENODEV;
424 }
425
Andy Shevchenkoff4709b2018-11-08 17:37:07 +0200426 ichx_priv.dev = dev;
Jean Delvared39a9482012-12-16 21:31:40 +0100427 spin_lock_init(&ichx_priv.lock);
Andy Shevchenkoff4709b2018-11-08 17:37:07 +0200428
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500429 res_base = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPIO);
Andy Shevchenkoff4709b2018-11-08 17:37:07 +0200430 err = ichx_gpio_request_regions(dev, res_base, pdev->name,
431 ich_info->use_gpio);
Jean Delvare4f600ad2012-07-23 17:34:15 +0200432 if (err)
433 return err;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500434
435 ichx_priv.gpio_base = res_base;
Andy Shevchenkoff4709b2018-11-08 17:37:07 +0200436 ichx_priv.use_gpio = ich_info->use_gpio;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500437
438 /*
439 * If necessary, determine the I/O address of ACPI/power management
Andy Shevchenko5f6f2b92018-07-03 03:39:03 +0300440 * registers which are needed to read the GPE0 register for GPI pins
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500441 * 0 - 15 on some chipsets.
442 */
443 if (!ichx_priv.desc->uses_gpe0)
444 goto init;
445
446 res_pm = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPE0);
447 if (!res_pm) {
Andy Shevchenkoc086bea2018-11-08 17:48:14 +0200448 dev_warn(dev, "ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500449 goto init;
450 }
451
Andy Shevchenkoff4709b2018-11-08 17:37:07 +0200452 if (!devm_request_region(dev, res_pm->start, resource_size(res_pm),
453 pdev->name)) {
Andy Shevchenkoc086bea2018-11-08 17:48:14 +0200454 dev_warn(dev, "ACPI BAR is busy, GPI 0 - 15 unavailable\n");
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500455 goto init;
456 }
457
458 ichx_priv.pm_base = res_pm;
459
460init:
461 ichx_gpiolib_setup(&ichx_priv.chip);
Linus Walleij4eab22e2015-12-08 10:41:44 +0100462 err = gpiochip_add_data(&ichx_priv.chip, NULL);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500463 if (err) {
Andy Shevchenkoc086bea2018-11-08 17:48:14 +0200464 dev_err(dev, "Failed to register GPIOs\n");
William Breathitt Gray8a06b082016-02-03 15:17:27 -0500465 return err;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500466 }
467
Andy Shevchenkoc086bea2018-11-08 17:48:14 +0200468 dev_info(dev, "GPIO from %d to %d\n", ichx_priv.chip.base,
469 ichx_priv.chip.base + ichx_priv.chip.ngpio - 1);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500470
471 return 0;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500472}
473
Bill Pemberton206210c2012-11-19 13:25:50 -0500474static int ichx_gpio_remove(struct platform_device *pdev)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500475{
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200476 gpiochip_remove(&ichx_priv.chip);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500477
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500478 return 0;
479}
480
481static struct platform_driver ichx_gpio_driver = {
482 .driver = {
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500483 .name = DRV_NAME,
484 },
485 .probe = ichx_gpio_probe,
Bill Pemberton8283c4f2012-11-19 13:20:08 -0500486 .remove = ichx_gpio_remove,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500487};
488
489module_platform_driver(ichx_gpio_driver);
490
491MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
492MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
493MODULE_LICENSE("GPL");
494MODULE_ALIAS("platform:"DRV_NAME);