blob: fcb9245b184f53371032c8c2e96790f0fc1409a0 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04003 * sata_via.c - VIA Serial ATA controllers
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04006 * Please ALWAYS copy linux-ide@vger.kernel.org
Jeff Garzik5796d1c2007-10-26 00:03:37 -04007 * on emails.
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 *
9 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
10 * Copyright 2003-2004 Jeff Garzik
11 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040012 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab9bb9a392017-05-16 09:16:37 -030013 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040014 *
15 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/blkdev.h>
22#include <linux/delay.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050023#include <linux/device.h>
Bart Hartgersa55ab492010-02-14 13:04:50 +010024#include <scsi/scsi.h>
25#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <scsi/scsi_host.h>
27#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#define DRV_NAME "sata_via"
Bart Hartgersa55ab492010-02-14 13:04:50 +010030#define DRV_VERSION "2.6"
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Tejun Heob9d5b892008-10-22 00:46:36 +090032/*
33 * vt8251 is different from other sata controllers of VIA. It has two
34 * channels, each channel has both Master and Slave slot.
35 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070036enum board_ids_enum {
37 vt6420,
38 vt6421,
Tejun Heob9d5b892008-10-22 00:46:36 +090039 vt8251,
Linus Torvalds1da177e2005-04-16 15:20:36 -070040};
41
42enum {
43 SATA_CHAN_ENAB = 0x40, /* SATA channel enable */
44 SATA_INT_GATE = 0x41, /* SATA interrupt gating */
45 SATA_NATIVE_MODE = 0x42, /* Native mode enable */
Ondrej Zary57e55682016-02-25 17:22:25 +010046 SVIA_MISC_3 = 0x46, /* Miscellaneous Control III */
Aland73f30e2007-01-08 17:11:13 +000047 PATA_UDMA_TIMING = 0xB3, /* PATA timing for DMA/ cable detect */
48 PATA_PIO_TIMING = 0xAB, /* PATA timing register */
Jeff Garzika84471f2007-02-26 05:51:33 -050049
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 PORT0 = (1 << 1),
51 PORT1 = (1 << 0),
52 ALL_PORTS = PORT0 | PORT1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54 NATIVE_MODE_ALL = (1 << 7) | (1 << 6) | (1 << 5) | (1 << 4),
55
56 SATA_EXT_PHY = (1 << 6), /* 0==use PATA, 1==ext phy */
Ondrej Zary57e55682016-02-25 17:22:25 +010057
58 SATA_HOTPLUG = (1 << 5), /* enable IRQ on hotplug */
Linus Torvalds1da177e2005-04-16 15:20:36 -070059};
60
Ondrej Zary44a9b492016-02-20 12:01:53 +010061struct svia_priv {
62 bool wd_workaround;
63};
64
Ondrej Zary98633252017-06-25 22:25:36 +020065static int vt6420_hotplug;
66module_param_named(vt6420_hotplug, vt6420_hotplug, int, 0644);
67MODULE_PARM_DESC(vt6420_hotplug, "Enable hot-plug support for VT6420 (0=Don't support, 1=support)");
68
Jeff Garzik5796d1c2007-10-26 00:03:37 -040069static int svia_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Ondrej Zary44a9b492016-02-20 12:01:53 +010070#ifdef CONFIG_PM_SLEEP
71static int svia_pci_device_resume(struct pci_dev *pdev);
72#endif
Tejun Heo82ef04f2008-07-31 17:02:40 +090073static int svia_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
74static int svia_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Tejun Heob9d5b892008-10-22 00:46:36 +090075static int vt8251_scr_read(struct ata_link *link, unsigned int scr, u32 *val);
76static int vt8251_scr_write(struct ata_link *link, unsigned int scr, u32 val);
Tejun Heob78152e2008-10-22 00:45:57 +090077static void svia_tf_load(struct ata_port *ap, const struct ata_taskfile *tf);
Tejun Heo17234242007-01-25 20:46:59 +090078static void svia_noop_freeze(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +090079static int vt6420_prereset(struct ata_link *link, unsigned long deadline);
Bart Hartgersa55ab492010-02-14 13:04:50 +010080static void vt6420_bmdma_start(struct ata_queued_cmd *qc);
Jeff Garzika0fcdc02007-03-09 07:24:15 -050081static int vt6421_pata_cable_detect(struct ata_port *ap);
Aland73f30e2007-01-08 17:11:13 +000082static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev);
83static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev);
Ondrej Zary44a9b492016-02-20 12:01:53 +010084static void vt6421_error_handler(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Jeff Garzik3b7d6972005-11-10 11:04:11 -050086static const struct pci_device_id svia_pci_tbl[] = {
Luca Pedrielli96bc1032007-01-16 12:55:04 +090087 { PCI_VDEVICE(VIA, 0x5337), vt6420 },
Tejun Heob9d5b892008-10-22 00:46:36 +090088 { PCI_VDEVICE(VIA, 0x0591), vt6420 }, /* 2 sata chnls (Master) */
89 { PCI_VDEVICE(VIA, 0x3149), vt6420 }, /* 2 sata chnls (Master) */
90 { PCI_VDEVICE(VIA, 0x3249), vt6421 }, /* 2 sata chnls, 1 pata chnl */
Jeff Garzik52df0ee2007-05-25 05:02:06 -040091 { PCI_VDEVICE(VIA, 0x5372), vt6420 },
92 { PCI_VDEVICE(VIA, 0x7372), vt6420 },
Tejun Heob9d5b892008-10-22 00:46:36 +090093 { PCI_VDEVICE(VIA, 0x5287), vt8251 }, /* 2 sata chnls (Master/Slave) */
JosephChan@via.com.tw68139522009-01-16 19:44:55 +080094 { PCI_VDEVICE(VIA, 0x9000), vt8251 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96 { } /* terminate list */
97};
98
99static struct pci_driver svia_pci_driver = {
100 .name = DRV_NAME,
101 .id_table = svia_pci_tbl,
102 .probe = svia_init_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200103#ifdef CONFIG_PM_SLEEP
Tejun Heoe1e143c2007-05-04 15:30:34 +0200104 .suspend = ata_pci_device_suspend,
Ondrej Zary44a9b492016-02-20 12:01:53 +0100105 .resume = svia_pci_device_resume,
Tejun Heoe1e143c2007-05-04 15:30:34 +0200106#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 .remove = ata_pci_remove_one,
108};
109
Jeff Garzik193515d2005-11-07 00:59:37 -0500110static struct scsi_host_template svia_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900111 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112};
113
Tejun Heob78152e2008-10-22 00:45:57 +0900114static struct ata_port_operations svia_base_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900115 .inherits = &ata_bmdma_port_ops,
Tejun Heob78152e2008-10-22 00:45:57 +0900116 .sff_tf_load = svia_tf_load,
117};
118
119static struct ata_port_operations vt6420_sata_ops = {
120 .inherits = &svia_base_ops,
Tejun Heo17234242007-01-25 20:46:59 +0900121 .freeze = svia_noop_freeze,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900122 .prereset = vt6420_prereset,
Bart Hartgersa55ab492010-02-14 13:04:50 +0100123 .bmdma_start = vt6420_bmdma_start,
Tejun Heoac2164d2006-08-23 01:00:27 +0900124};
125
Tejun Heo029cfd62008-03-25 12:22:49 +0900126static struct ata_port_operations vt6421_pata_ops = {
Tejun Heob78152e2008-10-22 00:45:57 +0900127 .inherits = &svia_base_ops,
Tejun Heo029cfd62008-03-25 12:22:49 +0900128 .cable_detect = vt6421_pata_cable_detect,
Aland73f30e2007-01-08 17:11:13 +0000129 .set_piomode = vt6421_set_pio_mode,
130 .set_dmamode = vt6421_set_dma_mode,
Aland73f30e2007-01-08 17:11:13 +0000131};
132
Tejun Heo029cfd62008-03-25 12:22:49 +0900133static struct ata_port_operations vt6421_sata_ops = {
Tejun Heob78152e2008-10-22 00:45:57 +0900134 .inherits = &svia_base_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 .scr_read = svia_scr_read,
136 .scr_write = svia_scr_write,
Ondrej Zary44a9b492016-02-20 12:01:53 +0100137 .error_handler = vt6421_error_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138};
139
Tejun Heob9d5b892008-10-22 00:46:36 +0900140static struct ata_port_operations vt8251_ops = {
141 .inherits = &svia_base_ops,
142 .hardreset = sata_std_hardreset,
143 .scr_read = vt8251_scr_read,
144 .scr_write = vt8251_scr_write,
145};
146
Tejun Heoeca25dc2007-04-17 23:44:07 +0900147static const struct ata_port_info vt6420_port_info = {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300148 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100149 .pio_mask = ATA_PIO4,
150 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400151 .udma_mask = ATA_UDMA6,
Tejun Heoac2164d2006-08-23 01:00:27 +0900152 .port_ops = &vt6420_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153};
154
Bhumika Goyalf356b082017-06-09 17:15:08 +0530155static const struct ata_port_info vt6421_sport_info = {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300156 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100157 .pio_mask = ATA_PIO4,
158 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400159 .udma_mask = ATA_UDMA6,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900160 .port_ops = &vt6421_sata_ops,
161};
162
Bhumika Goyalf356b082017-06-09 17:15:08 +0530163static const struct ata_port_info vt6421_pport_info = {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300164 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100165 .pio_mask = ATA_PIO4,
166 /* No MWDMA */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400167 .udma_mask = ATA_UDMA6,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900168 .port_ops = &vt6421_pata_ops,
169};
170
Bhumika Goyalf356b082017-06-09 17:15:08 +0530171static const struct ata_port_info vt8251_port_info = {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300172 .flags = ATA_FLAG_SATA | ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100173 .pio_mask = ATA_PIO4,
174 .mwdma_mask = ATA_MWDMA2,
Tejun Heob9d5b892008-10-22 00:46:36 +0900175 .udma_mask = ATA_UDMA6,
176 .port_ops = &vt8251_ops,
177};
178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179MODULE_AUTHOR("Jeff Garzik");
180MODULE_DESCRIPTION("SCSI low-level driver for VIA SATA controllers");
181MODULE_LICENSE("GPL");
182MODULE_DEVICE_TABLE(pci, svia_pci_tbl);
183MODULE_VERSION(DRV_VERSION);
184
Tejun Heo82ef04f2008-07-31 17:02:40 +0900185static int svia_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900188 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900189 *val = ioread32(link->ap->ioaddr.scr_addr + (4 * sc_reg));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900190 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191}
192
Tejun Heo82ef04f2008-07-31 17:02:40 +0900193static int svia_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194{
195 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900196 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900197 iowrite32(val, link->ap->ioaddr.scr_addr + (4 * sc_reg));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900198 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199}
200
Tejun Heob9d5b892008-10-22 00:46:36 +0900201static int vt8251_scr_read(struct ata_link *link, unsigned int scr, u32 *val)
202{
203 static const u8 ipm_tbl[] = { 1, 2, 6, 0 };
204 struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
205 int slot = 2 * link->ap->port_no + link->pmp;
206 u32 v = 0;
207 u8 raw;
208
209 switch (scr) {
210 case SCR_STATUS:
211 pci_read_config_byte(pdev, 0xA0 + slot, &raw);
212
213 /* read the DET field, bit0 and 1 of the config byte */
214 v |= raw & 0x03;
215
216 /* read the SPD field, bit4 of the configure byte */
217 if (raw & (1 << 4))
218 v |= 0x02 << 4;
219 else
220 v |= 0x01 << 4;
221
222 /* read the IPM field, bit2 and 3 of the config byte */
223 v |= ipm_tbl[(raw >> 2) & 0x3];
224 break;
225
226 case SCR_ERROR:
227 /* devices other than 5287 uses 0xA8 as base */
228 WARN_ON(pdev->device != 0x5287);
229 pci_read_config_dword(pdev, 0xB0 + slot * 4, &v);
230 break;
231
232 case SCR_CONTROL:
233 pci_read_config_byte(pdev, 0xA4 + slot, &raw);
234
235 /* read the DET field, bit0 and bit1 */
236 v |= ((raw & 0x02) << 1) | (raw & 0x01);
237
238 /* read the IPM field, bit2 and bit3 */
239 v |= ((raw >> 2) & 0x03) << 8;
240 break;
241
242 default:
243 return -EINVAL;
244 }
245
246 *val = v;
247 return 0;
248}
249
250static int vt8251_scr_write(struct ata_link *link, unsigned int scr, u32 val)
251{
252 struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
253 int slot = 2 * link->ap->port_no + link->pmp;
254 u32 v = 0;
255
256 switch (scr) {
257 case SCR_ERROR:
258 /* devices other than 5287 uses 0xA8 as base */
259 WARN_ON(pdev->device != 0x5287);
260 pci_write_config_dword(pdev, 0xB0 + slot * 4, val);
261 return 0;
262
263 case SCR_CONTROL:
264 /* set the DET field */
265 v |= ((val & 0x4) >> 1) | (val & 0x1);
266
267 /* set the IPM field */
268 v |= ((val >> 8) & 0x3) << 2;
269
270 pci_write_config_byte(pdev, 0xA4 + slot, v);
271 return 0;
272
273 default:
274 return -EINVAL;
275 }
276}
277
Tejun Heob78152e2008-10-22 00:45:57 +0900278/**
279 * svia_tf_load - send taskfile registers to host controller
280 * @ap: Port to which output is sent
281 * @tf: ATA taskfile register set
282 *
283 * Outputs ATA taskfile to standard ATA host controller.
284 *
285 * This is to fix the internal bug of via chipsets, which will
286 * reset the device register after changing the IEN bit on ctl
287 * register.
288 */
289static void svia_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
290{
291 struct ata_taskfile ttf;
292
293 if (tf->ctl != ap->last_ctl) {
294 ttf = *tf;
295 ttf.flags |= ATA_TFLAG_DEVICE;
296 tf = &ttf;
297 }
298 ata_sff_tf_load(ap, tf);
299}
300
Tejun Heo17234242007-01-25 20:46:59 +0900301static void svia_noop_freeze(struct ata_port *ap)
302{
303 /* Some VIA controllers choke if ATA_NIEN is manipulated in
304 * certain way. Leave it alone and just clear pending IRQ.
305 */
Tejun Heo5682ed32008-04-07 22:47:16 +0900306 ap->ops->sff_check_status(ap);
Tejun Heo37f65b82010-05-19 22:10:20 +0200307 ata_bmdma_irq_clear(ap);
Tejun Heo17234242007-01-25 20:46:59 +0900308}
309
Tejun Heoac2164d2006-08-23 01:00:27 +0900310/**
311 * vt6420_prereset - prereset for vt6420
Tejun Heocc0680a2007-08-06 18:36:23 +0900312 * @link: target ATA link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900313 * @deadline: deadline jiffies for the operation
Tejun Heoac2164d2006-08-23 01:00:27 +0900314 *
315 * SCR registers on vt6420 are pieces of shit and may hang the
316 * whole machine completely if accessed with the wrong timing.
317 * To avoid such catastrophe, vt6420 doesn't provide generic SCR
318 * access operations, but uses SStatus and SControl only during
319 * boot probing in controlled way.
320 *
321 * As the old (pre EH update) probing code is proven to work, we
322 * strictly follow the access pattern.
323 *
324 * LOCKING:
325 * Kernel thread context (may sleep)
326 *
327 * RETURNS:
328 * 0 on success, -errno otherwise.
329 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900330static int vt6420_prereset(struct ata_link *link, unsigned long deadline)
Tejun Heoac2164d2006-08-23 01:00:27 +0900331{
Tejun Heocc0680a2007-08-06 18:36:23 +0900332 struct ata_port *ap = link->ap;
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900333 struct ata_eh_context *ehc = &ap->link.eh_context;
Tejun Heoac2164d2006-08-23 01:00:27 +0900334 unsigned long timeout = jiffies + (HZ * 5);
335 u32 sstatus, scontrol;
336 int online;
337
338 /* don't do any SCR stuff if we're not loading */
Jeff Garzik68ff6e82006-11-08 07:46:02 -0500339 if (!(ap->pflags & ATA_PFLAG_LOADING))
Tejun Heoac2164d2006-08-23 01:00:27 +0900340 goto skip_scr;
341
Jeff Garzika09060f2007-05-28 08:17:06 -0400342 /* Resume phy. This is the old SATA resume sequence */
Tejun Heo82ef04f2008-07-31 17:02:40 +0900343 svia_scr_write(link, SCR_CONTROL, 0x300);
344 svia_scr_read(link, SCR_CONTROL, &scontrol); /* flush */
Tejun Heoac2164d2006-08-23 01:00:27 +0900345
346 /* wait for phy to become ready, if necessary */
347 do {
Tejun Heo97750ce2010-09-06 17:56:29 +0200348 ata_msleep(link->ap, 200);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900349 svia_scr_read(link, SCR_STATUS, &sstatus);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900350 if ((sstatus & 0xf) != 1)
Tejun Heoac2164d2006-08-23 01:00:27 +0900351 break;
352 } while (time_before(jiffies, timeout));
353
354 /* open code sata_print_link_status() */
Tejun Heo82ef04f2008-07-31 17:02:40 +0900355 svia_scr_read(link, SCR_STATUS, &sstatus);
356 svia_scr_read(link, SCR_CONTROL, &scontrol);
Tejun Heoac2164d2006-08-23 01:00:27 +0900357
358 online = (sstatus & 0xf) == 0x3;
359
Joe Perchesa9a79df2011-04-15 15:51:59 -0700360 ata_port_info(ap,
361 "SATA link %s 1.5 Gbps (SStatus %X SControl %X)\n",
362 online ? "up" : "down", sstatus, scontrol);
Tejun Heoac2164d2006-08-23 01:00:27 +0900363
364 /* SStatus is read one more time */
Tejun Heo82ef04f2008-07-31 17:02:40 +0900365 svia_scr_read(link, SCR_STATUS, &sstatus);
Tejun Heoac2164d2006-08-23 01:00:27 +0900366
367 if (!online) {
368 /* tell EH to bail */
Tejun Heocf480622008-01-24 00:05:14 +0900369 ehc->i.action &= ~ATA_EH_RESET;
Tejun Heoac2164d2006-08-23 01:00:27 +0900370 return 0;
371 }
372
373 skip_scr:
374 /* wait for !BSY */
Tejun Heo705e76b2008-04-07 22:47:19 +0900375 ata_sff_wait_ready(link, deadline);
Tejun Heoac2164d2006-08-23 01:00:27 +0900376
377 return 0;
378}
379
Bart Hartgersa55ab492010-02-14 13:04:50 +0100380static void vt6420_bmdma_start(struct ata_queued_cmd *qc)
381{
382 struct ata_port *ap = qc->ap;
383 if ((qc->tf.command == ATA_CMD_PACKET) &&
384 (qc->scsicmd->sc_data_direction == DMA_TO_DEVICE)) {
385 /* Prevents corruption on some ATAPI burners */
386 ata_sff_pause(ap);
387 }
388 ata_bmdma_start(qc);
389}
390
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500391static int vt6421_pata_cable_detect(struct ata_port *ap)
Aland73f30e2007-01-08 17:11:13 +0000392{
393 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
394 u8 tmp;
395
396 pci_read_config_byte(pdev, PATA_UDMA_TIMING, &tmp);
397 if (tmp & 0x10)
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500398 return ATA_CBL_PATA40;
399 return ATA_CBL_PATA80;
Aland73f30e2007-01-08 17:11:13 +0000400}
401
402static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
403{
404 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
405 static const u8 pio_bits[] = { 0xA8, 0x65, 0x65, 0x31, 0x20 };
Bart Hartgers02d1d612010-01-17 00:56:54 +0100406 pci_write_config_byte(pdev, PATA_PIO_TIMING - adev->devno,
407 pio_bits[adev->pio_mode - XFER_PIO_0]);
Aland73f30e2007-01-08 17:11:13 +0000408}
409
410static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
411{
412 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
413 static const u8 udma_bits[] = { 0xEE, 0xE8, 0xE6, 0xE4, 0xE2, 0xE1, 0xE0, 0xE0 };
Bart Hartgers02d1d612010-01-17 00:56:54 +0100414 pci_write_config_byte(pdev, PATA_UDMA_TIMING - adev->devno,
415 udma_bits[adev->dma_mode - XFER_UDMA_0]);
Aland73f30e2007-01-08 17:11:13 +0000416}
417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418static const unsigned int svia_bar_sizes[] = {
419 8, 4, 8, 4, 16, 256
420};
421
422static const unsigned int vt6421_bar_sizes[] = {
423 16, 16, 16, 16, 32, 128
424};
425
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400426static void __iomem *svia_scr_addr(void __iomem *addr, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
428 return addr + (port * 128);
429}
430
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400431static void __iomem *vt6421_scr_addr(void __iomem *addr, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432{
433 return addr + (port * 64);
434}
435
Tejun Heoeca25dc2007-04-17 23:44:07 +0900436static void vt6421_init_addrs(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437{
Tejun Heoeca25dc2007-04-17 23:44:07 +0900438 void __iomem * const * iomap = ap->host->iomap;
439 void __iomem *reg_addr = iomap[ap->port_no];
440 void __iomem *bmdma_addr = iomap[4] + (ap->port_no * 8);
441 struct ata_ioports *ioaddr = &ap->ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Tejun Heoeca25dc2007-04-17 23:44:07 +0900443 ioaddr->cmd_addr = reg_addr;
444 ioaddr->altstatus_addr =
445 ioaddr->ctl_addr = (void __iomem *)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900446 ((unsigned long)(reg_addr + 8) | ATA_PCI_CTL_OFS);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900447 ioaddr->bmdma_addr = bmdma_addr;
448 ioaddr->scr_addr = vt6421_scr_addr(iomap[5], ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Tejun Heo9363c382008-04-07 22:47:16 +0900450 ata_sff_std_ports(ioaddr);
Tejun Heocbcdd872007-08-18 13:14:55 +0900451
452 ata_port_pbar_desc(ap, ap->port_no, -1, "port");
453 ata_port_pbar_desc(ap, 4, ap->port_no * 8, "bmdma");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454}
455
Tejun Heoeca25dc2007-04-17 23:44:07 +0900456static int vt6420_prepare_host(struct pci_dev *pdev, struct ata_host **r_host)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457{
Tejun Heoeca25dc2007-04-17 23:44:07 +0900458 const struct ata_port_info *ppi[] = { &vt6420_port_info, NULL };
459 struct ata_host *host;
460 int rc;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500461
Ondrej Zary98633252017-06-25 22:25:36 +0200462 if (vt6420_hotplug) {
463 ppi[0]->port_ops->scr_read = svia_scr_read;
464 ppi[0]->port_ops->scr_write = svia_scr_write;
465 }
466
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200467 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900468 if (rc)
469 return rc;
470 *r_host = host;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Tejun Heoeca25dc2007-04-17 23:44:07 +0900472 rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME);
473 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700474 dev_err(&pdev->dev, "failed to iomap PCI BAR 5\n");
Tejun Heoeca25dc2007-04-17 23:44:07 +0900475 return rc;
Tejun Heoe1be5d72007-02-20 20:01:53 +0900476 }
477
Tejun Heoeca25dc2007-04-17 23:44:07 +0900478 host->ports[0]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 0);
479 host->ports[1]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
Tejun Heoeca25dc2007-04-17 23:44:07 +0900481 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482}
483
Tejun Heoeca25dc2007-04-17 23:44:07 +0900484static int vt6421_prepare_host(struct pci_dev *pdev, struct ata_host **r_host)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
Tejun Heoeca25dc2007-04-17 23:44:07 +0900486 const struct ata_port_info *ppi[] =
487 { &vt6421_sport_info, &vt6421_sport_info, &vt6421_pport_info };
488 struct ata_host *host;
489 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Tejun Heoeca25dc2007-04-17 23:44:07 +0900491 *r_host = host = ata_host_alloc_pinfo(&pdev->dev, ppi, ARRAY_SIZE(ppi));
492 if (!host) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700493 dev_err(&pdev->dev, "failed to allocate host\n");
Tejun Heoeca25dc2007-04-17 23:44:07 +0900494 return -ENOMEM;
495 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Tejun Heo8fd7d1b2007-05-17 13:37:12 +0200497 rc = pcim_iomap_regions(pdev, 0x3f, DRV_NAME);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900498 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700499 dev_err(&pdev->dev, "failed to request/iomap PCI BARs (errno=%d)\n",
500 rc);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900501 return rc;
502 }
503 host->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Tejun Heoeca25dc2007-04-17 23:44:07 +0900505 for (i = 0; i < host->n_ports; i++)
506 vt6421_init_addrs(host->ports[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Quentin Lambertc54c7192015-04-08 14:34:10 +0200508 rc = dma_set_mask(&pdev->dev, ATA_DMA_MASK);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900509 if (rc)
510 return rc;
Quentin Lambertc54c7192015-04-08 14:34:10 +0200511 rc = dma_set_coherent_mask(&pdev->dev, ATA_DMA_MASK);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900512 if (rc)
513 return rc;
Tejun Heoe1be5d72007-02-20 20:01:53 +0900514
Tejun Heoeca25dc2007-04-17 23:44:07 +0900515 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Tejun Heob9d5b892008-10-22 00:46:36 +0900518static int vt8251_prepare_host(struct pci_dev *pdev, struct ata_host **r_host)
519{
520 const struct ata_port_info *ppi[] = { &vt8251_port_info, NULL };
521 struct ata_host *host;
522 int i, rc;
523
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200524 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heob9d5b892008-10-22 00:46:36 +0900525 if (rc)
526 return rc;
527 *r_host = host;
528
529 rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME);
530 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700531 dev_err(&pdev->dev, "failed to iomap PCI BAR 5\n");
Tejun Heob9d5b892008-10-22 00:46:36 +0900532 return rc;
533 }
534
535 /* 8251 hosts four sata ports as M/S of the two channels */
536 for (i = 0; i < host->n_ports; i++)
537 ata_slave_link_init(host->ports[i]);
538
539 return 0;
540}
541
Ondrej Zary44a9b492016-02-20 12:01:53 +0100542static void svia_wd_fix(struct pci_dev *pdev)
543{
544 u8 tmp8;
545
546 pci_read_config_byte(pdev, 0x52, &tmp8);
547 pci_write_config_byte(pdev, 0x52, tmp8 | BIT(2));
548}
549
Ondrej Zary98633252017-06-25 22:25:36 +0200550static irqreturn_t vt642x_interrupt(int irq, void *dev_instance)
Ondrej Zary57e55682016-02-25 17:22:25 +0100551{
552 struct ata_host *host = dev_instance;
553 irqreturn_t rc = ata_bmdma_interrupt(irq, dev_instance);
554
555 /* if the IRQ was not handled, it might be a hotplug IRQ */
556 if (rc != IRQ_HANDLED) {
557 u32 serror;
558 unsigned long flags;
559
560 spin_lock_irqsave(&host->lock, flags);
561 /* check for hotplug on port 0 */
562 svia_scr_read(&host->ports[0]->link, SCR_ERROR, &serror);
563 if (serror & SERR_PHYRDY_CHG) {
564 ata_ehi_hotplugged(&host->ports[0]->link.eh_info);
565 ata_port_freeze(host->ports[0]);
566 rc = IRQ_HANDLED;
567 }
568 /* check for hotplug on port 1 */
569 svia_scr_read(&host->ports[1]->link, SCR_ERROR, &serror);
570 if (serror & SERR_PHYRDY_CHG) {
571 ata_ehi_hotplugged(&host->ports[1]->link.eh_info);
572 ata_port_freeze(host->ports[1]);
573 rc = IRQ_HANDLED;
574 }
575 spin_unlock_irqrestore(&host->lock, flags);
576 }
577
578 return rc;
579}
580
Ondrej Zary44a9b492016-02-20 12:01:53 +0100581static void vt6421_error_handler(struct ata_port *ap)
582{
583 struct svia_priv *hpriv = ap->host->private_data;
584 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
585 u32 serror;
586
587 /* see svia_configure() for description */
588 if (!hpriv->wd_workaround) {
589 svia_scr_read(&ap->link, SCR_ERROR, &serror);
590 if (serror == 0x1000500) {
591 ata_port_warn(ap, "Incompatible drive: enabling workaround. This slows down transfer rate to ~60 MB/s");
592 svia_wd_fix(pdev);
593 hpriv->wd_workaround = true;
594 ap->link.eh_context.i.flags |= ATA_EHI_QUIET;
595 }
596 }
597
598 ata_sff_error_handler(ap);
599}
600
601static void svia_configure(struct pci_dev *pdev, int board_id,
602 struct svia_priv *hpriv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603{
604 u8 tmp8;
605
606 pci_read_config_byte(pdev, PCI_INTERRUPT_LINE, &tmp8);
Joe Perchesa44fec12011-04-15 15:51:58 -0700607 dev_info(&pdev->dev, "routed to hard irq line %d\n",
608 (int) (tmp8 & 0xf0) == 0xf0 ? 0 : tmp8 & 0x0f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
610 /* make sure SATA channels are enabled */
611 pci_read_config_byte(pdev, SATA_CHAN_ENAB, &tmp8);
612 if ((tmp8 & ALL_PORTS) != ALL_PORTS) {
Joe Perches5b933e62011-04-15 15:52:01 -0700613 dev_dbg(&pdev->dev, "enabling SATA channels (0x%x)\n",
614 (int)tmp8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 tmp8 |= ALL_PORTS;
616 pci_write_config_byte(pdev, SATA_CHAN_ENAB, tmp8);
617 }
618
619 /* make sure interrupts for each channel sent to us */
620 pci_read_config_byte(pdev, SATA_INT_GATE, &tmp8);
621 if ((tmp8 & ALL_PORTS) != ALL_PORTS) {
Joe Perches5b933e62011-04-15 15:52:01 -0700622 dev_dbg(&pdev->dev, "enabling SATA channel interrupts (0x%x)\n",
623 (int) tmp8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 tmp8 |= ALL_PORTS;
625 pci_write_config_byte(pdev, SATA_INT_GATE, tmp8);
626 }
627
628 /* make sure native mode is enabled */
629 pci_read_config_byte(pdev, SATA_NATIVE_MODE, &tmp8);
630 if ((tmp8 & NATIVE_MODE_ALL) != NATIVE_MODE_ALL) {
Joe Perches5b933e62011-04-15 15:52:01 -0700631 dev_dbg(&pdev->dev,
632 "enabling SATA channel native mode (0x%x)\n",
633 (int) tmp8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 tmp8 |= NATIVE_MODE_ALL;
635 pci_write_config_byte(pdev, SATA_NATIVE_MODE, tmp8);
636 }
Tejun Heo8b27ff42010-05-31 16:26:48 +0200637
Ondrej Zary98633252017-06-25 22:25:36 +0200638 if ((board_id == vt6420 && vt6420_hotplug) || board_id == vt6421) {
Ondrej Zary3cf86452017-03-31 20:35:42 +0200639 /* enable IRQ on hotplug */
640 pci_read_config_byte(pdev, SVIA_MISC_3, &tmp8);
641 if ((tmp8 & SATA_HOTPLUG) != SATA_HOTPLUG) {
642 dev_dbg(&pdev->dev,
643 "enabling SATA hotplug (0x%x)\n",
644 (int) tmp8);
645 tmp8 |= SATA_HOTPLUG;
646 pci_write_config_byte(pdev, SVIA_MISC_3, tmp8);
647 }
Ondrej Zary57e55682016-02-25 17:22:25 +0100648 }
649
Tejun Heo8b27ff42010-05-31 16:26:48 +0200650 /*
Tejun Heob1353e42010-11-19 15:29:19 +0100651 * vt6420/1 has problems talking to some drives. The following
Tejun Heob475a3b82010-06-03 11:35:03 +0200652 * is the fix from Joseph Chan <JosephChan@via.com.tw>.
653 *
654 * When host issues HOLD, device may send up to 20DW of data
655 * before acknowledging it with HOLDA and the host should be
656 * able to buffer them in FIFO. Unfortunately, some WD drives
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300657 * send up to 40DW before acknowledging HOLD and, in the
Tejun Heob475a3b82010-06-03 11:35:03 +0200658 * default configuration, this ends up overflowing vt6421's
659 * FIFO, making the controller abort the transaction with
660 * R_ERR.
661 *
662 * Rx52[2] is the internal 128DW FIFO Flow control watermark
663 * adjusting mechanism enable bit and the default value 0
664 * means host will issue HOLD to device when the left FIFO
665 * size goes below 32DW. Setting it to 1 makes the watermark
666 * 64DW.
Tejun Heo8b27ff42010-05-31 16:26:48 +0200667 *
668 * https://bugzilla.kernel.org/show_bug.cgi?id=15173
Tejun Heob475a3b82010-06-03 11:35:03 +0200669 * http://article.gmane.org/gmane.linux.ide/46352
Tejun Heob1353e42010-11-19 15:29:19 +0100670 * http://thread.gmane.org/gmane.linux.kernel/1062139
Ondrej Zary44a9b492016-02-20 12:01:53 +0100671 *
672 * As the fix slows down data transfer, apply it only if the error
673 * actually appears - see vt6421_error_handler()
674 * Apply the fix always on vt6420 as we don't know if SCR_ERROR can be
675 * read safely.
Tejun Heo8b27ff42010-05-31 16:26:48 +0200676 */
Ondrej Zary44a9b492016-02-20 12:01:53 +0100677 if (board_id == vt6420) {
678 svia_wd_fix(pdev);
679 hpriv->wd_workaround = true;
Tejun Heo8b27ff42010-05-31 16:26:48 +0200680 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681}
682
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400683static int svia_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 unsigned int i;
686 int rc;
Jeff Garzikf1c22942009-04-13 04:09:34 -0400687 struct ata_host *host = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 int board_id = (int) ent->driver_data;
Al Virob4482a42007-10-14 19:35:40 +0100689 const unsigned *bar_sizes;
Ondrej Zary44a9b492016-02-20 12:01:53 +0100690 struct svia_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Joe Perches06296a12011-04-15 15:52:00 -0700692 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
Tejun Heo24dc5f32007-01-20 16:00:28 +0900694 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 if (rc)
696 return rc;
697
Tejun Heob9d5b892008-10-22 00:46:36 +0900698 if (board_id == vt6421)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 bar_sizes = &vt6421_bar_sizes[0];
Tejun Heob9d5b892008-10-22 00:46:36 +0900700 else
701 bar_sizes = &svia_bar_sizes[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
703 for (i = 0; i < ARRAY_SIZE(svia_bar_sizes); i++)
704 if ((pci_resource_start(pdev, i) == 0) ||
705 (pci_resource_len(pdev, i) < bar_sizes[i])) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700706 dev_err(&pdev->dev,
Greg Kroah-Hartmane29419f2006-06-12 15:20:16 -0700707 "invalid PCI BAR %u (sz 0x%llx, val 0x%llx)\n",
708 i,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400709 (unsigned long long)pci_resource_start(pdev, i),
710 (unsigned long long)pci_resource_len(pdev, i));
Tejun Heo24dc5f32007-01-20 16:00:28 +0900711 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 }
713
Tejun Heob9d5b892008-10-22 00:46:36 +0900714 switch (board_id) {
715 case vt6420:
Tejun Heoeca25dc2007-04-17 23:44:07 +0900716 rc = vt6420_prepare_host(pdev, &host);
Tejun Heob9d5b892008-10-22 00:46:36 +0900717 break;
718 case vt6421:
Tejun Heoeca25dc2007-04-17 23:44:07 +0900719 rc = vt6421_prepare_host(pdev, &host);
Tejun Heob9d5b892008-10-22 00:46:36 +0900720 break;
721 case vt8251:
722 rc = vt8251_prepare_host(pdev, &host);
723 break;
724 default:
Marcin Slusarz554d4912008-11-02 22:18:52 +0100725 rc = -EINVAL;
Tejun Heob9d5b892008-10-22 00:46:36 +0900726 }
Marcin Slusarz554d4912008-11-02 22:18:52 +0100727 if (rc)
728 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Ondrej Zary44a9b492016-02-20 12:01:53 +0100730 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
731 if (!hpriv)
732 return -ENOMEM;
733 host->private_data = hpriv;
734
735 svia_configure(pdev, board_id, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 pci_set_master(pdev);
Ondrej Zary98633252017-06-25 22:25:36 +0200738 if ((board_id == vt6420 && vt6420_hotplug) || board_id == vt6421)
739 return ata_host_activate(host, pdev->irq, vt642x_interrupt,
Ondrej Zary57e55682016-02-25 17:22:25 +0100740 IRQF_SHARED, &svia_sht);
741 else
742 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
743 IRQF_SHARED, &svia_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
Ondrej Zary44a9b492016-02-20 12:01:53 +0100746#ifdef CONFIG_PM_SLEEP
747static int svia_pci_device_resume(struct pci_dev *pdev)
748{
749 struct ata_host *host = pci_get_drvdata(pdev);
750 struct svia_priv *hpriv = host->private_data;
751 int rc;
752
753 rc = ata_pci_device_do_resume(pdev);
754 if (rc)
755 return rc;
756
757 if (hpriv->wd_workaround)
758 svia_wd_fix(pdev);
759 ata_host_resume(host);
760
761 return 0;
762}
763#endif
764
Axel Lin2fc75da2012-04-19 13:43:05 +0800765module_pci_driver(svia_pci_driver);