blob: c6bdfc308e99085bd5d8939d106c3454ac0eba90 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Mark Brownbe2de992011-05-10 15:42:08 +02002/*
Mark Brownb3748dd2009-06-15 11:23:20 +01003 * Copyright 2009 Wolfson Microelectronics plc
4 *
5 * S3C64xx CPUfreq Support
Mark Brownb3748dd2009-06-15 11:23:20 +01006 */
7
Mark Browna6a43412011-12-05 18:22:01 +00008#define pr_fmt(fmt) "cpufreq: " fmt
9
Mark Brownb3748dd2009-06-15 11:23:20 +010010#include <linux/kernel.h>
11#include <linux/types.h>
12#include <linux/init.h>
13#include <linux/cpufreq.h>
14#include <linux/clk.h>
15#include <linux/err.h>
16#include <linux/regulator/consumer.h>
Mark Browna6ee8772011-07-29 16:19:26 +010017#include <linux/module.h>
Mark Brownb3748dd2009-06-15 11:23:20 +010018
Mark Brownb3748dd2009-06-15 11:23:20 +010019static struct regulator *vddarm;
Mark Brown43f10692009-11-03 14:42:11 +000020static unsigned long regulator_latency;
Mark Brownb3748dd2009-06-15 11:23:20 +010021
Mark Brownb3748dd2009-06-15 11:23:20 +010022struct s3c64xx_dvfs {
23 unsigned int vddarm_min;
24 unsigned int vddarm_max;
25};
26
27static struct s3c64xx_dvfs s3c64xx_dvfs_table[] = {
Mark Browne9c08f02009-11-03 14:42:12 +000028 [0] = { 1000000, 1150000 },
29 [1] = { 1050000, 1150000 },
30 [2] = { 1100000, 1150000 },
31 [3] = { 1200000, 1350000 },
Mark Brownc6e2d682011-06-08 14:49:15 +010032 [4] = { 1300000, 1350000 },
Mark Brownb3748dd2009-06-15 11:23:20 +010033};
34
35static struct cpufreq_frequency_table s3c64xx_freq_table[] = {
Viresh Kumar7f4b0462014-03-28 19:11:47 +053036 { 0, 0, 66000 },
37 { 0, 0, 100000 },
38 { 0, 0, 133000 },
39 { 0, 1, 200000 },
40 { 0, 1, 222000 },
41 { 0, 1, 266000 },
42 { 0, 2, 333000 },
43 { 0, 2, 400000 },
44 { 0, 2, 532000 },
45 { 0, 2, 533000 },
46 { 0, 3, 667000 },
47 { 0, 4, 800000 },
48 { 0, 0, CPUFREQ_TABLE_END },
Mark Brownb3748dd2009-06-15 11:23:20 +010049};
Mark Brownb3748dd2009-06-15 11:23:20 +010050
Mark Brownb3748dd2009-06-15 11:23:20 +010051static int s3c64xx_cpufreq_set_target(struct cpufreq_policy *policy,
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +053052 unsigned int index)
Mark Brownb3748dd2009-06-15 11:23:20 +010053{
Mark Brownb3748dd2009-06-15 11:23:20 +010054 struct s3c64xx_dvfs *dvfs;
Viresh Kumard4019f02013-08-14 19:38:24 +053055 unsigned int old_freq, new_freq;
56 int ret;
Mark Brownb3748dd2009-06-15 11:23:20 +010057
Viresh Kumar652ed952014-01-09 20:38:43 +053058 old_freq = clk_get_rate(policy->clk) / 1000;
Viresh Kumard4019f02013-08-14 19:38:24 +053059 new_freq = s3c64xx_freq_table[index].frequency;
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +053060 dvfs = &s3c64xx_dvfs_table[s3c64xx_freq_table[index].driver_data];
Mark Brownb3748dd2009-06-15 11:23:20 +010061
Mark Brownb3748dd2009-06-15 11:23:20 +010062#ifdef CONFIG_REGULATOR
Viresh Kumard4019f02013-08-14 19:38:24 +053063 if (vddarm && new_freq > old_freq) {
Mark Brownb3748dd2009-06-15 11:23:20 +010064 ret = regulator_set_voltage(vddarm,
65 dvfs->vddarm_min,
66 dvfs->vddarm_max);
67 if (ret != 0) {
Mark Browna6a43412011-12-05 18:22:01 +000068 pr_err("Failed to set VDDARM for %dkHz: %d\n",
Viresh Kumard4019f02013-08-14 19:38:24 +053069 new_freq, ret);
70 return ret;
Mark Brownb3748dd2009-06-15 11:23:20 +010071 }
72 }
73#endif
74
Viresh Kumar652ed952014-01-09 20:38:43 +053075 ret = clk_set_rate(policy->clk, new_freq * 1000);
Mark Brownb3748dd2009-06-15 11:23:20 +010076 if (ret < 0) {
Mark Browna6a43412011-12-05 18:22:01 +000077 pr_err("Failed to set rate %dkHz: %d\n",
Viresh Kumard4019f02013-08-14 19:38:24 +053078 new_freq, ret);
79 return ret;
Mark Brownb3748dd2009-06-15 11:23:20 +010080 }
81
82#ifdef CONFIG_REGULATOR
Viresh Kumard4019f02013-08-14 19:38:24 +053083 if (vddarm && new_freq < old_freq) {
Mark Brownb3748dd2009-06-15 11:23:20 +010084 ret = regulator_set_voltage(vddarm,
85 dvfs->vddarm_min,
86 dvfs->vddarm_max);
87 if (ret != 0) {
Mark Browna6a43412011-12-05 18:22:01 +000088 pr_err("Failed to set VDDARM for %dkHz: %d\n",
Viresh Kumard4019f02013-08-14 19:38:24 +053089 new_freq, ret);
Viresh Kumar652ed952014-01-09 20:38:43 +053090 if (clk_set_rate(policy->clk, old_freq * 1000) < 0)
Viresh Kumard4019f02013-08-14 19:38:24 +053091 pr_err("Failed to restore original clock rate\n");
92
93 return ret;
Mark Brownb3748dd2009-06-15 11:23:20 +010094 }
95 }
96#endif
97
Mark Browna6a43412011-12-05 18:22:01 +000098 pr_debug("Set actual frequency %lukHz\n",
Viresh Kumar652ed952014-01-09 20:38:43 +053099 clk_get_rate(policy->clk) / 1000);
Mark Brownb3748dd2009-06-15 11:23:20 +0100100
101 return 0;
Mark Brownb3748dd2009-06-15 11:23:20 +0100102}
103
104#ifdef CONFIG_REGULATOR
Arnd Bergmannadec57c2016-12-16 10:06:15 +0100105static void s3c64xx_cpufreq_config_regulator(void)
Mark Brownb3748dd2009-06-15 11:23:20 +0100106{
107 int count, v, i, found;
108 struct cpufreq_frequency_table *freq;
109 struct s3c64xx_dvfs *dvfs;
110
111 count = regulator_count_voltages(vddarm);
112 if (count < 0) {
Mark Browna6a43412011-12-05 18:22:01 +0000113 pr_err("Unable to check supported voltages\n");
Mark Brownb3748dd2009-06-15 11:23:20 +0100114 }
115
Stratos Karafotis041526f2014-04-25 23:15:38 +0300116 if (!count)
117 goto out;
Mark Brownb3748dd2009-06-15 11:23:20 +0100118
Stratos Karafotis041526f2014-04-25 23:15:38 +0300119 cpufreq_for_each_valid_entry(freq, s3c64xx_freq_table) {
Charles Keepax0e824432013-10-14 19:36:47 +0100120 dvfs = &s3c64xx_dvfs_table[freq->driver_data];
Mark Brownb3748dd2009-06-15 11:23:20 +0100121 found = 0;
122
123 for (i = 0; i < count; i++) {
124 v = regulator_list_voltage(vddarm, i);
125 if (v >= dvfs->vddarm_min && v <= dvfs->vddarm_max)
126 found = 1;
127 }
128
129 if (!found) {
Mark Browna6a43412011-12-05 18:22:01 +0000130 pr_debug("%dkHz unsupported by regulator\n",
Mark Brownb3748dd2009-06-15 11:23:20 +0100131 freq->frequency);
132 freq->frequency = CPUFREQ_ENTRY_INVALID;
133 }
Mark Brownb3748dd2009-06-15 11:23:20 +0100134 }
Mark Brown43f10692009-11-03 14:42:11 +0000135
Stratos Karafotis041526f2014-04-25 23:15:38 +0300136out:
Mark Brown43f10692009-11-03 14:42:11 +0000137 /* Guess based on having to do an I2C/SPI write; in future we
138 * will be able to query the regulator performance here. */
139 regulator_latency = 1 * 1000 * 1000;
Mark Brownb3748dd2009-06-15 11:23:20 +0100140}
141#endif
142
Mark Brown6d0de152011-03-11 16:10:03 +0900143static int s3c64xx_cpufreq_driver_init(struct cpufreq_policy *policy)
Mark Brownb3748dd2009-06-15 11:23:20 +0100144{
Mark Brownb3748dd2009-06-15 11:23:20 +0100145 struct cpufreq_frequency_table *freq;
146
147 if (policy->cpu != 0)
148 return -EINVAL;
149
Viresh Kumar652ed952014-01-09 20:38:43 +0530150 policy->clk = clk_get(NULL, "armclk");
151 if (IS_ERR(policy->clk)) {
Mark Browna6a43412011-12-05 18:22:01 +0000152 pr_err("Unable to obtain ARMCLK: %ld\n",
Viresh Kumar652ed952014-01-09 20:38:43 +0530153 PTR_ERR(policy->clk));
154 return PTR_ERR(policy->clk);
Mark Brownb3748dd2009-06-15 11:23:20 +0100155 }
156
157#ifdef CONFIG_REGULATOR
158 vddarm = regulator_get(NULL, "vddarm");
159 if (IS_ERR(vddarm)) {
Viresh Kumarc4dcc8a2019-07-16 09:36:08 +0530160 pr_err("Failed to obtain VDDARM: %ld\n", PTR_ERR(vddarm));
Mark Browna6a43412011-12-05 18:22:01 +0000161 pr_err("Only frequency scaling available\n");
Mark Brownb3748dd2009-06-15 11:23:20 +0100162 vddarm = NULL;
163 } else {
Mark Brown43f10692009-11-03 14:42:11 +0000164 s3c64xx_cpufreq_config_regulator();
Mark Brownb3748dd2009-06-15 11:23:20 +0100165 }
166#endif
167
Stratos Karafotis041526f2014-04-25 23:15:38 +0300168 cpufreq_for_each_entry(freq, s3c64xx_freq_table) {
Mark Brownb3748dd2009-06-15 11:23:20 +0100169 unsigned long r;
170
171 /* Check for frequencies we can generate */
Viresh Kumar652ed952014-01-09 20:38:43 +0530172 r = clk_round_rate(policy->clk, freq->frequency * 1000);
Mark Brownb3748dd2009-06-15 11:23:20 +0100173 r /= 1000;
Mark Brown383af9c2009-11-03 14:42:07 +0000174 if (r != freq->frequency) {
Mark Browna6a43412011-12-05 18:22:01 +0000175 pr_debug("%dkHz unsupported by clock\n",
Mark Brown383af9c2009-11-03 14:42:07 +0000176 freq->frequency);
Mark Brownb3748dd2009-06-15 11:23:20 +0100177 freq->frequency = CPUFREQ_ENTRY_INVALID;
Mark Brown383af9c2009-11-03 14:42:07 +0000178 }
Mark Brownb3748dd2009-06-15 11:23:20 +0100179
180 /* If we have no regulator then assume startup
181 * frequency is the maximum we can support. */
Viresh Kumar652ed952014-01-09 20:38:43 +0530182 if (!vddarm && freq->frequency > clk_get_rate(policy->clk) / 1000)
Mark Brownb3748dd2009-06-15 11:23:20 +0100183 freq->frequency = CPUFREQ_ENTRY_INVALID;
Mark Brownb3748dd2009-06-15 11:23:20 +0100184 }
185
Mark Brown43f10692009-11-03 14:42:11 +0000186 /* Datasheet says PLL stabalisation time (if we were to use
187 * the PLLs, which we don't currently) is ~300us worst case,
188 * but add some fudge.
189 */
Viresh Kumarc4dcc8a2019-07-16 09:36:08 +0530190 cpufreq_generic_init(policy, s3c64xx_freq_table,
Viresh Kumara307a1e2013-10-03 20:29:22 +0530191 (500 * 1000) + regulator_latency);
Viresh Kumarc4dcc8a2019-07-16 09:36:08 +0530192 return 0;
Mark Brownb3748dd2009-06-15 11:23:20 +0100193}
194
195static struct cpufreq_driver s3c64xx_cpufreq_driver = {
Viresh Kumarae6b4272013-12-03 11:20:45 +0530196 .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK,
Viresh Kumare96a4102013-10-03 20:28:21 +0530197 .verify = cpufreq_generic_frequency_table_verify,
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +0530198 .target_index = s3c64xx_cpufreq_set_target,
Viresh Kumar652ed952014-01-09 20:38:43 +0530199 .get = cpufreq_generic_get,
Mark Brownb3748dd2009-06-15 11:23:20 +0100200 .init = s3c64xx_cpufreq_driver_init,
201 .name = "s3c",
202};
203
204static int __init s3c64xx_cpufreq_init(void)
205{
206 return cpufreq_register_driver(&s3c64xx_cpufreq_driver);
207}
208module_init(s3c64xx_cpufreq_init);