blob: a25cfc11c96deaf7285e8ec8297f643a274b10db [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
John Garrye8899fa2015-11-18 00:50:30 +08002/*
3 * Copyright (c) 2015 Linaro Ltd.
4 * Copyright (c) 2015 Hisilicon Limited.
John Garrye8899fa2015-11-18 00:50:30 +08005 */
6
7#ifndef _HISI_SAS_H_
8#define _HISI_SAS_H_
9
John Garry4d558c72016-02-04 02:26:08 +080010#include <linux/acpi.h>
John Garry8d984162020-08-19 23:20:32 +080011#include <linux/blk-mq.h>
12#include <linux/blk-mq-pci.h>
John Garry3bc45af2016-10-04 19:11:11 +080013#include <linux/clk.h>
Luo Jiaxingef634642018-12-19 23:56:39 +080014#include <linux/debugfs.h>
John Garrye8899fa2015-11-18 00:50:30 +080015#include <linux/dmapool.h>
Xiang Chena25d0d32017-08-11 00:09:40 +080016#include <linux/iopoll.h>
Xiang Chen2ba5afb2018-05-31 20:50:48 +080017#include <linux/lcm.h>
Xiang Chen57dbb2b2019-02-28 22:51:01 +080018#include <linux/libata.h>
John Garrye8899fa2015-11-18 00:50:30 +080019#include <linux/mfd/syscon.h>
20#include <linux/module.h>
21#include <linux/of_address.h>
John Garry11b75242017-06-14 23:33:17 +080022#include <linux/pci.h>
John Garrye8899fa2015-11-18 00:50:30 +080023#include <linux/platform_device.h>
Xiang Chen65ff4ae2020-10-02 22:30:34 +080024#include <linux/pm_runtime.h>
John Garry4d558c72016-02-04 02:26:08 +080025#include <linux/property.h>
John Garrye8899fa2015-11-18 00:50:30 +080026#include <linux/regmap.h>
Luo Jiaxingd28ed832019-10-24 22:08:12 +080027#include <linux/timer.h>
John Garry6f2ff1a2016-01-26 02:47:20 +080028#include <scsi/sas_ata.h>
John Garrye8899fa2015-11-18 00:50:30 +080029#include <scsi/libsas.h>
30
John Garry7eb78692015-11-18 00:50:31 +080031#define HISI_SAS_MAX_PHYS 9
John Garry6be6de12015-11-18 00:50:34 +080032#define HISI_SAS_MAX_QUEUES 32
Xiang Chen1273d652019-02-06 18:52:53 +080033#define HISI_SAS_QUEUE_SLOTS 4096
Xiang Chen3297ded2017-10-24 23:51:35 +080034#define HISI_SAS_MAX_ITCT_ENTRIES 1024
John Garry7eb78692015-11-18 00:50:31 +080035#define HISI_SAS_MAX_DEVICES HISI_SAS_MAX_ITCT_ENTRIES
Xiang Chen06ec0fb2017-03-23 01:25:18 +080036#define HISI_SAS_RESET_BIT 0
Xiaofei Tan917d3bd2017-08-11 00:09:26 +080037#define HISI_SAS_REJECT_CMD_BIT 1
Xiang Chen65ff4ae2020-10-02 22:30:34 +080038#define HISI_SAS_PM_BIT 2
John Garry93352ab2019-08-05 21:47:58 +080039#define HISI_SAS_MAX_COMMANDS (HISI_SAS_QUEUE_SLOTS)
40#define HISI_SAS_RESERVED_IPTT 96
41#define HISI_SAS_UNRESERVED_IPTT \
42 (HISI_SAS_MAX_COMMANDS - HISI_SAS_RESERVED_IPTT)
John Garry7eb78692015-11-18 00:50:31 +080043
Luo Jiaxingbbe0a7b2019-08-05 21:48:01 +080044#define HISI_SAS_IOST_ITCT_CACHE_NUM 64
45#define HISI_SAS_IOST_ITCT_CACHE_DW_SZ 10
46
Xiaofei Tanf557e322017-06-29 21:02:14 +080047#define HISI_SAS_STATUS_BUF_SZ (sizeof(struct hisi_sas_status_buffer))
48#define HISI_SAS_COMMAND_TABLE_SZ (sizeof(union hisi_sas_command_table))
49
50#define hisi_sas_status_buf_addr(buf) \
Xiang Chenb3cce122019-02-06 18:52:51 +080051 ((buf) + offsetof(struct hisi_sas_slot_buf_table, status_buffer))
52#define hisi_sas_status_buf_addr_mem(slot) hisi_sas_status_buf_addr((slot)->buf)
Xiaofei Tanf557e322017-06-29 21:02:14 +080053#define hisi_sas_status_buf_addr_dma(slot) \
Xiang Chenb3cce122019-02-06 18:52:51 +080054 hisi_sas_status_buf_addr((slot)->buf_dma)
Xiaofei Tanf557e322017-06-29 21:02:14 +080055
56#define hisi_sas_cmd_hdr_addr(buf) \
Xiang Chenb3cce122019-02-06 18:52:51 +080057 ((buf) + offsetof(struct hisi_sas_slot_buf_table, command_header))
58#define hisi_sas_cmd_hdr_addr_mem(slot) hisi_sas_cmd_hdr_addr((slot)->buf)
59#define hisi_sas_cmd_hdr_addr_dma(slot) hisi_sas_cmd_hdr_addr((slot)->buf_dma)
Xiaofei Tanf557e322017-06-29 21:02:14 +080060
61#define hisi_sas_sge_addr(buf) \
Xiang Chenb3cce122019-02-06 18:52:51 +080062 ((buf) + offsetof(struct hisi_sas_slot_buf_table, sge_page))
63#define hisi_sas_sge_addr_mem(slot) hisi_sas_sge_addr((slot)->buf)
64#define hisi_sas_sge_addr_dma(slot) hisi_sas_sge_addr((slot)->buf_dma)
65
66#define hisi_sas_sge_dif_addr(buf) \
67 ((buf) + offsetof(struct hisi_sas_slot_dif_buf_table, sge_dif_page))
68#define hisi_sas_sge_dif_addr_mem(slot) hisi_sas_sge_dif_addr((slot)->buf)
69#define hisi_sas_sge_dif_addr_dma(slot) hisi_sas_sge_dif_addr((slot)->buf_dma)
John Garry6be6de12015-11-18 00:50:34 +080070
John Garry42e7a692015-11-18 00:50:49 +080071#define HISI_SAS_MAX_SSP_RESP_SZ (sizeof(struct ssp_frame_hdr) + 1024)
John Garry66ee9992015-11-18 00:50:54 +080072#define HISI_SAS_MAX_SMP_RESP_SZ 1028
John Garry6f2ff1a2016-01-26 02:47:20 +080073#define HISI_SAS_MAX_STP_RESP_SZ 28
John Garry42e7a692015-11-18 00:50:49 +080074
Xiang Chen6c7bb8a2017-06-14 23:33:14 +080075#define HISI_SAS_SATA_PROTOCOL_NONDATA 0x1
76#define HISI_SAS_SATA_PROTOCOL_PIO 0x2
77#define HISI_SAS_SATA_PROTOCOL_DMA 0x4
78#define HISI_SAS_SATA_PROTOCOL_FPDMA 0x8
79#define HISI_SAS_SATA_PROTOCOL_ATAPI 0x10
80
Xiang Chend6a90002018-12-17 22:40:07 +080081#define HISI_SAS_DIF_PROT_MASK (SHOST_DIF_TYPE1_PROTECTION | \
82 SHOST_DIF_TYPE2_PROTECTION | \
83 SHOST_DIF_TYPE3_PROTECTION)
84
Xiang Chenb3cce122019-02-06 18:52:51 +080085#define HISI_SAS_DIX_PROT_MASK (SHOST_DIX_TYPE1_PROTECTION | \
86 SHOST_DIX_TYPE2_PROTECTION | \
87 SHOST_DIX_TYPE3_PROTECTION)
88
89#define HISI_SAS_PROT_MASK (HISI_SAS_DIF_PROT_MASK | HISI_SAS_DIX_PROT_MASK)
Xiang Chend6a90002018-12-17 22:40:07 +080090
Xiaofei Tanb6c9b152019-01-25 22:22:35 +080091#define HISI_SAS_WAIT_PHYUP_TIMEOUT 20
Xiang Chen8fa9a7b2019-10-24 22:08:10 +080092#define CLEAR_ITCT_TIMEOUT 20
Xiaofei Tanb6c9b152019-01-25 22:22:35 +080093
John Garryabda97c2015-11-18 00:50:51 +080094struct hisi_hba;
John Garryaf740db2015-11-18 00:50:41 +080095
John Garry07d78592015-11-18 00:50:47 +080096enum {
97 PORT_TYPE_SAS = (1U << 1),
98 PORT_TYPE_SATA = (1U << 0),
99};
100
Xiang Chen57dbb2b2019-02-28 22:51:01 +0800101enum dev_status {
102 HISI_SAS_DEV_INIT,
103 HISI_SAS_DEV_NORMAL,
104};
105
John Garry441c2742016-08-24 19:05:47 +0800106enum {
107 HISI_SAS_INT_ABT_CMD = 0,
108 HISI_SAS_INT_ABT_DEV = 1,
109};
110
John Garryabda97c2015-11-18 00:50:51 +0800111enum hisi_sas_dev_type {
112 HISI_SAS_DEV_TYPE_STP = 0,
113 HISI_SAS_DEV_TYPE_SSP,
114 HISI_SAS_DEV_TYPE_SATA,
115};
116
John Garry2b383352017-08-11 00:09:30 +0800117struct hisi_sas_hw_error {
118 u32 irq_msk;
119 u32 msk;
120 int shift;
121 const char *msg;
122 int reg;
Shiju Jose729428c2017-10-24 23:51:39 +0800123 const struct hisi_sas_hw_error *sub;
John Garry2b383352017-08-11 00:09:30 +0800124};
125
Xiaofei Tane402acd2017-12-09 01:16:38 +0800126struct hisi_sas_rst {
127 struct hisi_hba *hisi_hba;
128 struct completion *completion;
129 struct work_struct work;
130 bool done;
131};
132
133#define HISI_SAS_RST_WORK_INIT(r, c) \
134 { .hisi_hba = hisi_hba, \
135 .completion = &c, \
136 .work = __WORK_INITIALIZER(r.work, \
137 hisi_sas_sync_rst_work_handler), \
138 .done = false, \
139 }
140
141#define HISI_SAS_DECLARE_RST_WORK_ON_STACK(r) \
142 DECLARE_COMPLETION_ONSTACK(c); \
Xiaofei Tane402acd2017-12-09 01:16:38 +0800143 struct hisi_sas_rst r = HISI_SAS_RST_WORK_INIT(r, c)
144
145enum hisi_sas_bit_err_type {
146 HISI_SAS_ERR_SINGLE_BIT_ECC = 0x0,
147 HISI_SAS_ERR_MULTI_BIT_ECC = 0x1,
148};
149
Xiaofei Tane537b622017-12-09 01:16:44 +0800150enum hisi_sas_phy_event {
151 HISI_PHYE_PHY_UP = 0U,
Xiaofei Tan057c3d12017-12-09 01:16:45 +0800152 HISI_PHYE_LINK_RESET,
Xiaofei Tane537b622017-12-09 01:16:44 +0800153 HISI_PHYES_NUM,
154};
155
John Garry7eb78692015-11-18 00:50:31 +0800156struct hisi_sas_phy {
Xiaofei Tane537b622017-12-09 01:16:44 +0800157 struct work_struct works[HISI_PHYES_NUM];
John Garry976867e2015-11-18 00:50:42 +0800158 struct hisi_hba *hisi_hba;
159 struct hisi_sas_port *port;
John Garry7eb78692015-11-18 00:50:31 +0800160 struct asd_sas_phy sas_phy;
John Garry976867e2015-11-18 00:50:42 +0800161 struct sas_identify identify;
Xiang Chen3e1fb1b2018-05-21 18:09:25 +0800162 struct completion *reset_completion;
Xiaofei Tanb6c9b152019-01-25 22:22:35 +0800163 struct timer_list timer;
Xiang Chen3e1fb1b2018-05-21 18:09:25 +0800164 spinlock_t lock;
John Garry976867e2015-11-18 00:50:42 +0800165 u64 port_id; /* from hw */
John Garry976867e2015-11-18 00:50:42 +0800166 u64 frame_rcvd_size;
167 u8 frame_rcvd[32];
168 u8 phy_attached;
Xiang Chen3e1fb1b2018-05-21 18:09:25 +0800169 u8 in_reset;
170 u8 reserved[2];
John Garryd0ef10c2017-06-26 18:27:28 +0800171 u32 phy_type;
Xiaofei Tanaaeb8232019-02-28 22:50:59 +0800172 u32 code_violation_err_count;
John Garry976867e2015-11-18 00:50:42 +0800173 enum sas_linkrate minimum_linkrate;
174 enum sas_linkrate maximum_linkrate;
John Garryc63b88c2019-04-11 20:46:38 +0800175 int enable;
Luo Jiaxingf873b662019-10-24 22:08:25 +0800176 atomic_t down_cnt;
John Garry7eb78692015-11-18 00:50:31 +0800177};
178
179struct hisi_sas_port {
180 struct asd_sas_port sas_port;
John Garry976867e2015-11-18 00:50:42 +0800181 u8 port_attached;
182 u8 id; /* from hw */
John Garry7eb78692015-11-18 00:50:31 +0800183};
184
John Garry9101a072015-11-18 00:50:37 +0800185struct hisi_sas_cq {
186 struct hisi_hba *hisi_hba;
John Garry11e67322020-01-20 20:22:36 +0800187 const struct cpumask *irq_mask;
John Garrye6c346f2016-09-06 23:36:11 +0800188 int rd_point;
John Garry9101a072015-11-18 00:50:37 +0800189 int id;
Xiang Chen81f338e2020-01-20 20:22:31 +0800190 int irq_no;
John Garry9101a072015-11-18 00:50:37 +0800191};
192
John Garry4fde02a2016-09-06 23:36:12 +0800193struct hisi_sas_dq {
194 struct hisi_hba *hisi_hba;
Xiang Chenfa222db2018-05-09 23:10:48 +0800195 struct list_head list;
Xiang Chenb1a49412017-06-14 23:33:13 +0800196 spinlock_t lock;
John Garry4fde02a2016-09-06 23:36:12 +0800197 int wr_point;
198 int id;
199};
200
John Garryaf740db2015-11-18 00:50:41 +0800201struct hisi_sas_device {
John Garryabda97c2015-11-18 00:50:51 +0800202 struct hisi_hba *hisi_hba;
203 struct domain_device *sas_device;
Xiang Chen640acc92017-08-11 00:09:33 +0800204 struct completion *completion;
Xiang Chenb1a49412017-06-14 23:33:13 +0800205 struct hisi_sas_dq *dq;
John Garry405314d2017-03-23 01:25:21 +0800206 struct list_head list;
John Garryad604832017-06-14 23:33:12 +0800207 enum sas_device_type dev_type;
Xiang Chen57dbb2b2019-02-28 22:51:01 +0800208 enum dev_status dev_status;
John Garryad604832017-06-14 23:33:12 +0800209 int device_id;
Xiaofei Tan32ccba52017-04-10 21:21:57 +0800210 int sata_idx;
Xiang Chen4fefe5b2019-02-06 18:52:55 +0800211 spinlock_t lock; /* For protecting slots */
John Garryaf740db2015-11-18 00:50:41 +0800212};
213
Xiaofei Tan78bd2b42018-05-21 18:09:21 +0800214struct hisi_sas_tmf_task {
Xiaofei Tanb09fcd02018-05-21 18:09:22 +0800215 int force_phy;
216 int phy_id;
Xiaofei Tan78bd2b42018-05-21 18:09:21 +0800217 u8 tmf;
218 u16 tag_of_task_to_be_managed;
219};
220
John Garry6be6de12015-11-18 00:50:34 +0800221struct hisi_sas_slot {
John Garry42e7a692015-11-18 00:50:49 +0800222 struct list_head entry;
Xiang Chenfa222db2018-05-09 23:10:48 +0800223 struct list_head delivery;
John Garry42e7a692015-11-18 00:50:49 +0800224 struct sas_task *task;
225 struct hisi_sas_port *port;
226 u64 n_elem;
Xiang Chenb3cce122019-02-06 18:52:51 +0800227 u64 n_elem_dif;
John Garry42e7a692015-11-18 00:50:49 +0800228 int dlvry_queue;
229 int dlvry_queue_slot;
John Garry27a3f222015-11-18 00:50:50 +0800230 int cmplt_queue;
231 int cmplt_queue_slot;
John Garrycac9b2a2016-02-25 17:42:11 +0800232 int abort;
Xiang Chenfa222db2018-05-09 23:10:48 +0800233 int ready;
Xiang Chen4fefe5b2019-02-06 18:52:55 +0800234 int device_id;
John Garry42e7a692015-11-18 00:50:49 +0800235 void *cmd_hdr;
236 dma_addr_t cmd_hdr_dma;
John Garry0844a3f2017-04-10 21:21:59 +0800237 struct timer_list internal_abort_timer;
Xiang Chencd938e52018-05-02 23:56:26 +0800238 bool is_internal;
Xiaofei Tan78bd2b42018-05-21 18:09:21 +0800239 struct hisi_sas_tmf_task *tmf;
Xiang Chen2ba5afb2018-05-31 20:50:48 +0800240 /* Do not reorder/change members after here */
241 void *buf;
242 dma_addr_t buf_dma;
John Garry735bcc72018-12-06 21:34:40 +0800243 u16 idx;
John Garry6be6de12015-11-18 00:50:34 +0800244};
245
Luo Jiaxingcaefac12018-12-19 23:56:42 +0800246#define HISI_SAS_DEBUGFS_REG(x) {#x, x}
247
248struct hisi_sas_debugfs_reg_lu {
249 char *name;
250 int off;
251};
252
Luo Jiaxingeb1c2b72018-12-19 23:56:40 +0800253struct hisi_sas_debugfs_reg {
Luo Jiaxingcaefac12018-12-19 23:56:42 +0800254 const struct hisi_sas_debugfs_reg_lu *lu;
Luo Jiaxingeb1c2b72018-12-19 23:56:40 +0800255 int count;
Luo Jiaxing49159a52018-12-19 23:56:41 +0800256 int base_off;
257 union {
258 u32 (*read_global_reg)(struct hisi_hba *hisi_hba, u32 off);
259 u32 (*read_port_reg)(struct hisi_hba *hisi_hba, int port,
260 u32 off);
261 };
Luo Jiaxingeb1c2b72018-12-19 23:56:40 +0800262};
263
Luo Jiaxingbbe0a7b2019-08-05 21:48:01 +0800264struct hisi_sas_iost_itct_cache {
265 u32 data[HISI_SAS_IOST_ITCT_CACHE_DW_SZ];
266};
267
Luo Jiaxingb0b3e4292019-08-05 21:48:02 +0800268enum hisi_sas_debugfs_reg_array_member {
269 DEBUGFS_GLOBAL = 0,
270 DEBUGFS_AXI,
271 DEBUGFS_RAS,
272 DEBUGFS_REGS_NUM
273};
274
Luo Jiaxingbbe0a7b2019-08-05 21:48:01 +0800275enum hisi_sas_debugfs_cache_type {
276 HISI_SAS_ITCT_CACHE,
277 HISI_SAS_IOST_CACHE,
278};
279
Luo Jiaxing2c4d5822020-09-01 19:13:07 +0800280enum hisi_sas_debugfs_bist_ffe_cfg {
281 FFE_SAS_1_5_GBPS,
282 FFE_SAS_3_0_GBPS,
283 FFE_SAS_6_0_GBPS,
284 FFE_SAS_12_0_GBPS,
285 FFE_RESV,
286 FFE_SATA_1_5_GBPS,
287 FFE_SATA_3_0_GBPS,
288 FFE_SATA_6_0_GBPS,
289 FFE_CFG_MAX
290};
291
Luo Jiaxing981cc232020-09-01 19:13:08 +0800292enum hisi_sas_debugfs_bist_fixed_code {
293 FIXED_CODE,
294 FIXED_CODE_1,
295 FIXED_CODE_MAX
296};
297
298enum {
299 HISI_SAS_BIST_CODE_MODE_PRBS7,
300 HISI_SAS_BIST_CODE_MODE_PRBS23,
301 HISI_SAS_BIST_CODE_MODE_PRBS31,
302 HISI_SAS_BIST_CODE_MODE_JTPAT,
303 HISI_SAS_BIST_CODE_MODE_CJTPAT,
304 HISI_SAS_BIST_CODE_MODE_SCRAMBED_0,
305 HISI_SAS_BIST_CODE_MODE_TRAIN,
306 HISI_SAS_BIST_CODE_MODE_TRAIN_DONE,
307 HISI_SAS_BIST_CODE_MODE_HFTP,
308 HISI_SAS_BIST_CODE_MODE_MFTP,
309 HISI_SAS_BIST_CODE_MODE_LFTP,
310 HISI_SAS_BIST_CODE_MODE_FIXED_DATA,
311};
312
John Garry7eb78692015-11-18 00:50:31 +0800313struct hisi_sas_hw {
John Garry8ff1d572015-11-18 00:50:46 +0800314 int (*hw_init)(struct hisi_hba *hisi_hba);
John Garryabda97c2015-11-18 00:50:51 +0800315 void (*setup_itct)(struct hisi_hba *hisi_hba,
316 struct hisi_sas_device *device);
Xiang Chen784b46b2018-09-24 23:06:33 +0800317 int (*slot_index_alloc)(struct hisi_hba *hisi_hba,
John Garry685b6d62016-04-15 21:36:36 +0800318 struct domain_device *device);
319 struct hisi_sas_device *(*alloc_dev)(struct domain_device *device);
Xiang Chen569eddc2019-01-25 22:22:30 +0800320 void (*sl_notify_ssp)(struct hisi_hba *hisi_hba, int phy_no);
Xiang Chenb1a49412017-06-14 23:33:13 +0800321 void (*start_delivery)(struct hisi_sas_dq *dq);
Xiang Chena2b38202018-05-09 23:10:46 +0800322 void (*prep_ssp)(struct hisi_hba *hisi_hba,
Xiaofei Tan78bd2b42018-05-21 18:09:21 +0800323 struct hisi_sas_slot *slot);
Xiang Chena2b38202018-05-09 23:10:46 +0800324 void (*prep_smp)(struct hisi_hba *hisi_hba,
John Garry66ee9992015-11-18 00:50:54 +0800325 struct hisi_sas_slot *slot);
Xiang Chena2b38202018-05-09 23:10:46 +0800326 void (*prep_stp)(struct hisi_hba *hisi_hba,
John Garry6f2ff1a2016-01-26 02:47:20 +0800327 struct hisi_sas_slot *slot);
Xiang Chena2b38202018-05-09 23:10:46 +0800328 void (*prep_abort)(struct hisi_hba *hisi_hba,
John Garry441c2742016-08-24 19:05:47 +0800329 struct hisi_sas_slot *slot,
330 int device_id, int abort_flag, int tag_to_abort);
John Garry396b8042017-03-23 01:25:19 +0800331 void (*phys_init)(struct hisi_hba *hisi_hba);
Xiang Chen1eb8eea2017-10-24 23:51:36 +0800332 void (*phy_start)(struct hisi_hba *hisi_hba, int phy_no);
John Garrye4189d52015-11-18 00:50:57 +0800333 void (*phy_disable)(struct hisi_hba *hisi_hba, int phy_no);
334 void (*phy_hard_reset)(struct hisi_hba *hisi_hba, int phy_no);
Xiaofei Tanc52108c2017-08-11 00:09:29 +0800335 void (*get_events)(struct hisi_hba *hisi_hba, int phy_no);
Xiang Chen2ae75782016-11-07 20:48:40 +0800336 void (*phy_set_linkrate)(struct hisi_hba *hisi_hba, int phy_no,
337 struct sas_phy_linkrates *linkrates);
338 enum sas_linkrate (*phy_get_max_linkrate)(void);
Xiang Chen8fa9a7b2019-10-24 22:08:10 +0800339 int (*clear_itct)(struct hisi_hba *hisi_hba,
340 struct hisi_sas_device *dev);
Xiaofei Tan02581412017-12-09 01:16:34 +0800341 void (*free_device)(struct hisi_sas_device *sas_dev);
John Garry184a4632015-11-18 00:50:52 +0800342 int (*get_wideport_bitmap)(struct hisi_hba *hisi_hba, int port_id);
Xiang Chend30ff262017-06-14 23:33:32 +0800343 void (*dereg_device)(struct hisi_hba *hisi_hba,
344 struct domain_device *device);
Xiang Chen06ec0fb2017-03-23 01:25:18 +0800345 int (*soft_reset)(struct hisi_hba *hisi_hba);
Xiaofei Tan917d3bd2017-08-11 00:09:26 +0800346 u32 (*get_phys_state)(struct hisi_hba *hisi_hba);
Xiaofei Tan6379c562018-01-18 00:46:53 +0800347 int (*write_gpio)(struct hisi_hba *hisi_hba, u8 reg_type,
348 u8 reg_index, u8 reg_count, u8 *write_data);
Luo Jiaxing4bc05802019-09-06 20:55:34 +0800349 void (*wait_cmds_complete_timeout)(struct hisi_hba *hisi_hba,
350 int delay_ms, int timeout_ms);
Luo Jiaxing49159a52018-12-19 23:56:41 +0800351 void (*snapshot_prepare)(struct hisi_hba *hisi_hba);
352 void (*snapshot_restore)(struct hisi_hba *hisi_hba);
Xiang Chen97b151e2019-09-06 20:55:36 +0800353 int (*set_bist)(struct hisi_hba *hisi_hba, bool enable);
Luo Jiaxingbbe0a7b2019-08-05 21:48:01 +0800354 void (*read_iost_itct_cache)(struct hisi_hba *hisi_hba,
355 enum hisi_sas_debugfs_cache_type type,
356 u32 *cache);
John Garry6be6de12015-11-18 00:50:34 +0800357 int complete_hdr_size;
Xiang Chen235bfc72018-05-21 18:09:18 +0800358 struct scsi_host_template *sht;
Luo Jiaxingeb1c2b72018-12-19 23:56:40 +0800359
Luo Jiaxingb0b3e4292019-08-05 21:48:02 +0800360 const struct hisi_sas_debugfs_reg *debugfs_reg_array[DEBUGFS_REGS_NUM];
Luo Jiaxingeb1c2b72018-12-19 23:56:40 +0800361 const struct hisi_sas_debugfs_reg *debugfs_reg_port;
John Garry7eb78692015-11-18 00:50:31 +0800362};
363
Luo Jiaxinga70e33e2019-10-24 22:08:21 +0800364#define HISI_SAS_MAX_DEBUGFS_DUMP (50)
365
Luo Jiaxing35ea6302019-10-24 22:08:13 +0800366struct hisi_sas_debugfs_cq {
367 struct hisi_sas_cq *cq;
368 void *complete_hdr;
369};
370
Luo Jiaxing1b54c4d2019-10-24 22:08:14 +0800371struct hisi_sas_debugfs_dq {
372 struct hisi_sas_dq *dq;
373 struct hisi_sas_cmd_hdr *hdr;
374};
375
Luo Jiaxingc6116392019-10-24 22:08:15 +0800376struct hisi_sas_debugfs_regs {
377 struct hisi_hba *hisi_hba;
378 u32 *data;
379};
380
Luo Jiaxing1f66e1f2019-10-24 22:08:16 +0800381struct hisi_sas_debugfs_port {
382 struct hisi_sas_phy *phy;
383 u32 *data;
384};
385
Luo Jiaxinge15f2e22019-10-24 22:08:17 +0800386struct hisi_sas_debugfs_iost {
387 struct hisi_sas_iost *iost;
388};
389
Luo Jiaxing0161d552019-10-24 22:08:18 +0800390struct hisi_sas_debugfs_itct {
391 struct hisi_sas_itct *itct;
392};
393
Luo Jiaxingb714dd82019-10-24 22:08:19 +0800394struct hisi_sas_debugfs_iost_cache {
395 struct hisi_sas_iost_itct_cache *cache;
396};
397
Luo Jiaxing357e4fc2019-10-24 22:08:20 +0800398struct hisi_sas_debugfs_itct_cache {
399 struct hisi_sas_iost_itct_cache *cache;
400};
401
John Garry7eb78692015-11-18 00:50:31 +0800402struct hisi_hba {
403 /* This must be the first element, used by SHOST_TO_SAS_HA */
404 struct sas_ha_struct *p;
405
John Garry11b75242017-06-14 23:33:17 +0800406 struct platform_device *platform_dev;
407 struct pci_dev *pci_dev;
408 struct device *dev;
409
Xiang Chend6a90002018-12-17 22:40:07 +0800410 int prot_mask;
411
John Garrye26b2f42015-11-18 00:50:32 +0800412 void __iomem *regs;
Xiaofei Tan6379c562018-01-18 00:46:53 +0800413 void __iomem *sgpio_regs;
John Garrye26b2f42015-11-18 00:50:32 +0800414 struct regmap *ctrl;
415 u32 ctrl_reset_reg;
416 u32 ctrl_reset_sts_reg;
417 u32 ctrl_clock_ena_reg;
John Garry3bc45af2016-10-04 19:11:11 +0800418 u32 refclk_frequency_mhz;
John Garry7eb78692015-11-18 00:50:31 +0800419 u8 sas_addr[SAS_ADDR_SIZE];
420
421 int n_phy;
John Garryfa42d802015-11-18 00:50:43 +0800422 spinlock_t lock;
Xiaofei Tand2fc4012018-05-31 20:50:44 +0800423 struct semaphore sem;
John Garry7eb78692015-11-18 00:50:31 +0800424
John Garryfa42d802015-11-18 00:50:43 +0800425 struct timer_list timer;
John Garry7e9080e2015-11-18 00:50:40 +0800426 struct workqueue_struct *wq;
John Garry257efd12015-11-18 00:50:36 +0800427
428 int slot_index_count;
Xiang Chenfa3be0f2018-05-21 18:09:14 +0800429 int last_slot_index;
Xiang Chen1b865182018-05-21 18:09:15 +0800430 int last_dev_id;
John Garry257efd12015-11-18 00:50:36 +0800431 unsigned long *slot_index_tags;
Xiaofei Tanc7b9d362017-04-10 21:21:56 +0800432 unsigned long reject_stp_links_msk;
John Garry257efd12015-11-18 00:50:36 +0800433
John Garry7eb78692015-11-18 00:50:31 +0800434 /* SCSI/SAS glue */
435 struct sas_ha_struct sha;
436 struct Scsi_Host *shost;
John Garry9101a072015-11-18 00:50:37 +0800437
438 struct hisi_sas_cq cq[HISI_SAS_MAX_QUEUES];
John Garry4fde02a2016-09-06 23:36:12 +0800439 struct hisi_sas_dq dq[HISI_SAS_MAX_QUEUES];
John Garry7eb78692015-11-18 00:50:31 +0800440 struct hisi_sas_phy phy[HISI_SAS_MAX_PHYS];
441 struct hisi_sas_port port[HISI_SAS_MAX_PHYS];
John Garrye26b2f42015-11-18 00:50:32 +0800442
443 int queue_count;
John Garry6be6de12015-11-18 00:50:34 +0800444
John Garryaf740db2015-11-18 00:50:41 +0800445 struct hisi_sas_device devices[HISI_SAS_MAX_DEVICES];
John Garry6be6de12015-11-18 00:50:34 +0800446 struct hisi_sas_cmd_hdr *cmd_hdr[HISI_SAS_MAX_QUEUES];
447 dma_addr_t cmd_hdr_dma[HISI_SAS_MAX_QUEUES];
448 void *complete_hdr[HISI_SAS_MAX_QUEUES];
449 dma_addr_t complete_hdr_dma[HISI_SAS_MAX_QUEUES];
450 struct hisi_sas_initial_fis *initial_fis;
451 dma_addr_t initial_fis_dma;
452 struct hisi_sas_itct *itct;
453 dma_addr_t itct_dma;
454 struct hisi_sas_iost *iost;
455 dma_addr_t iost_dma;
456 struct hisi_sas_breakpoint *breakpoint;
457 dma_addr_t breakpoint_dma;
458 struct hisi_sas_breakpoint *sata_breakpoint;
459 dma_addr_t sata_breakpoint_dma;
460 struct hisi_sas_slot *slot_info;
Xiang Chen06ec0fb2017-03-23 01:25:18 +0800461 unsigned long flags;
John Garry7eb78692015-11-18 00:50:31 +0800462 const struct hisi_sas_hw *hw; /* Low level hw interface */
Xiaofei Tan32ccba52017-04-10 21:21:57 +0800463 unsigned long sata_dev_bitmap[BITS_TO_LONGS(HISI_SAS_MAX_DEVICES)];
Xiang Chen06ec0fb2017-03-23 01:25:18 +0800464 struct work_struct rst_work;
Luo Jiaxing49159a52018-12-19 23:56:41 +0800465 struct work_struct debugfs_work;
Xiaofei Tan45222042018-07-18 22:14:28 +0800466 u32 phy_state;
Xiang Chen37359792018-11-09 22:06:34 +0800467 u32 intr_coal_ticks; /* Time of interrupt coalesce in us */
468 u32 intr_coal_count; /* Interrupt count to coalesce */
Luo Jiaxingef634642018-12-19 23:56:39 +0800469
John Garry795f25a2019-02-06 18:52:54 +0800470 int cq_nvecs;
471
Xiang Chen97b151e2019-09-06 20:55:36 +0800472 /* bist */
473 enum sas_linkrate debugfs_bist_linkrate;
474 int debugfs_bist_code_mode;
475 int debugfs_bist_phy_no;
476 int debugfs_bist_mode;
477 u32 debugfs_bist_cnt;
478 int debugfs_bist_enable;
Luo Jiaxing2c4d5822020-09-01 19:13:07 +0800479 u32 debugfs_bist_ffe[HISI_SAS_MAX_PHYS][FFE_CFG_MAX];
Luo Jiaxing981cc232020-09-01 19:13:08 +0800480 u32 debugfs_bist_fixed_code[FIXED_CODE_MAX];
Xiang Chen97b151e2019-09-06 20:55:36 +0800481
Luo Jiaxingeb1c2b72018-12-19 23:56:40 +0800482 /* debugfs memories */
Luo Jiaxingb0b3e4292019-08-05 21:48:02 +0800483 /* Put Global AXI and RAS Register into register array */
Luo Jiaxinga70e33e2019-10-24 22:08:21 +0800484 struct hisi_sas_debugfs_regs debugfs_regs[HISI_SAS_MAX_DEBUGFS_DUMP][DEBUGFS_REGS_NUM];
485 struct hisi_sas_debugfs_port debugfs_port_reg[HISI_SAS_MAX_DEBUGFS_DUMP][HISI_SAS_MAX_PHYS];
486 struct hisi_sas_debugfs_cq debugfs_cq[HISI_SAS_MAX_DEBUGFS_DUMP][HISI_SAS_MAX_QUEUES];
487 struct hisi_sas_debugfs_dq debugfs_dq[HISI_SAS_MAX_DEBUGFS_DUMP][HISI_SAS_MAX_QUEUES];
488 struct hisi_sas_debugfs_iost debugfs_iost[HISI_SAS_MAX_DEBUGFS_DUMP];
489 struct hisi_sas_debugfs_itct debugfs_itct[HISI_SAS_MAX_DEBUGFS_DUMP];
490 struct hisi_sas_debugfs_iost_cache debugfs_iost_cache[HISI_SAS_MAX_DEBUGFS_DUMP];
491 struct hisi_sas_debugfs_itct_cache debugfs_itct_cache[HISI_SAS_MAX_DEBUGFS_DUMP];
492
Luo Jiaxing8f643292019-10-24 22:08:23 +0800493 u64 debugfs_timestamp[HISI_SAS_MAX_DEBUGFS_DUMP];
494 int debugfs_dump_index;
Luo Jiaxingef634642018-12-19 23:56:39 +0800495 struct dentry *debugfs_dir;
Luo Jiaxing49159a52018-12-19 23:56:41 +0800496 struct dentry *debugfs_dump_dentry;
Xiang Chen97b151e2019-09-06 20:55:36 +0800497 struct dentry *debugfs_bist_dentry;
John Garry7eb78692015-11-18 00:50:31 +0800498};
499
John Garryc799d6b2015-11-18 00:50:33 +0800500/* Generic HW DMA host memory structures */
501/* Delivery queue header */
502struct hisi_sas_cmd_hdr {
503 /* dw0 */
504 __le32 dw0;
505
506 /* dw1 */
507 __le32 dw1;
508
509 /* dw2 */
510 __le32 dw2;
511
512 /* dw3 */
513 __le32 transfer_tags;
514
515 /* dw4 */
516 __le32 data_transfer_len;
517
518 /* dw5 */
519 __le32 first_burst_num;
520
521 /* dw6 */
522 __le32 sg_len;
523
524 /* dw7 */
525 __le32 dw7;
526
527 /* dw8-9 */
528 __le64 cmd_table_addr;
529
530 /* dw10-11 */
531 __le64 sts_buffer_addr;
532
533 /* dw12-13 */
534 __le64 prd_table_addr;
535
536 /* dw14-15 */
537 __le64 dif_prd_table_addr;
538};
539
540struct hisi_sas_itct {
541 __le64 qw0;
542 __le64 sas_addr;
543 __le64 qw2;
544 __le64 qw3;
John Garry281e3bf2016-01-26 02:47:06 +0800545 __le64 qw4_15[12];
John Garryc799d6b2015-11-18 00:50:33 +0800546};
547
548struct hisi_sas_iost {
549 __le64 qw0;
550 __le64 qw1;
551 __le64 qw2;
552 __le64 qw3;
553};
554
555struct hisi_sas_err_record {
John Garry8d1eee72016-01-26 02:47:05 +0800556 u32 data[4];
John Garryc799d6b2015-11-18 00:50:33 +0800557};
558
559struct hisi_sas_initial_fis {
560 struct hisi_sas_err_record err_record;
561 struct dev_to_host_fis fis;
562 u32 rsvd[3];
563};
564
565struct hisi_sas_breakpoint {
Xiang Chen3297ded2017-10-24 23:51:35 +0800566 u8 data[128];
567};
568
569struct hisi_sas_sata_breakpoint {
570 struct hisi_sas_breakpoint tag[32];
John Garryc799d6b2015-11-18 00:50:33 +0800571};
572
573struct hisi_sas_sge {
574 __le64 addr;
575 __le32 page_ctrl_0;
576 __le32 page_ctrl_1;
577 __le32 data_len;
578 __le32 data_off;
579};
580
581struct hisi_sas_command_table_smp {
582 u8 bytes[44];
583};
584
585struct hisi_sas_command_table_stp {
586 struct host_to_dev_fis command_fis;
587 u8 dummy[12];
588 u8 atapi_cdb[ATAPI_CDB_LEN];
589};
590
John Garryc7669f52019-05-29 17:58:44 +0800591#define HISI_SAS_SGE_PAGE_CNT (124)
John Garryc799d6b2015-11-18 00:50:33 +0800592struct hisi_sas_sge_page {
593 struct hisi_sas_sge sge[HISI_SAS_SGE_PAGE_CNT];
Xiaofei Tanf557e322017-06-29 21:02:14 +0800594} __aligned(16);
John Garryc799d6b2015-11-18 00:50:33 +0800595
John Garryc7669f52019-05-29 17:58:44 +0800596#define HISI_SAS_SGE_DIF_PAGE_CNT HISI_SAS_SGE_PAGE_CNT
Xiang Chenb3cce122019-02-06 18:52:51 +0800597struct hisi_sas_sge_dif_page {
598 struct hisi_sas_sge sge[HISI_SAS_SGE_DIF_PAGE_CNT];
599} __aligned(16);
600
John Garryc799d6b2015-11-18 00:50:33 +0800601struct hisi_sas_command_table_ssp {
602 struct ssp_frame_hdr hdr;
603 union {
604 struct {
605 struct ssp_command_iu task;
Xiang Chena14da7a2018-05-02 23:56:27 +0800606 u32 prot[7];
John Garryc799d6b2015-11-18 00:50:33 +0800607 };
608 struct ssp_tmf_iu ssp_task;
609 struct xfer_rdy_iu xfer_rdy;
610 struct ssp_response_iu ssp_res;
611 } u;
612};
613
614union hisi_sas_command_table {
615 struct hisi_sas_command_table_ssp ssp;
616 struct hisi_sas_command_table_smp smp;
617 struct hisi_sas_command_table_stp stp;
Xiaofei Tanf557e322017-06-29 21:02:14 +0800618} __aligned(16);
619
620struct hisi_sas_status_buffer {
621 struct hisi_sas_err_record err;
622 u8 iu[1024];
623} __aligned(16);
624
625struct hisi_sas_slot_buf_table {
626 struct hisi_sas_status_buffer status_buffer;
627 union hisi_sas_command_table command_header;
628 struct hisi_sas_sge_page sge_page;
John Garryc799d6b2015-11-18 00:50:33 +0800629};
John Garry2e244f02017-03-23 01:25:17 +0800630
Xiang Chenb3cce122019-02-06 18:52:51 +0800631struct hisi_sas_slot_dif_buf_table {
632 struct hisi_sas_slot_buf_table slot_buf;
633 struct hisi_sas_sge_dif_page sge_dif_page;
634};
635
John Garrye21fe3a2017-06-14 23:33:20 +0800636extern struct scsi_transport_template *hisi_sas_stt;
Luo Jiaxingef634642018-12-19 23:56:39 +0800637
638extern bool hisi_sas_debugfs_enable;
Luo Jiaxing905ab012019-10-24 22:08:22 +0800639extern u32 hisi_sas_debugfs_dump_count;
Luo Jiaxingef634642018-12-19 23:56:39 +0800640extern struct dentry *hisi_sas_debugfs_dir;
641
Xiang Chena25d0d32017-08-11 00:09:40 +0800642extern void hisi_sas_stop_phys(struct hisi_hba *hisi_hba);
Xiang Chenae68b562019-01-25 22:22:33 +0800643extern int hisi_sas_alloc(struct hisi_hba *hisi_hba);
John Garrye21fe3a2017-06-14 23:33:20 +0800644extern void hisi_sas_free(struct hisi_hba *hisi_hba);
chenxiang468f4b82017-12-28 18:20:47 +0800645extern u8 hisi_sas_get_ata_protocol(struct host_to_dev_fis *fis,
646 int direction);
John Garry2e244f02017-03-23 01:25:17 +0800647extern struct hisi_sas_port *to_hisi_sas_port(struct asd_sas_port *sas_port);
Xiang Chen75904072017-06-14 23:33:15 +0800648extern void hisi_sas_sata_done(struct sas_task *task,
649 struct hisi_sas_slot *slot);
John Garry0fa24c12017-06-14 23:33:18 +0800650extern int hisi_sas_get_fw_info(struct hisi_hba *hisi_hba);
John Garry9fb10b52015-11-18 00:50:44 +0800651extern int hisi_sas_probe(struct platform_device *pdev,
652 const struct hisi_sas_hw *ops);
653extern int hisi_sas_remove(struct platform_device *pdev);
John Garryc799d6b2015-11-18 00:50:33 +0800654
Xiang Chen235bfc72018-05-21 18:09:18 +0800655extern int hisi_sas_slave_configure(struct scsi_device *sdev);
656extern int hisi_sas_scan_finished(struct Scsi_Host *shost, unsigned long time);
657extern void hisi_sas_scan_start(struct Scsi_Host *shost);
Xiang Chen235bfc72018-05-21 18:09:18 +0800658extern int hisi_sas_host_reset(struct Scsi_Host *shost, int reset_type);
John Garryc63b88c2019-04-11 20:46:38 +0800659extern void hisi_sas_phy_enable(struct hisi_hba *hisi_hba, int phy_no,
660 int enable);
John Garry184a4632015-11-18 00:50:52 +0800661extern void hisi_sas_phy_down(struct hisi_hba *hisi_hba, int phy_no, int rdy);
John Garry27a3f222015-11-18 00:50:50 +0800662extern void hisi_sas_slot_task_free(struct hisi_hba *hisi_hba,
663 struct sas_task *task,
664 struct hisi_sas_slot *slot);
Xiang Chen06ec0fb2017-03-23 01:25:18 +0800665extern void hisi_sas_init_mem(struct hisi_hba *hisi_hba);
Xiaofei Tanb4241f02017-10-24 23:51:45 +0800666extern void hisi_sas_rst_work_handler(struct work_struct *work);
Xiaofei Tane402acd2017-12-09 01:16:38 +0800667extern void hisi_sas_sync_rst_work_handler(struct work_struct *work);
Xiang Chen81f338e2020-01-20 20:22:31 +0800668extern void hisi_sas_sync_irqs(struct hisi_hba *hisi_hba);
Xiaofei Tanb6c9b152019-01-25 22:22:35 +0800669extern void hisi_sas_phy_oob_ready(struct hisi_hba *hisi_hba, int phy_no);
Xiaofei Tane537b622017-12-09 01:16:44 +0800670extern bool hisi_sas_notify_phy_event(struct hisi_sas_phy *phy,
671 enum hisi_sas_phy_event event);
Xiang Chen4d0951e2017-12-09 01:16:50 +0800672extern void hisi_sas_release_tasks(struct hisi_hba *hisi_hba);
Xiang Chenc2c1d9d2018-05-02 23:56:30 +0800673extern u8 hisi_sas_get_prog_phy_linkrate_mask(enum sas_linkrate max);
Xiaofei Tan45222042018-07-18 22:14:28 +0800674extern void hisi_sas_controller_reset_prepare(struct hisi_hba *hisi_hba);
675extern void hisi_sas_controller_reset_done(struct hisi_hba *hisi_hba);
Luo Jiaxingef634642018-12-19 23:56:39 +0800676extern void hisi_sas_debugfs_init(struct hisi_hba *hisi_hba);
677extern void hisi_sas_debugfs_exit(struct hisi_hba *hisi_hba);
Luo Jiaxing49159a52018-12-19 23:56:41 +0800678extern void hisi_sas_debugfs_work_handler(struct work_struct *work);
John Garrye8899fa2015-11-18 00:50:30 +0800679#endif