Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame^] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 2 | /* |
Paul Walmsley | a64bb9c | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 3 | * OMAP2/3/4 powerdomain control |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 4 | * |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 5 | * Copyright (C) 2007-2008, 2010 Texas Instruments, Inc. |
Paul Walmsley | 694606c | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 6 | * Copyright (C) 2007-2011 Nokia Corporation |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 7 | * |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 8 | * Paul Walmsley |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 9 | * |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 10 | * XXX This should be moved to the mach-omap2/ directory at the earliest |
| 11 | * opportunity. |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 12 | */ |
| 13 | |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 14 | #ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H |
| 15 | #define __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 16 | |
| 17 | #include <linux/types.h> |
| 18 | #include <linux/list.h> |
Paul Walmsley | 3a09028 | 2013-01-26 00:58:16 -0700 | [diff] [blame] | 19 | #include <linux/spinlock.h> |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 20 | |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 21 | /* Powerdomain basic power states */ |
| 22 | #define PWRDM_POWER_OFF 0x0 |
| 23 | #define PWRDM_POWER_RET 0x1 |
| 24 | #define PWRDM_POWER_INACTIVE 0x2 |
| 25 | #define PWRDM_POWER_ON 0x3 |
| 26 | |
Paul Walmsley | 2354eb5 | 2009-12-08 16:33:12 -0700 | [diff] [blame] | 27 | #define PWRDM_MAX_PWRSTS 4 |
| 28 | |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 29 | /* Powerdomain allowable state bitfields */ |
Rajendra Nayak | d3353e1 | 2010-05-18 20:24:01 -0600 | [diff] [blame] | 30 | #define PWRSTS_ON (1 << PWRDM_POWER_ON) |
Paul Walmsley | 694606c | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 31 | #define PWRSTS_INACTIVE (1 << PWRDM_POWER_INACTIVE) |
| 32 | #define PWRSTS_RET (1 << PWRDM_POWER_RET) |
Rajendra Nayak | bb722f3 | 2010-09-27 14:02:56 -0600 | [diff] [blame] | 33 | #define PWRSTS_OFF (1 << PWRDM_POWER_OFF) |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 34 | |
Paul Walmsley | 694606c | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 35 | #define PWRSTS_OFF_ON (PWRSTS_OFF | PWRSTS_ON) |
| 36 | #define PWRSTS_OFF_RET (PWRSTS_OFF | PWRSTS_RET) |
| 37 | #define PWRSTS_RET_ON (PWRSTS_RET | PWRSTS_ON) |
| 38 | #define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | PWRSTS_ON) |
Nishanth Menon | cafc8cb | 2014-06-06 01:21:51 -0500 | [diff] [blame] | 39 | #define PWRSTS_INA_ON (PWRSTS_INACTIVE | PWRSTS_ON) |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 40 | |
| 41 | |
Paul Walmsley | 562e54d | 2013-01-26 00:58:17 -0700 | [diff] [blame] | 42 | /* |
| 43 | * Powerdomain flags (struct powerdomain.flags) |
| 44 | * |
| 45 | * PWRDM_HAS_HDWR_SAR - powerdomain has hardware save-and-restore support |
| 46 | * |
| 47 | * PWRDM_HAS_MPU_QUIRK - MPU pwr domain has MEM bank 0 bits in MEM |
| 48 | * bank 1 position. This is true for OMAP3430 |
| 49 | * |
| 50 | * PWRDM_HAS_LOWPOWERSTATECHANGE - can transition from a sleep state |
| 51 | * to a lower sleep state without waking up the powerdomain |
| 52 | */ |
| 53 | #define PWRDM_HAS_HDWR_SAR BIT(0) |
| 54 | #define PWRDM_HAS_MPU_QUIRK BIT(1) |
| 55 | #define PWRDM_HAS_LOWPOWERSTATECHANGE BIT(2) |
Paul Walmsley | 0b7cbfb | 2008-06-25 18:09:37 -0600 | [diff] [blame] | 56 | |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 57 | /* |
Abhijit Pagare | 38900c2 | 2010-01-26 20:12:52 -0700 | [diff] [blame] | 58 | * Number of memory banks that are power-controllable. On OMAP4430, the |
| 59 | * maximum is 5. |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 60 | */ |
Abhijit Pagare | 38900c2 | 2010-01-26 20:12:52 -0700 | [diff] [blame] | 61 | #define PWRDM_MAX_MEM_BANKS 5 |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 62 | |
Paul Walmsley | 8420bb1 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 63 | /* |
| 64 | * Maximum number of clockdomains that can be associated with a powerdomain. |
Vaibhav Hiremath | 3f0ea76 | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 65 | * PER powerdomain on AM33XX is the worst case |
Paul Walmsley | 8420bb1 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 66 | */ |
Vaibhav Hiremath | 3f0ea76 | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 67 | #define PWRDM_MAX_CLKDMS 11 |
Paul Walmsley | 8420bb1 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 68 | |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 69 | /* XXX A completely arbitrary number. What is reasonable here? */ |
| 70 | #define PWRDM_TRANSITION_BAILOUT 100000 |
| 71 | |
Paul Walmsley | 8420bb1 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 72 | struct clockdomain; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 73 | struct powerdomain; |
Tero Kristo | 4794208 | 2014-05-11 19:41:50 -0600 | [diff] [blame] | 74 | struct voltagedomain; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 75 | |
Paul Walmsley | f0271d6 | 2010-01-26 20:13:02 -0700 | [diff] [blame] | 76 | /** |
| 77 | * struct powerdomain - OMAP powerdomain |
| 78 | * @name: Powerdomain name |
Kevin Hilman | 8f1bec2 | 2011-03-23 07:22:23 -0700 | [diff] [blame] | 79 | * @voltdm: voltagedomain containing this powerdomain |
Paul Walmsley | f0271d6 | 2010-01-26 20:13:02 -0700 | [diff] [blame] | 80 | * @prcm_offs: the address offset from CM_BASE/PRM_BASE |
Paul Walmsley | a64bb9c | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 81 | * @prcm_partition: (OMAP4 only) the PRCM partition ID containing @prcm_offs |
Paul Walmsley | f0271d6 | 2010-01-26 20:13:02 -0700 | [diff] [blame] | 82 | * @pwrsts: Possible powerdomain power states |
| 83 | * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION |
| 84 | * @flags: Powerdomain flags |
| 85 | * @banks: Number of software-controllable memory banks in this powerdomain |
| 86 | * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION |
| 87 | * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON |
| 88 | * @pwrdm_clkdms: Clockdomains in this powerdomain |
| 89 | * @node: list_head linking all powerdomains |
Kevin Hilman | e69c22b | 2011-03-16 16:13:15 -0700 | [diff] [blame] | 90 | * @voltdm_node: list_head linking all powerdomains in a voltagedomain |
Vaibhav Hiremath | 3f0ea76 | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 91 | * @pwrstctrl_offs: (AM33XX only) XXX_PWRSTCTRL reg offset from prcm_offs |
| 92 | * @pwrstst_offs: (AM33XX only) XXX_PWRSTST reg offset from prcm_offs |
| 93 | * @logicretstate_mask: (AM33XX only) mask for logic retention bitfield |
| 94 | * in @pwrstctrl_offs |
| 95 | * @mem_on_mask: (AM33XX only) mask for mem on bitfield in @pwrstctrl_offs |
| 96 | * @mem_ret_mask: (AM33XX only) mask for mem ret bitfield in @pwrstctrl_offs |
| 97 | * @mem_pwrst_mask: (AM33XX only) mask for mem state bitfield in @pwrstst_offs |
| 98 | * @mem_retst_mask: (AM33XX only) mask for mem retention state bitfield |
| 99 | * in @pwrstctrl_offs |
Paul Walmsley | f0271d6 | 2010-01-26 20:13:02 -0700 | [diff] [blame] | 100 | * @state: |
| 101 | * @state_counter: |
| 102 | * @timer: |
| 103 | * @state_timer: |
Paul Walmsley | 3a09028 | 2013-01-26 00:58:16 -0700 | [diff] [blame] | 104 | * @_lock: spinlock used to serialize powerdomain and some clockdomain ops |
| 105 | * @_lock_flags: stored flags when @_lock is taken |
Paul Walmsley | a64bb9c | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 106 | * |
| 107 | * @prcm_partition possible values are defined in mach-omap2/prcm44xx.h. |
Paul Walmsley | f0271d6 | 2010-01-26 20:13:02 -0700 | [diff] [blame] | 108 | */ |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 109 | struct powerdomain { |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 110 | const char *name; |
Kevin Hilman | 8f1bec2 | 2011-03-23 07:22:23 -0700 | [diff] [blame] | 111 | union { |
| 112 | const char *name; |
| 113 | struct voltagedomain *ptr; |
| 114 | } voltdm; |
Paul Walmsley | e0594b4 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 115 | const s16 prcm_offs; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 116 | const u8 pwrsts; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 117 | const u8 pwrsts_logic_ret; |
Paul Walmsley | 0b7cbfb | 2008-06-25 18:09:37 -0600 | [diff] [blame] | 118 | const u8 flags; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 119 | const u8 banks; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 120 | const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS]; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 121 | const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS]; |
Paul Walmsley | a64bb9c | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 122 | const u8 prcm_partition; |
Paul Walmsley | 8420bb1 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 123 | struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS]; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 124 | struct list_head node; |
Kevin Hilman | e69c22b | 2011-03-16 16:13:15 -0700 | [diff] [blame] | 125 | struct list_head voltdm_node; |
Peter 'p2' De Schrijver | ba20bb1 | 2008-10-15 17:48:43 +0300 | [diff] [blame] | 126 | int state; |
Paul Walmsley | 2354eb5 | 2009-12-08 16:33:12 -0700 | [diff] [blame] | 127 | unsigned state_counter[PWRDM_MAX_PWRSTS]; |
Thara Gopinath | cde08f8 | 2010-02-24 12:05:50 -0700 | [diff] [blame] | 128 | unsigned ret_logic_off_counter; |
| 129 | unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS]; |
Paul Walmsley | 3a09028 | 2013-01-26 00:58:16 -0700 | [diff] [blame] | 130 | spinlock_t _lock; |
| 131 | unsigned long _lock_flags; |
Vaibhav Hiremath | 3f0ea76 | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 132 | const u8 pwrstctrl_offs; |
| 133 | const u8 pwrstst_offs; |
| 134 | const u32 logicretstate_mask; |
| 135 | const u32 mem_on_mask[PWRDM_MAX_MEM_BANKS]; |
| 136 | const u32 mem_ret_mask[PWRDM_MAX_MEM_BANKS]; |
| 137 | const u32 mem_pwrst_mask[PWRDM_MAX_MEM_BANKS]; |
| 138 | const u32 mem_retst_mask[PWRDM_MAX_MEM_BANKS]; |
| 139 | |
Peter 'p2' De Schrijver | 331b93f | 2008-10-15 18:13:48 +0300 | [diff] [blame] | 140 | #ifdef CONFIG_PM_DEBUG |
| 141 | s64 timer; |
Paul Walmsley | 2354eb5 | 2009-12-08 16:33:12 -0700 | [diff] [blame] | 142 | s64 state_timer[PWRDM_MAX_PWRSTS]; |
Peter 'p2' De Schrijver | 331b93f | 2008-10-15 18:13:48 +0300 | [diff] [blame] | 143 | #endif |
Russ Dill | 485995b | 2018-05-16 20:47:00 +0530 | [diff] [blame] | 144 | u32 context; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 145 | }; |
| 146 | |
Rajendra Nayak | 3b1e8b2 | 2010-12-21 20:01:18 -0700 | [diff] [blame] | 147 | /** |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 148 | * struct pwrdm_ops - Arch specific function implementations |
Rajendra Nayak | 3b1e8b2 | 2010-12-21 20:01:18 -0700 | [diff] [blame] | 149 | * @pwrdm_set_next_pwrst: Set the target power state for a pd |
| 150 | * @pwrdm_read_next_pwrst: Read the target power state set for a pd |
| 151 | * @pwrdm_read_pwrst: Read the current power state of a pd |
| 152 | * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd |
| 153 | * @pwrdm_set_logic_retst: Set the logic state in RET for a pd |
| 154 | * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd |
| 155 | * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd |
| 156 | * @pwrdm_read_logic_pwrst: Read the current logic state of a pd |
| 157 | * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd |
| 158 | * @pwrdm_read_logic_retst: Read the logic state in RET for a pd |
| 159 | * @pwrdm_read_mem_pwrst: Read the current memory state of a pd |
| 160 | * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd |
| 161 | * @pwrdm_read_mem_retst: Read the memory state in RET for a pd |
| 162 | * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd |
| 163 | * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd |
| 164 | * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd |
| 165 | * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep |
| 166 | * @pwrdm_wait_transition: Wait for a pd state transition to complete |
Rajendra Nayak | cd8abed | 2013-06-17 18:46:22 +0530 | [diff] [blame] | 167 | * @pwrdm_has_voltdm: Check if a voltdm association is needed |
Paul Walmsley | c4978fb | 2013-01-29 13:45:09 -0700 | [diff] [blame] | 168 | * |
| 169 | * Regarding @pwrdm_set_lowpwrstchange: On the OMAP2 and 3-family |
| 170 | * chips, a powerdomain's power state is not allowed to directly |
| 171 | * transition from one low-power state (e.g., CSWR) to another |
| 172 | * low-power state (e.g., OFF) without first waking up the |
| 173 | * powerdomain. This wastes energy. So OMAP4 chips support the |
| 174 | * ability to transition a powerdomain power state directly from one |
| 175 | * low-power state to another. The function pointed to by |
| 176 | * @pwrdm_set_lowpwrstchange is intended to configure the OMAP4 |
| 177 | * hardware powerdomain state machine to enable this feature. |
Rajendra Nayak | 3b1e8b2 | 2010-12-21 20:01:18 -0700 | [diff] [blame] | 178 | */ |
| 179 | struct pwrdm_ops { |
| 180 | int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst); |
| 181 | int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm); |
| 182 | int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm); |
| 183 | int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm); |
| 184 | int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst); |
| 185 | int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst); |
| 186 | int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst); |
| 187 | int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm); |
| 188 | int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm); |
| 189 | int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm); |
| 190 | int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank); |
| 191 | int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank); |
| 192 | int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank); |
| 193 | int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm); |
| 194 | int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm); |
| 195 | int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm); |
| 196 | int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm); |
| 197 | int (*pwrdm_wait_transition)(struct powerdomain *pwrdm); |
Rajendra Nayak | cd8abed | 2013-06-17 18:46:22 +0530 | [diff] [blame] | 198 | int (*pwrdm_has_voltdm)(void); |
Russ Dill | 485995b | 2018-05-16 20:47:00 +0530 | [diff] [blame] | 199 | void (*pwrdm_save_context)(struct powerdomain *pwrdm); |
| 200 | void (*pwrdm_restore_context)(struct powerdomain *pwrdm); |
Rajendra Nayak | 3b1e8b2 | 2010-12-21 20:01:18 -0700 | [diff] [blame] | 201 | }; |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 202 | |
Paul Walmsley | 129c65e | 2011-09-14 16:01:21 -0600 | [diff] [blame] | 203 | int pwrdm_register_platform_funcs(struct pwrdm_ops *custom_funcs); |
| 204 | int pwrdm_register_pwrdms(struct powerdomain **pwrdm_list); |
| 205 | int pwrdm_complete_init(void); |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 206 | |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 207 | struct powerdomain *pwrdm_lookup(const char *name); |
| 208 | |
Peter 'p2' De Schrijver | a23456e | 2008-10-15 18:13:47 +0300 | [diff] [blame] | 209 | int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user), |
| 210 | void *user); |
Artem Bityutskiy | ee894b1 | 2009-10-01 10:01:55 +0300 | [diff] [blame] | 211 | int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user), |
| 212 | void *user); |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 213 | |
Paul Walmsley | 8420bb1 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 214 | int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm); |
Paul Walmsley | 8420bb1 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 215 | |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 216 | int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm); |
| 217 | |
Nishanth Menon | bd002d7 | 2014-06-06 01:04:20 -0500 | [diff] [blame] | 218 | u8 pwrdm_get_valid_lp_state(struct powerdomain *pwrdm, |
| 219 | bool is_logic_state, u8 req_state); |
| 220 | |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 221 | int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst); |
| 222 | int pwrdm_read_next_pwrst(struct powerdomain *pwrdm); |
Paul Walmsley | fecb494 | 2009-01-27 19:12:50 -0700 | [diff] [blame] | 223 | int pwrdm_read_pwrst(struct powerdomain *pwrdm); |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 224 | int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm); |
| 225 | int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm); |
| 226 | |
| 227 | int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst); |
| 228 | int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst); |
| 229 | int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst); |
| 230 | |
| 231 | int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm); |
| 232 | int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm); |
Thara Gopinath | 1e3d0d2 | 2010-02-24 12:05:49 -0700 | [diff] [blame] | 233 | int pwrdm_read_logic_retst(struct powerdomain *pwrdm); |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 234 | int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank); |
| 235 | int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank); |
Thara Gopinath | 1e3d0d2 | 2010-02-24 12:05:49 -0700 | [diff] [blame] | 236 | int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank); |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 237 | |
Paul Walmsley | 0b7cbfb | 2008-06-25 18:09:37 -0600 | [diff] [blame] | 238 | int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm); |
| 239 | int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm); |
| 240 | bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm); |
| 241 | |
Paul Walmsley | 3a09028 | 2013-01-26 00:58:16 -0700 | [diff] [blame] | 242 | int pwrdm_state_switch_nolock(struct powerdomain *pwrdm); |
Peter 'p2' De Schrijver | ba20bb1 | 2008-10-15 17:48:43 +0300 | [diff] [blame] | 243 | int pwrdm_state_switch(struct powerdomain *pwrdm); |
Kevin Hilman | e055548 | 2012-05-11 16:00:24 -0700 | [diff] [blame] | 244 | int pwrdm_pre_transition(struct powerdomain *pwrdm); |
| 245 | int pwrdm_post_transition(struct powerdomain *pwrdm); |
Tomi Valkeinen | fc01387 | 2011-06-09 16:56:23 +0300 | [diff] [blame] | 246 | int pwrdm_get_context_loss_count(struct powerdomain *pwrdm); |
Paul Walmsley | 694606c | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 247 | bool pwrdm_can_ever_lose_context(struct powerdomain *pwrdm); |
Peter 'p2' De Schrijver | ba20bb1 | 2008-10-15 17:48:43 +0300 | [diff] [blame] | 248 | |
Paul Walmsley | c4978fb | 2013-01-29 13:45:09 -0700 | [diff] [blame] | 249 | extern int omap_set_pwrdm_state(struct powerdomain *pwrdm, u8 state); |
| 250 | |
Paul Walmsley | 8179488 | 2011-09-14 11:34:21 -0600 | [diff] [blame] | 251 | extern void omap242x_powerdomains_init(void); |
| 252 | extern void omap243x_powerdomains_init(void); |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 253 | extern void omap3xxx_powerdomains_init(void); |
Vaibhav Hiremath | 3f0ea76 | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 254 | extern void am33xx_powerdomains_init(void); |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 255 | extern void omap44xx_powerdomains_init(void); |
Benoit Cousson | 411f968 | 2013-05-29 12:38:09 -0400 | [diff] [blame] | 256 | extern void omap54xx_powerdomains_init(void); |
Ambresh K | 97dd16b | 2013-07-09 13:02:13 +0530 | [diff] [blame] | 257 | extern void dra7xx_powerdomains_init(void); |
Ambresh K | eadc62f | 2013-10-12 15:45:54 +0530 | [diff] [blame] | 258 | void am43xx_powerdomains_init(void); |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 259 | |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 260 | extern struct pwrdm_ops omap2_pwrdm_operations; |
| 261 | extern struct pwrdm_ops omap3_pwrdm_operations; |
Vaibhav Hiremath | 3f0ea76 | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 262 | extern struct pwrdm_ops am33xx_pwrdm_operations; |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 263 | extern struct pwrdm_ops omap4_pwrdm_operations; |
| 264 | |
| 265 | /* Common Internal functions used across OMAP rev's */ |
| 266 | extern u32 omap2_pwrdm_get_mem_bank_onstate_mask(u8 bank); |
| 267 | extern u32 omap2_pwrdm_get_mem_bank_retst_mask(u8 bank); |
| 268 | extern u32 omap2_pwrdm_get_mem_bank_stst_mask(u8 bank); |
| 269 | |
| 270 | extern struct powerdomain wkup_omap2_pwrdm; |
| 271 | extern struct powerdomain gfx_omap2_pwrdm; |
| 272 | |
Paul Walmsley | 3a09028 | 2013-01-26 00:58:16 -0700 | [diff] [blame] | 273 | extern void pwrdm_lock(struct powerdomain *pwrdm); |
| 274 | extern void pwrdm_unlock(struct powerdomain *pwrdm); |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 275 | |
Russ Dill | 485995b | 2018-05-16 20:47:00 +0530 | [diff] [blame] | 276 | extern void pwrdms_save_context(void); |
| 277 | extern void pwrdms_restore_context(void); |
| 278 | |
| 279 | extern void pwrdms_lost_power(void); |
Paul Walmsley | ad67ef6 | 2008-08-19 11:08:40 +0300 | [diff] [blame] | 280 | #endif |