blob: 88ae7f331bb1b26fbeeb2cf56131a7603dca2de5 [file] [log] [blame]
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef _DRM_GPU_SCHEDULER_H_
25#define _DRM_GPU_SCHEDULER_H_
26
27#include <drm/spsc_queue.h>
28#include <linux/dma-fence.h>
Stephen Rothwelldc102182019-11-08 16:31:10 +110029#include <linux/completion.h>
Lucas Stach1b1f42d2017-12-06 17:49:39 +010030
Andrey Grodzovsky741f01e2018-05-30 15:11:01 -040031#define MAX_WAIT_SCHED_ENTITY_Q_EMPTY msecs_to_jiffies(1000)
32
Lucas Stach1b1f42d2017-12-06 17:49:39 +010033struct drm_gpu_scheduler;
34struct drm_sched_rq;
35
Luben Tuikove2d732f2020-08-11 19:59:58 -040036/* These are often used as an (initial) index
37 * to an array, and as such should start at 0.
38 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +010039enum drm_sched_priority {
40 DRM_SCHED_PRIORITY_MIN,
Lucas Stach1b1f42d2017-12-06 17:49:39 +010041 DRM_SCHED_PRIORITY_NORMAL,
Luben Tuikove2d732f2020-08-11 19:59:58 -040042 DRM_SCHED_PRIORITY_HIGH,
Lucas Stach1b1f42d2017-12-06 17:49:39 +010043 DRM_SCHED_PRIORITY_KERNEL,
Luben Tuikove2d732f2020-08-11 19:59:58 -040044
45 DRM_SCHED_PRIORITY_COUNT,
Lucas Stach1b1f42d2017-12-06 17:49:39 +010046 DRM_SCHED_PRIORITY_UNSET = -2
47};
48
49/**
Nayan Deshmukh2d339482018-05-29 11:23:07 +053050 * struct drm_sched_entity - A wrapper around a job queue (typically
51 * attached to the DRM file_priv).
52 *
53 * @list: used to append this struct to the list of entities in the
54 * runqueue.
Nayan Deshmukhac0a6cf2018-08-01 13:49:59 +053055 * @rq: runqueue on which this entity is currently scheduled.
Nirmoy Das2639f452020-01-22 10:37:56 +010056 * @sched_list: A list of schedulers (drm_gpu_schedulers).
57 * Jobs from this entity can be scheduled on any scheduler
58 * on this list.
Nirmoy Das9e3e90c2020-01-14 10:38:42 +010059 * @num_sched_list: number of drm_gpu_schedulers in the sched_list.
Sam Ravnborgfa3d55a2020-03-28 14:20:22 +010060 * @priority: priority of the entity
Nayan Deshmukh2d339482018-05-29 11:23:07 +053061 * @rq_lock: lock to modify the runqueue to which this entity belongs.
Nayan Deshmukh2d339482018-05-29 11:23:07 +053062 * @job_queue: the list of jobs of this entity.
63 * @fence_seq: a linearly increasing seqno incremented with each
64 * new &drm_sched_fence which is part of the entity.
65 * @fence_context: a unique context for all the fences which belong
66 * to this entity.
67 * The &drm_sched_fence.scheduled uses the
68 * fence_context but &drm_sched_fence.finished uses
69 * fence_context + 1.
70 * @dependency: the dependency fence of the job which is on the top
71 * of the job queue.
72 * @cb: callback for the dependency fence above.
73 * @guilty: points to ctx's guilty.
74 * @fini_status: contains the exit status in case the process was signalled.
75 * @last_scheduled: points to the finished fence of the last scheduled job.
Christian König43bce412018-07-26 13:43:49 +020076 * @last_user: last group leader pushing a job into the entity.
Andrey Grodzovsky62347a32018-08-17 10:32:50 -040077 * @stopped: Marks the enity as removed from rq and destined for termination.
Andrey Grodzovsky83a77722019-11-04 16:30:05 -050078 * @entity_idle: Signals when enityt is not in use
Eric Anholt1a61ee02018-04-04 15:32:51 -070079 *
80 * Entities will emit jobs in order to their corresponding hardware
81 * ring, and the scheduler will alternate between entities based on
82 * scheduling policy.
Nayan Deshmukh2d339482018-05-29 11:23:07 +053083 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +010084struct drm_sched_entity {
85 struct list_head list;
86 struct drm_sched_rq *rq;
Nirmoy Dasb3ac1762019-12-05 11:38:00 +010087 struct drm_gpu_scheduler **sched_list;
Nirmoy Das9e3e90c2020-01-14 10:38:42 +010088 unsigned int num_sched_list;
Nirmoy Dasb3ac1762019-12-05 11:38:00 +010089 enum drm_sched_priority priority;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010090 spinlock_t rq_lock;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010091
Lucas Stach1b1f42d2017-12-06 17:49:39 +010092 struct spsc_queue job_queue;
93
94 atomic_t fence_seq;
95 uint64_t fence_context;
96
97 struct dma_fence *dependency;
98 struct dma_fence_cb cb;
Nayan Deshmukh2d339482018-05-29 11:23:07 +053099 atomic_t *guilty;
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530100 struct dma_fence *last_scheduled;
Christian König43bce412018-07-26 13:43:49 +0200101 struct task_struct *last_user;
Andrey Grodzovsky62347a32018-08-17 10:32:50 -0400102 bool stopped;
Andrey Grodzovsky83a77722019-11-04 16:30:05 -0500103 struct completion entity_idle;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100104};
105
106/**
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530107 * struct drm_sched_rq - queue of entities to be scheduled.
108 *
109 * @lock: to modify the entities list.
Nayan Deshmukh8dc9fbb2018-07-13 15:21:13 +0530110 * @sched: the scheduler to which this rq belongs to.
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530111 * @entities: list of the entities to be scheduled.
112 * @current_entity: the entity which is to be scheduled.
113 *
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100114 * Run queue is a set of entities scheduling command submissions for
115 * one specific ring. It implements the scheduling policy that selects
116 * the next entity to emit commands from.
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530117 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100118struct drm_sched_rq {
119 spinlock_t lock;
Nayan Deshmukh8dc9fbb2018-07-13 15:21:13 +0530120 struct drm_gpu_scheduler *sched;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100121 struct list_head entities;
122 struct drm_sched_entity *current_entity;
123};
124
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530125/**
126 * struct drm_sched_fence - fences corresponding to the scheduling of a job.
127 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100128struct drm_sched_fence {
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530129 /**
130 * @scheduled: this fence is what will be signaled by the scheduler
131 * when the job is scheduled.
132 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100133 struct dma_fence scheduled;
Eric Anholt1a61ee02018-04-04 15:32:51 -0700134
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530135 /**
136 * @finished: this fence is what will be signaled by the scheduler
137 * when the job is completed.
138 *
139 * When setting up an out fence for the job, you should use
140 * this, since it's available immediately upon
141 * drm_sched_job_init(), and the fence returned by the driver
142 * from run_job() won't be created until the dependencies have
143 * resolved.
144 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100145 struct dma_fence finished;
Eric Anholt1a61ee02018-04-04 15:32:51 -0700146
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530147 /**
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530148 * @parent: the fence returned by &drm_sched_backend_ops.run_job
149 * when scheduling the job on hardware. We signal the
150 * &drm_sched_fence.finished fence once parent is signalled.
151 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100152 struct dma_fence *parent;
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530153 /**
154 * @sched: the scheduler instance to which the job having this struct
155 * belongs to.
156 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100157 struct drm_gpu_scheduler *sched;
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530158 /**
159 * @lock: the lock used by the scheduled and the finished fences.
160 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100161 spinlock_t lock;
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530162 /**
163 * @owner: job owner for debugging
164 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100165 void *owner;
166};
167
168struct drm_sched_fence *to_drm_sched_fence(struct dma_fence *f);
169
Eric Anholt1a61ee02018-04-04 15:32:51 -0700170/**
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530171 * struct drm_sched_job - A job to be run by an entity.
172 *
173 * @queue_node: used to append this struct to the queue of jobs in an entity.
Luben Tuikovc365d302020-12-09 17:31:42 -0500174 * @list: a job participates in a "pending" and "done" lists.
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530175 * @sched: the scheduler instance on which this job is scheduled.
176 * @s_fence: contains the fences for the scheduling of job.
177 * @finish_cb: the callback for the finished fence.
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530178 * @id: a unique id assigned to each job scheduled on the scheduler.
179 * @karma: increment on every hang caused by this job. If this exceeds the hang
180 * limit of the scheduler then the job is marked guilty and will not
181 * be scheduled further.
182 * @s_priority: the priority of the job.
183 * @entity: the entity to which this job belongs.
Andrey Grodzovsky37415402018-12-05 14:21:28 -0500184 * @cb: the callback for the parent fence in s_fence.
Eric Anholt1a61ee02018-04-04 15:32:51 -0700185 *
186 * A job is created by the driver using drm_sched_job_init(), and
187 * should call drm_sched_entity_push_job() once it wants the scheduler
188 * to schedule the job.
189 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100190struct drm_sched_job {
191 struct spsc_node queue_node;
Luben Tuikov8935ff02020-12-03 22:17:18 -0500192 struct list_head list;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100193 struct drm_gpu_scheduler *sched;
194 struct drm_sched_fence *s_fence;
195 struct dma_fence_cb finish_cb;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100196 uint64_t id;
197 atomic_t karma;
198 enum drm_sched_priority s_priority;
Luben Tuikov8935ff02020-12-03 22:17:18 -0500199 struct drm_sched_entity *entity;
Andrey Grodzovsky37415402018-12-05 14:21:28 -0500200 struct dma_fence_cb cb;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100201};
202
203static inline bool drm_sched_invalidate_job(struct drm_sched_job *s_job,
204 int threshold)
205{
Luben Tuikov6efa4b42020-12-03 22:17:19 -0500206 return s_job && atomic_inc_return(&s_job->karma) > threshold;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100207}
208
Luben Tuikova6a1f032021-01-20 15:09:59 -0500209enum drm_gpu_sched_stat {
210 DRM_GPU_SCHED_STAT_NONE, /* Reserve 0 */
211 DRM_GPU_SCHED_STAT_NOMINAL,
212 DRM_GPU_SCHED_STAT_ENODEV,
213};
214
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100215/**
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530216 * struct drm_sched_backend_ops
217 *
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100218 * Define the backend operations called by the scheduler,
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530219 * these functions should be implemented in driver side.
220 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100221struct drm_sched_backend_ops {
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530222 /**
223 * @dependency: Called when the scheduler is considering scheduling
224 * this job next, to get another struct dma_fence for this job to
Eric Anholt1a61ee02018-04-04 15:32:51 -0700225 * block on. Once it returns NULL, run_job() may be called.
226 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100227 struct dma_fence *(*dependency)(struct drm_sched_job *sched_job,
228 struct drm_sched_entity *s_entity);
Eric Anholt1a61ee02018-04-04 15:32:51 -0700229
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530230 /**
231 * @run_job: Called to execute the job once all of the dependencies
232 * have been resolved. This may be called multiple times, if
Eric Anholt1a61ee02018-04-04 15:32:51 -0700233 * timedout_job() has happened and drm_sched_job_recovery()
234 * decides to try it again.
235 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100236 struct dma_fence *(*run_job)(struct drm_sched_job *sched_job);
Eric Anholt1a61ee02018-04-04 15:32:51 -0700237
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530238 /**
Luben Tuikova6a1f032021-01-20 15:09:59 -0500239 * @timedout_job: Called when a job has taken too long to execute,
240 * to trigger GPU recovery.
241 *
Boris Brezillon1fad1b72021-06-30 08:27:36 +0200242 * This method is called in a workqueue context.
243 *
244 * Drivers typically issue a reset to recover from GPU hangs, and this
245 * procedure usually follows the following workflow:
246 *
247 * 1. Stop the scheduler using drm_sched_stop(). This will park the
248 * scheduler thread and cancel the timeout work, guaranteeing that
249 * nothing is queued while we reset the hardware queue
250 * 2. Try to gracefully stop non-faulty jobs (optional)
251 * 3. Issue a GPU reset (driver-specific)
252 * 4. Re-submit jobs using drm_sched_resubmit_jobs()
253 * 5. Restart the scheduler using drm_sched_start(). At that point, new
254 * jobs can be queued, and the scheduler thread is unblocked
255 *
Boris Brezillon78efe212021-06-30 08:27:37 +0200256 * Note that some GPUs have distinct hardware queues but need to reset
257 * the GPU globally, which requires extra synchronization between the
258 * timeout handler of the different &drm_gpu_scheduler. One way to
259 * achieve this synchronization is to create an ordered workqueue
260 * (using alloc_ordered_workqueue()) at the driver level, and pass this
261 * queue to drm_sched_init(), to guarantee that timeout handlers are
262 * executed sequentially. The above workflow needs to be slightly
263 * adjusted in that case:
264 *
265 * 1. Stop all schedulers impacted by the reset using drm_sched_stop()
266 * 2. Try to gracefully stop non-faulty jobs on all queues impacted by
267 * the reset (optional)
268 * 3. Issue a GPU reset on all faulty queues (driver-specific)
269 * 4. Re-submit jobs on all schedulers impacted by the reset using
270 * drm_sched_resubmit_jobs()
271 * 5. Restart all schedulers that were stopped in step #1 using
272 * drm_sched_start()
273 *
Luben Tuikova6a1f032021-01-20 15:09:59 -0500274 * Return DRM_GPU_SCHED_STAT_NOMINAL, when all is normal,
275 * and the underlying driver has started or completed recovery.
276 *
277 * Return DRM_GPU_SCHED_STAT_ENODEV, if the device is no longer
278 * available, i.e. has been unplugged.
Eric Anholt1a61ee02018-04-04 15:32:51 -0700279 */
Luben Tuikova6a1f032021-01-20 15:09:59 -0500280 enum drm_gpu_sched_stat (*timedout_job)(struct drm_sched_job *sched_job);
Eric Anholt1a61ee02018-04-04 15:32:51 -0700281
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530282 /**
283 * @free_job: Called once the job's finished fence has been signaled
284 * and it's time to clean it up.
Eric Anholt1a61ee02018-04-04 15:32:51 -0700285 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100286 void (*free_job)(struct drm_sched_job *sched_job);
287};
288
289/**
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530290 * struct drm_gpu_scheduler
291 *
292 * @ops: backend operations provided by the driver.
293 * @hw_submission_limit: the max size of the hardware queue.
294 * @timeout: the time after which a job is removed from the scheduler.
295 * @name: name of the ring for which this scheduler is being used.
296 * @sched_rq: priority wise array of run queues.
297 * @wake_up_worker: the wait queue on which the scheduler sleeps until a job
298 * is ready to be scheduled.
299 * @job_scheduled: once @drm_sched_entity_do_release is called the scheduler
300 * waits on this wait queue until all the scheduled jobs are
301 * finished.
302 * @hw_rq_count: the number of jobs currently in the hardware queue.
303 * @job_id_count: used to assign unique id to the each job.
Boris Brezillon78efe212021-06-30 08:27:37 +0200304 * @timeout_wq: workqueue used to queue @work_tdr
Nayan Deshmukh6a962432018-09-26 02:09:02 +0900305 * @work_tdr: schedules a delayed call to @drm_sched_job_timedout after the
306 * timeout interval is over.
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530307 * @thread: the kthread on which the scheduler which run.
Luben Tuikov6efa4b42020-12-03 22:17:19 -0500308 * @pending_list: the list of jobs which are currently in the job queue.
309 * @job_list_lock: lock to protect the pending_list.
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530310 * @hang_limit: once the hangs by a job crosses this limit then it is marked
Alyssa Rosenzweig95b21512021-05-28 19:51:52 -0400311 * guilty and it will no longer be considered for scheduling.
Nirmoy Dasd41a39d2020-06-25 14:07:23 +0200312 * @score: score to help loadbalancer pick a idle sched
Christian Königbe318fd2021-04-01 14:50:15 +0200313 * @_score: score used when the driver doesn't provide one
Andrey Grodzovskyfaf6e1a2018-10-18 12:32:46 -0400314 * @ready: marks if the underlying HW is ready to work
Andrey Grodzovskya5343b82019-04-18 11:00:23 -0400315 * @free_guilty: A hit to time out handler to free the guilty job.
Nayan Deshmukh2d339482018-05-29 11:23:07 +0530316 *
317 * One scheduler is implemented for each hardware ring.
318 */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100319struct drm_gpu_scheduler {
320 const struct drm_sched_backend_ops *ops;
321 uint32_t hw_submission_limit;
322 long timeout;
323 const char *name;
Luben Tuikove2d732f2020-08-11 19:59:58 -0400324 struct drm_sched_rq sched_rq[DRM_SCHED_PRIORITY_COUNT];
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100325 wait_queue_head_t wake_up_worker;
326 wait_queue_head_t job_scheduled;
327 atomic_t hw_rq_count;
328 atomic64_t job_id_count;
Boris Brezillon78efe212021-06-30 08:27:37 +0200329 struct workqueue_struct *timeout_wq;
Nayan Deshmukh6a962432018-09-26 02:09:02 +0900330 struct delayed_work work_tdr;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100331 struct task_struct *thread;
Luben Tuikov6efa4b42020-12-03 22:17:19 -0500332 struct list_head pending_list;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100333 spinlock_t job_list_lock;
334 int hang_limit;
Christian Königf2f12eb2021-02-02 12:40:01 +0100335 atomic_t *score;
336 atomic_t _score;
Nirmoy Dasd41a39d2020-06-25 14:07:23 +0200337 bool ready;
Andrey Grodzovskya5343b82019-04-18 11:00:23 -0400338 bool free_guilty;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100339};
340
341int drm_sched_init(struct drm_gpu_scheduler *sched,
342 const struct drm_sched_backend_ops *ops,
Boris Brezillon78efe212021-06-30 08:27:37 +0200343 uint32_t hw_submission, unsigned hang_limit,
344 long timeout, struct workqueue_struct *timeout_wq,
Christian Königf2f12eb2021-02-02 12:40:01 +0100345 atomic_t *score, const char *name);
Andrey Grodzovskyfaf6e1a2018-10-18 12:32:46 -0400346
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100347void drm_sched_fini(struct drm_gpu_scheduler *sched);
Christian König620e7622018-08-06 14:25:32 +0200348int drm_sched_job_init(struct drm_sched_job *job,
349 struct drm_sched_entity *entity,
350 void *owner);
Nirmoy Dasb37aced2020-02-27 15:34:15 +0100351void drm_sched_entity_modify_sched(struct drm_sched_entity *entity,
352 struct drm_gpu_scheduler **sched_list,
353 unsigned int num_sched_list);
354
Sharat Masetty26efecf2018-10-29 15:02:28 +0530355void drm_sched_job_cleanup(struct drm_sched_job *job);
Christian König620e7622018-08-06 14:25:32 +0200356void drm_sched_wakeup(struct drm_gpu_scheduler *sched);
Christian König59180452019-04-18 11:00:21 -0400357void drm_sched_stop(struct drm_gpu_scheduler *sched, struct drm_sched_job *bad);
Andrey Grodzovsky222b5f02018-12-04 16:56:14 -0500358void drm_sched_start(struct drm_gpu_scheduler *sched, bool full_recovery);
359void drm_sched_resubmit_jobs(struct drm_gpu_scheduler *sched);
Jack Zhange6c63382021-03-08 12:41:27 +0800360void drm_sched_resubmit_jobs_ext(struct drm_gpu_scheduler *sched, int max);
Andrey Grodzovsky222b5f02018-12-04 16:56:14 -0500361void drm_sched_increase_karma(struct drm_sched_job *bad);
Jack Zhange6c63382021-03-08 12:41:27 +0800362void drm_sched_reset_karma(struct drm_sched_job *bad);
363void drm_sched_increase_karma_ext(struct drm_sched_job *bad, int type);
Christian König620e7622018-08-06 14:25:32 +0200364bool drm_sched_dependency_optimized(struct dma_fence* fence,
365 struct drm_sched_entity *entity);
Christian König8fe159b2018-10-12 16:47:13 +0200366void drm_sched_fault(struct drm_gpu_scheduler *sched);
Christian König620e7622018-08-06 14:25:32 +0200367void drm_sched_job_kickout(struct drm_sched_job *s_job);
368
369void drm_sched_rq_add_entity(struct drm_sched_rq *rq,
370 struct drm_sched_entity *entity);
371void drm_sched_rq_remove_entity(struct drm_sched_rq *rq,
372 struct drm_sched_entity *entity);
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100373
Nayan Deshmukhaa16b6c2018-07-13 15:21:14 +0530374int drm_sched_entity_init(struct drm_sched_entity *entity,
Nirmoy Dasb3ac1762019-12-05 11:38:00 +0100375 enum drm_sched_priority priority,
376 struct drm_gpu_scheduler **sched_list,
Nirmoy Das9e3e90c2020-01-14 10:38:42 +0100377 unsigned int num_sched_list,
Nayan Deshmukh8344c532018-03-29 22:36:32 +0530378 atomic_t *guilty);
Nayan Deshmukhcdc50172018-07-20 17:51:05 +0530379long drm_sched_entity_flush(struct drm_sched_entity *entity, long timeout);
380void drm_sched_entity_fini(struct drm_sched_entity *entity);
381void drm_sched_entity_destroy(struct drm_sched_entity *entity);
Christian König620e7622018-08-06 14:25:32 +0200382void drm_sched_entity_select_rq(struct drm_sched_entity *entity);
383struct drm_sched_job *drm_sched_entity_pop_job(struct drm_sched_entity *entity);
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100384void drm_sched_entity_push_job(struct drm_sched_job *sched_job,
385 struct drm_sched_entity *entity);
Christian König7febe4b2018-08-01 16:22:39 +0200386void drm_sched_entity_set_priority(struct drm_sched_entity *entity,
387 enum drm_sched_priority priority);
Christian König620e7622018-08-06 14:25:32 +0200388bool drm_sched_entity_is_ready(struct drm_sched_entity *entity);
389
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100390struct drm_sched_fence *drm_sched_fence_create(
391 struct drm_sched_entity *s_entity, void *owner);
392void drm_sched_fence_scheduled(struct drm_sched_fence *fence);
393void drm_sched_fence_finished(struct drm_sched_fence *fence);
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100394
Sharat Masetty1db8c142018-11-29 15:35:20 +0530395unsigned long drm_sched_suspend_timeout(struct drm_gpu_scheduler *sched);
396void drm_sched_resume_timeout(struct drm_gpu_scheduler *sched,
397 unsigned long remaining);
Nirmoy Dasec2edcc2020-03-13 11:39:27 +0100398struct drm_gpu_scheduler *
399drm_sched_pick_best(struct drm_gpu_scheduler **sched_list,
400 unsigned int num_sched_list);
Sharat Masetty1db8c142018-11-29 15:35:20 +0530401
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100402#endif