Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Based on arch/arm/include/asm/processor.h |
| 3 | * |
| 4 | * Copyright (C) 1995-1999 Russell King |
| 5 | * Copyright (C) 2012 ARM Ltd. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | #ifndef __ASM_PROCESSOR_H |
| 20 | #define __ASM_PROCESSOR_H |
| 21 | |
| 22 | /* |
| 23 | * Default implementation of macro that returns current |
| 24 | * instruction pointer ("program counter"). |
| 25 | */ |
| 26 | #define current_text_addr() ({ __label__ _l; _l: &&_l;}) |
| 27 | |
| 28 | #ifdef __KERNEL__ |
| 29 | |
| 30 | #include <linux/string.h> |
| 31 | |
Will Deacon | cd5e10b | 2016-02-02 12:46:23 +0000 | [diff] [blame] | 32 | #include <asm/alternative.h> |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 33 | #include <asm/fpsimd.h> |
| 34 | #include <asm/hw_breakpoint.h> |
Will Deacon | afb83cc | 2016-02-10 10:07:30 +0000 | [diff] [blame] | 35 | #include <asm/lse.h> |
Paul Walmsley | 2ec4560 | 2015-01-05 17:38:41 -0700 | [diff] [blame] | 36 | #include <asm/pgtable-hwdef.h> |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 37 | #include <asm/ptrace.h> |
| 38 | #include <asm/types.h> |
| 39 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 40 | #define STACK_TOP_MAX TASK_SIZE_64 |
| 41 | #ifdef CONFIG_COMPAT |
| 42 | #define AARCH32_VECTORS_BASE 0xffff0000 |
| 43 | #define STACK_TOP (test_thread_flag(TIF_32BIT) ? \ |
| 44 | AARCH32_VECTORS_BASE : STACK_TOP_MAX) |
| 45 | #else |
| 46 | #define STACK_TOP STACK_TOP_MAX |
| 47 | #endif /* CONFIG_COMPAT */ |
Will Deacon | f483a85 | 2012-11-08 16:00:16 +0000 | [diff] [blame] | 48 | |
Catalin Marinas | a1e50a8 | 2015-02-05 18:01:53 +0000 | [diff] [blame] | 49 | extern phys_addr_t arm64_dma_phys_limit; |
| 50 | #define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1) |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 51 | |
| 52 | struct debug_info { |
Chris Redmon | fda89d9 | 2017-03-16 18:10:43 -0400 | [diff] [blame] | 53 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 54 | /* Have we suspended stepping by a debugger? */ |
| 55 | int suspended_step; |
| 56 | /* Allow breakpoints and watchpoints to be disabled for this thread. */ |
| 57 | int bps_disabled; |
| 58 | int wps_disabled; |
| 59 | /* Hardware breakpoints pinned to this task. */ |
| 60 | struct perf_event *hbp_break[ARM_MAX_BRP]; |
| 61 | struct perf_event *hbp_watch[ARM_MAX_WRP]; |
Chris Redmon | fda89d9 | 2017-03-16 18:10:43 -0400 | [diff] [blame] | 62 | #endif |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 63 | }; |
| 64 | |
| 65 | struct cpu_context { |
| 66 | unsigned long x19; |
| 67 | unsigned long x20; |
| 68 | unsigned long x21; |
| 69 | unsigned long x22; |
| 70 | unsigned long x23; |
| 71 | unsigned long x24; |
| 72 | unsigned long x25; |
| 73 | unsigned long x26; |
| 74 | unsigned long x27; |
| 75 | unsigned long x28; |
| 76 | unsigned long fp; |
| 77 | unsigned long sp; |
| 78 | unsigned long pc; |
| 79 | }; |
| 80 | |
| 81 | struct thread_struct { |
| 82 | struct cpu_context cpu_context; /* cpu context */ |
Will Deacon | d00a381 | 2015-05-27 15:39:40 +0100 | [diff] [blame] | 83 | unsigned long tp_value; /* TLS register */ |
| 84 | #ifdef CONFIG_COMPAT |
| 85 | unsigned long tp2_value; |
| 86 | #endif |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 87 | struct fpsimd_state fpsimd_state; |
| 88 | unsigned long fault_address; /* fault info */ |
Catalin Marinas | 9141300 | 2014-04-06 23:04:12 +0100 | [diff] [blame] | 89 | unsigned long fault_code; /* ESR_EL1 value */ |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 90 | struct debug_info debug; /* debugging */ |
| 91 | }; |
| 92 | |
Will Deacon | d00a381 | 2015-05-27 15:39:40 +0100 | [diff] [blame] | 93 | #ifdef CONFIG_COMPAT |
| 94 | #define task_user_tls(t) \ |
| 95 | ({ \ |
| 96 | unsigned long *__tls; \ |
| 97 | if (is_compat_thread(task_thread_info(t))) \ |
| 98 | __tls = &(t)->thread.tp2_value; \ |
| 99 | else \ |
| 100 | __tls = &(t)->thread.tp_value; \ |
| 101 | __tls; \ |
| 102 | }) |
| 103 | #else |
| 104 | #define task_user_tls(t) (&(t)->thread.tp_value) |
| 105 | #endif |
| 106 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 107 | #define INIT_THREAD { } |
| 108 | |
| 109 | static inline void start_thread_common(struct pt_regs *regs, unsigned long pc) |
| 110 | { |
| 111 | memset(regs, 0, sizeof(*regs)); |
| 112 | regs->syscallno = ~0UL; |
| 113 | regs->pc = pc; |
| 114 | } |
| 115 | |
| 116 | static inline void start_thread(struct pt_regs *regs, unsigned long pc, |
| 117 | unsigned long sp) |
| 118 | { |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 119 | start_thread_common(regs, pc); |
| 120 | regs->pstate = PSR_MODE_EL0t; |
| 121 | regs->sp = sp; |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | #ifdef CONFIG_COMPAT |
| 125 | static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc, |
| 126 | unsigned long sp) |
| 127 | { |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 128 | start_thread_common(regs, pc); |
| 129 | regs->pstate = COMPAT_PSR_MODE_USR; |
| 130 | if (pc & 1) |
| 131 | regs->pstate |= COMPAT_PSR_T_BIT; |
Will Deacon | a795a38 | 2013-10-11 14:52:12 +0100 | [diff] [blame] | 132 | |
| 133 | #ifdef __AARCH64EB__ |
| 134 | regs->pstate |= COMPAT_PSR_E_BIT; |
| 135 | #endif |
| 136 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 137 | regs->compat_sp = sp; |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 138 | } |
| 139 | #endif |
| 140 | |
| 141 | /* Forward declaration, a strange C thing */ |
| 142 | struct task_struct; |
| 143 | |
| 144 | /* Free all resources held by a thread. */ |
| 145 | extern void release_thread(struct task_struct *); |
| 146 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 147 | unsigned long get_wchan(struct task_struct *p); |
| 148 | |
Peter Crosthwaite | 1baa82f | 2015-03-02 19:19:14 +0000 | [diff] [blame] | 149 | static inline void cpu_relax(void) |
| 150 | { |
| 151 | asm volatile("yield" ::: "memory"); |
| 152 | } |
| 153 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 154 | /* Thread switching */ |
| 155 | extern struct task_struct *cpu_switch_to(struct task_struct *prev, |
| 156 | struct task_struct *next); |
| 157 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 158 | #define task_pt_regs(p) \ |
| 159 | ((struct pt_regs *)(THREAD_START_SP + task_stack_page(p)) - 1) |
| 160 | |
Catalin Marinas | ebe6152 | 2014-07-10 11:37:40 +0100 | [diff] [blame] | 161 | #define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc) |
Will Deacon | 3168a74 | 2014-08-29 16:11:10 +0100 | [diff] [blame] | 162 | #define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk)) |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 163 | |
| 164 | /* |
| 165 | * Prefetching support |
| 166 | */ |
| 167 | #define ARCH_HAS_PREFETCH |
| 168 | static inline void prefetch(const void *ptr) |
| 169 | { |
| 170 | asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr)); |
| 171 | } |
| 172 | |
| 173 | #define ARCH_HAS_PREFETCHW |
| 174 | static inline void prefetchw(const void *ptr) |
| 175 | { |
| 176 | asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr)); |
| 177 | } |
| 178 | |
| 179 | #define ARCH_HAS_SPINLOCK_PREFETCH |
Will Deacon | cd5e10b | 2016-02-02 12:46:23 +0000 | [diff] [blame] | 180 | static inline void spin_lock_prefetch(const void *ptr) |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 181 | { |
Will Deacon | cd5e10b | 2016-02-02 12:46:23 +0000 | [diff] [blame] | 182 | asm volatile(ARM64_LSE_ATOMIC_INSN( |
| 183 | "prfm pstl1strm, %a0", |
| 184 | "nop") : : "p" (ptr)); |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | #define HAVE_ARCH_PICK_MMAP_LAYOUT |
| 188 | |
| 189 | #endif |
| 190 | |
James Morse | 2a6dcb2 | 2016-10-18 11:27:46 +0100 | [diff] [blame] | 191 | int cpu_enable_pan(void *__unused); |
James Morse | 2a6dcb2 | 2016-10-18 11:27:46 +0100 | [diff] [blame] | 192 | int cpu_enable_cache_maint_trap(void *__unused); |
James Morse | 338d4f4 | 2015-07-22 19:05:54 +0100 | [diff] [blame] | 193 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 194 | #endif /* __ASM_PROCESSOR_H */ |