blob: 6ba12ab9ba4e0176fd22aa0f2e8154b8a9a256e0 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * Register definitions taken from original Realtek rtl8723au driver
14 */
15
16#include <asm/byteorder.h>
17
18#define RTL8XXXU_DEBUG_REG_WRITE 0x01
19#define RTL8XXXU_DEBUG_REG_READ 0x02
20#define RTL8XXXU_DEBUG_RFREG_WRITE 0x04
21#define RTL8XXXU_DEBUG_RFREG_READ 0x08
22#define RTL8XXXU_DEBUG_CHANNEL 0x10
23#define RTL8XXXU_DEBUG_TX 0x20
24#define RTL8XXXU_DEBUG_TX_DUMP 0x40
25#define RTL8XXXU_DEBUG_RX 0x80
26#define RTL8XXXU_DEBUG_RX_DUMP 0x100
27#define RTL8XXXU_DEBUG_USB 0x200
28#define RTL8XXXU_DEBUG_KEY 0x400
29#define RTL8XXXU_DEBUG_H2C 0x800
30#define RTL8XXXU_DEBUG_ACTION 0x1000
31#define RTL8XXXU_DEBUG_EFUSE 0x2000
32
33#define RTW_USB_CONTROL_MSG_TIMEOUT 500
34#define RTL8XXXU_MAX_REG_POLL 500
35#define USB_INTR_CONTENT_LENGTH 56
36
Jes Sorensen35a741f2016-02-29 17:04:10 -050037#define RTL8XXXU_OUT_ENDPOINTS 4
Jes Sorensen26f1fad2015-10-14 20:44:51 -040038
39#define REALTEK_USB_READ 0xc0
40#define REALTEK_USB_WRITE 0x40
41#define REALTEK_USB_CMD_REQ 0x05
42#define REALTEK_USB_CMD_IDX 0x00
43
44#define TX_TOTAL_PAGE_NUM 0xf8
45/* (HPQ + LPQ + NPQ + PUBQ) = TX_TOTAL_PAGE_NUM */
46#define TX_PAGE_NUM_PUBQ 0xe7
47#define TX_PAGE_NUM_HI_PQ 0x0c
48#define TX_PAGE_NUM_LO_PQ 0x02
49#define TX_PAGE_NUM_NORM_PQ 0x02
50
51#define RTL_FW_PAGE_SIZE 4096
52#define RTL8XXXU_FIRMWARE_POLL_MAX 1000
53
54#define RTL8723A_CHANNEL_GROUPS 3
55#define RTL8723A_MAX_RF_PATHS 2
Jes Sorensen21db9972016-02-29 17:05:21 -050056#define RTL8723B_CHANNEL_GROUPS 6
Jes Sorensen3be26992016-02-29 17:05:22 -050057#define RTL8723B_TX_COUNT 4
Jes Sorensen4a0d7db2016-02-29 17:05:18 -050058#define RTL8723B_MAX_RF_PATHS 4
Jes Sorensen21db9972016-02-29 17:05:21 -050059#define RTL8XXXU_MAX_CHANNEL_GROUPS 6
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060#define RF6052_MAX_TX_PWR 0x3f
61
Jes Sorensen3307d842016-02-29 17:03:59 -050062#define EFUSE_MAP_LEN 512
63#define EFUSE_MAX_SECTION_8723A 64
Jes Sorensen26f1fad2015-10-14 20:44:51 -040064#define EFUSE_REAL_CONTENT_LEN_8723A 512
65#define EFUSE_BT_MAP_LEN_8723A 1024
66#define EFUSE_MAX_WORD_UNIT 4
67
Jes Sorensenb18cdfd2016-02-29 17:04:47 -050068enum rtl8xxxu_rx_type {
69 RX_TYPE_DATA_PKT = 0,
70 RX_TYPE_C2H = 1,
71 RX_TYPE_ERROR = -1
72};
73
Jes Sorensen26f1fad2015-10-14 20:44:51 -040074struct rtl8xxxu_rx_desc {
75#ifdef __LITTLE_ENDIAN
76 u32 pktlen:14;
77 u32 crc32:1;
78 u32 icverr:1;
79 u32 drvinfo_sz:4;
80 u32 security:3;
81 u32 qos:1;
82 u32 shift:2;
83 u32 phy_stats:1;
84 u32 swdec:1;
85 u32 ls:1;
86 u32 fs:1;
87 u32 eor:1;
88 u32 own:1;
89
90 u32 macid:5;
91 u32 tid:4;
92 u32 hwrsvd:4;
93 u32 amsdu:1;
94 u32 paggr:1;
95 u32 faggr:1;
96 u32 a1fit:4;
97 u32 a2fit:4;
98 u32 pam:1;
99 u32 pwr:1;
100 u32 md:1;
101 u32 mf:1;
102 u32 type:2;
103 u32 mc:1;
104 u32 bc:1;
105
106 u32 seq:12;
107 u32 frag:4;
108 u32 nextpktlen:14;
109 u32 nextind:1;
110 u32 reserved0:1;
111
112 u32 rxmcs:6;
113 u32 rxht:1;
114 u32 gf:1;
115 u32 splcp:1;
116 u32 bw:1;
117 u32 htc:1;
118 u32 eosp:1;
119 u32 bssidfit:2;
120 u32 reserved1:16;
121 u32 unicastwake:1;
122 u32 magicwake:1;
123
124 u32 pattern0match:1;
125 u32 pattern1match:1;
126 u32 pattern2match:1;
127 u32 pattern3match:1;
128 u32 pattern4match:1;
129 u32 pattern5match:1;
130 u32 pattern6match:1;
131 u32 pattern7match:1;
132 u32 pattern8match:1;
133 u32 pattern9match:1;
134 u32 patternamatch:1;
135 u32 patternbmatch:1;
136 u32 patterncmatch:1;
137 u32 reserved2:19;
138#else
139 u32 own:1;
140 u32 eor:1;
141 u32 fs:1;
142 u32 ls:1;
143 u32 swdec:1;
144 u32 phy_stats:1;
145 u32 shift:2;
146 u32 qos:1;
147 u32 security:3;
148 u32 drvinfo_sz:4;
149 u32 icverr:1;
150 u32 crc32:1;
151 u32 pktlen:14;
152
153 u32 bc:1;
154 u32 mc:1;
155 u32 type:2;
156 u32 mf:1;
157 u32 md:1;
158 u32 pwr:1;
159 u32 pam:1;
160 u32 a2fit:4;
161 u32 a1fit:4;
162 u32 faggr:1;
163 u32 paggr:1;
164 u32 amsdu:1;
165 u32 hwrsvd:4;
166 u32 tid:4;
167 u32 macid:5;
168
169 u32 reserved0:1;
170 u32 nextind:1;
171 u32 nextpktlen:14;
172 u32 frag:4;
173 u32 seq:12;
174
175 u32 magicwake:1;
176 u32 unicastwake:1;
177 u32 reserved1:16;
178 u32 bssidfit:2;
179 u32 eosp:1;
180 u32 htc:1;
181 u32 bw:1;
182 u32 splcp:1;
183 u32 gf:1;
184 u32 rxht:1;
185 u32 rxmcs:6;
186
187 u32 reserved2:19;
188 u32 patterncmatch:1;
189 u32 patternbmatch:1;
190 u32 patternamatch:1;
191 u32 pattern9match:1;
192 u32 pattern8match:1;
193 u32 pattern7match:1;
194 u32 pattern6match:1;
195 u32 pattern5match:1;
196 u32 pattern4match:1;
197 u32 pattern3match:1;
198 u32 pattern2match:1;
199 u32 pattern1match:1;
200 u32 pattern0match:1;
201#endif
202 __le32 tsfl;
203#if 0
204 u32 bassn:12;
205 u32 bavld:1;
206 u32 reserved3:19;
207#endif
208};
209
Jes Sorensena6c80d22016-02-29 17:04:46 -0500210struct rtl8723bu_rx_desc {
211#ifdef __LITTLE_ENDIAN
212 u32 pktlen:14;
213 u32 crc32:1;
214 u32 icverr:1;
215 u32 drvinfo_sz:4;
216 u32 security:3;
217 u32 qos:1;
218 u32 shift:2;
219 u32 phy_stats:1;
220 u32 swdec:1;
221 u32 ls:1;
222 u32 fs:1;
223 u32 eor:1;
224 u32 own:1;
225
226 u32 macid:7;
227 u32 dummy1_0:1;
228 u32 tid:4;
229 u32 dummy1_1:1;
230 u32 amsdu:1;
231 u32 rxid_match:1;
232 u32 paggr:1;
233 u32 a1fit:4; /* 16 */
234 u32 chkerr:1;
235 u32 ipver:1;
236 u32 tcpudp:1;
237 u32 chkvld:1;
238 u32 pam:1;
239 u32 pwr:1;
240 u32 more_data:1;
241 u32 more_frag:1;
242 u32 type:2;
243 u32 mc:1;
244 u32 bc:1;
245
246 u32 seq:12;
247 u32 frag:4;
248 u32 rx_is_qos:1; /* 16 */
249 u32 dummy2_0:1;
250 u32 wlanhd_iv_len:6;
251 u32 dummy2_1:4;
252 u32 rpt_sel:1;
253 u32 dummy2_2:3;
254
255 u32 rxmcs:7;
256 u32 dummy3_0:3;
257 u32 htc:1;
258 u32 eosp:1;
259 u32 bssidfit:2;
260 u32 dummy3_1:2;
261 u32 usb_agg_pktnum:8; /* 16 */
262 u32 dummy3_2:5;
263 u32 pattern_match:1;
264 u32 unicast_match:1;
265 u32 magic_match:1;
266
267 u32 splcp:1;
268 u32 ldcp:1;
269 u32 stbc:1;
270 u32 dummy4_0:1;
271 u32 bw:2;
272 u32 dummy4_1:26;
273#else
274 u32 own:1;
275 u32 eor:1;
276 u32 fs:1;
277 u32 ls:1;
278 u32 swdec:1;
279 u32 phy_stats:1;
280 u32 shift:2;
281 u32 qos:1;
282 u32 security:3;
283 u32 drvinfo_sz:4;
284 u32 icverr:1;
285 u32 crc32:1;
286 u32 pktlen:14;
287
288 u32 bc:1;
289 u32 mc:1;
290 u32 type:2;
291 u32 mf:1;
292 u32 md:1;
293 u32 pwr:1;
294 u32 pam:1;
295 u32 a2fit:4;
296 u32 a1fit:4;
297 u32 faggr:1;
298 u32 paggr:1;
299 u32 amsdu:1;
300 u32 hwrsvd:4;
301 u32 tid:4;
302 u32 macid:5;
303
304 u32 dummy2_2:3;
305 u32 rpt_sel:1;
306 u32 dummy2_1:4;
307 u32 wlanhd_iv_len:6;
308 u32 dummy2_0:1;
309 u32 rx_is_qos:1;
310 u32 frag:4; /* 16 */
311 u32 seq:12;
312
313 u32 magic_match:1;
314 u32 unicast_match:1;
315 u32 pattern_match:1;
316 u32 dummy3_2:5;
317 u32 usb_agg_pktnum:8;
318 u32 dummy3_1:2; /* 16 */
319 u32 bssidfit:2;
320 u32 eosp:1;
321 u32 htc:1;
322 u32 dummy3_0:3;
323 u32 rxmcs:7;
324
325 u32 dumm4_1:26;
326 u32 bw:2;
327 u32 dummy4_0:1;
328 u32 stbc:1;
329 u32 ldcp:1;
330 u32 splcp:1;
331#endif
332 __le32 tsfl;
333};
334
Jes Sorensen179e1742016-02-29 17:05:27 -0500335struct rtl8723au_tx_desc {
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400336 __le16 pkt_size;
337 u8 pkt_offset;
338 u8 txdw0;
339 __le32 txdw1;
340 __le32 txdw2;
341 __le32 txdw3;
342 __le32 txdw4;
343 __le32 txdw5;
344 __le32 txdw6;
345 __le16 csum;
346 __le16 txdw7;
347};
348
Jes Sorensen80491a12016-02-29 17:05:26 -0500349struct rtl8723bu_tx_desc {
350 __le16 pkt_size;
351 u8 pkt_offset;
352 u8 txdw0;
353 __le32 txdw1;
354 __le32 txdw2;
355 __le32 txdw3;
356 __le32 txdw4;
357 __le32 txdw5;
358 __le32 txdw6;
359 __le16 csum;
360 __le16 txdw7;
361 __le32 txdw8;
362 __le32 txdw9;
363};
364
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400365/* CCK Rates, TxHT = 0 */
366#define DESC_RATE_1M 0x00
367#define DESC_RATE_2M 0x01
368#define DESC_RATE_5_5M 0x02
369#define DESC_RATE_11M 0x03
370
371/* OFDM Rates, TxHT = 0 */
372#define DESC_RATE_6M 0x04
373#define DESC_RATE_9M 0x05
374#define DESC_RATE_12M 0x06
375#define DESC_RATE_18M 0x07
376#define DESC_RATE_24M 0x08
377#define DESC_RATE_36M 0x09
378#define DESC_RATE_48M 0x0a
379#define DESC_RATE_54M 0x0b
380
381/* MCS Rates, TxHT = 1 */
382#define DESC_RATE_MCS0 0x0c
383#define DESC_RATE_MCS1 0x0d
384#define DESC_RATE_MCS2 0x0e
385#define DESC_RATE_MCS3 0x0f
386#define DESC_RATE_MCS4 0x10
387#define DESC_RATE_MCS5 0x11
388#define DESC_RATE_MCS6 0x12
389#define DESC_RATE_MCS7 0x13
390#define DESC_RATE_MCS8 0x14
391#define DESC_RATE_MCS9 0x15
392#define DESC_RATE_MCS10 0x16
393#define DESC_RATE_MCS11 0x17
394#define DESC_RATE_MCS12 0x18
395#define DESC_RATE_MCS13 0x19
396#define DESC_RATE_MCS14 0x1a
397#define DESC_RATE_MCS15 0x1b
398#define DESC_RATE_MCS15_SG 0x1c
399#define DESC_RATE_MCS32 0x20
400
401#define TXDESC_OFFSET_SZ 0
402#define TXDESC_OFFSET_SHT 16
403#if 0
404#define TXDESC_BMC BIT(24)
405#define TXDESC_LSG BIT(26)
406#define TXDESC_FSG BIT(27)
407#define TXDESC_OWN BIT(31)
408#else
409#define TXDESC_BROADMULTICAST BIT(0)
Jes Sorensen02492582016-02-29 17:05:29 -0500410#define TXDESC_HTC BIT(1)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400411#define TXDESC_LAST_SEGMENT BIT(2)
412#define TXDESC_FIRST_SEGMENT BIT(3)
Jes Sorensen02492582016-02-29 17:05:29 -0500413#define TXDESC_LINIP BIT(4)
414#define TXDESC_NO_ACM BIT(5)
415#define TXDESC_GF BIT(6)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400416#define TXDESC_OWN BIT(7)
417#endif
418
419/* Word 1 */
Jes Sorensence2d1db2016-02-29 17:05:30 -0500420/*
421 * Bits 0-7 differ dependent on chip generation. For 8723au bits 5/6 are
422 * aggregation enable and break respectively. For 8723bu, bits 0-7 are macid.
423 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400424#define TXDESC_PKT_OFFSET_SZ 0
Jes Sorensence2d1db2016-02-29 17:05:30 -0500425#define TXDESC_AGG_ENABLE_8723A BIT(5)
426#define TXDESC_AGG_BREAK_8723A BIT(6)
427#define TXDESC_MACID_SHIFT_8723B 0
428#define TXDESC_MACID_MASK_8723B 0x00f0
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400429#define TXDESC_QUEUE_SHIFT 8
430#define TXDESC_QUEUE_MASK 0x1f00
431#define TXDESC_QUEUE_BK 0x2
432#define TXDESC_QUEUE_BE 0x0
433#define TXDESC_QUEUE_VI 0x5
434#define TXDESC_QUEUE_VO 0x7
435#define TXDESC_QUEUE_BEACON 0x10
436#define TXDESC_QUEUE_HIGH 0x11
437#define TXDESC_QUEUE_MGNT 0x12
438#define TXDESC_QUEUE_CMD 0x13
439#define TXDESC_QUEUE_MAX (TXDESC_QUEUE_CMD + 1)
Jes Sorensence2d1db2016-02-29 17:05:30 -0500440#define TXDESC_RDG_NAV_EXT_8723B BIT(13)
441#define TXDESC_LSIG_TXOP_ENABLE_8723B BIT(14)
442#define TXDESC_PIFS_8723B BIT(15)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400443
444#define DESC_RATE_ID_SHIFT 16
445#define DESC_RATE_ID_MASK 0xf
446#define TXDESC_NAVUSEHDR BIT(20)
447#define TXDESC_SEC_RC4 0x00400000
448#define TXDESC_SEC_AES 0x00c00000
449#define TXDESC_PKT_OFFSET_SHIFT 26
450#define TXDESC_AGG_EN BIT(29)
451#define TXDESC_HWPC BIT(31)
452
453/* Word 2 */
Jes Sorensence2d1db2016-02-29 17:05:30 -0500454#define TXDESC_PAID_SHIFT_8723B 0
455#define TXDESC_PAID_MASK_8723B 0x1ff
456#define TXDESC_CCA_RTS_SHIFT_8723B 10
457#define TXDESC_CCA_RTS_MASK_8723B 0xc00
458#define TXDESC_AGG_ENABLE_8723B BIT(12)
459#define TXDESC_RDG_ENABLE_8723B BIT(13)
460#define TXDESC_AGG_BREAK_8723B BIT(16)
461#define TXDESC_MORE_FRAG_8723B BIT(17)
462#define TXDESC_RAW_8723B BIT(18)
463#define TXDESC_ACK_REPORT_8723A BIT(19)
464#define TXDESC_SPE_RPT_8723B BIT(19)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400465#define TXDESC_AMPDU_DENSITY_SHIFT 20
Jes Sorensence2d1db2016-02-29 17:05:30 -0500466#define TXDESC_BT_INT_8723B BIT(23)
467#define TXDESC_GID_8723B BIT(24)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400468
469/* Word 3 */
470#define TXDESC_SEQ_SHIFT 16
471#define TXDESC_SEQ_MASK 0x0fff0000
472
473/* Word 4 */
474#define TXDESC_QOS BIT(6)
475#define TXDESC_HW_SEQ_ENABLE BIT(7)
476#define TXDESC_USE_DRIVER_RATE BIT(8)
477#define TXDESC_DISABLE_DATA_FB BIT(10)
478#define TXDESC_CTS_SELF_ENABLE BIT(11)
479#define TXDESC_RTS_CTS_ENABLE BIT(12)
480#define TXDESC_HW_RTS_ENABLE BIT(13)
481#define TXDESC_PRIME_CH_OFF_LOWER BIT(20)
482#define TXDESC_PRIME_CH_OFF_UPPER BIT(21)
483#define TXDESC_SHORT_PREAMBLE BIT(24)
484#define TXDESC_DATA_BW BIT(25)
485#define TXDESC_RTS_DATA_BW BIT(27)
486#define TXDESC_RTS_PRIME_CH_OFF_LOWER BIT(28)
487#define TXDESC_RTS_PRIME_CH_OFF_UPPER BIT(29)
488
489/* Word 5 */
490#define TXDESC_RTS_RATE_SHIFT 0
491#define TXDESC_RTS_RATE_MASK 0x3f
492#define TXDESC_SHORT_GI BIT(6)
493#define TXDESC_CCX_TAG BIT(7)
494#define TXDESC_RETRY_LIMIT_ENABLE BIT(17)
495#define TXDESC_RETRY_LIMIT_SHIFT 18
496#define TXDESC_RETRY_LIMIT_MASK 0x00fc0000
497
498/* Word 6 */
499#define TXDESC_MAX_AGG_SHIFT 11
500
501struct phy_rx_agc_info {
502#ifdef __LITTLE_ENDIAN
503 u8 gain:7, trsw:1;
504#else
505 u8 trsw:1, gain:7;
506#endif
507};
508
509struct rtl8723au_phy_stats {
510 struct phy_rx_agc_info path_agc[RTL8723A_MAX_RF_PATHS];
511 u8 ch_corr[RTL8723A_MAX_RF_PATHS];
512 u8 cck_sig_qual_ofdm_pwdb_all;
513 u8 cck_agc_rpt_ofdm_cfosho_a;
514 u8 cck_rpt_b_ofdm_cfosho_b;
515 u8 reserved_1;
516 u8 noise_power_db_msb;
517 u8 path_cfotail[RTL8723A_MAX_RF_PATHS];
518 u8 pcts_mask[RTL8723A_MAX_RF_PATHS];
519 s8 stream_rxevm[RTL8723A_MAX_RF_PATHS];
520 u8 path_rxsnr[RTL8723A_MAX_RF_PATHS];
521 u8 noise_power_db_lsb;
522 u8 reserved_2[3];
523 u8 stream_csi[RTL8723A_MAX_RF_PATHS];
524 u8 stream_target_csi[RTL8723A_MAX_RF_PATHS];
525 s8 sig_evm;
526 u8 reserved_3;
527
528#ifdef __LITTLE_ENDIAN
529 u8 antsel_rx_keep_2:1; /* ex_intf_flg:1; */
530 u8 sgi_en:1;
531 u8 rxsc:2;
532 u8 idle_long:1;
533 u8 r_ant_train_en:1;
534 u8 antenna_select_b:1;
535 u8 antenna_select:1;
536#else /* _BIG_ENDIAN_ */
537 u8 antenna_select:1;
538 u8 antenna_select_b:1;
539 u8 r_ant_train_en:1;
540 u8 idle_long:1;
541 u8 rxsc:2;
542 u8 sgi_en:1;
543 u8 antsel_rx_keep_2:1; /* ex_intf_flg:1; */
544#endif
545};
546
547/*
548 * Regs to backup
549 */
550#define RTL8XXXU_ADDA_REGS 16
551#define RTL8XXXU_MAC_REGS 4
552#define RTL8XXXU_BB_REGS 9
553
554struct rtl8xxxu_firmware_header {
555 __le16 signature; /* 92C0: test chip; 92C,
556 88C0: test chip;
557 88C1: MP A-cut;
558 92C1: MP A-cut */
559 u8 category; /* AP/NIC and USB/PCI */
560 u8 function;
561
562 __le16 major_version; /* FW Version */
563 u8 minor_version; /* FW Subversion, default 0x00 */
564 u8 reserved1;
565
566 u8 month; /* Release time Month field */
567 u8 date; /* Release time Date field */
568 u8 hour; /* Release time Hour field */
569 u8 minute; /* Release time Minute field */
570
571 __le16 ramcodesize; /* Size of RAM code */
572 u16 reserved2;
573
574 __le32 svn_idx; /* SVN entry index */
575 u32 reserved3;
576
577 u32 reserved4;
578 u32 reserved5;
579
580 u8 data[0];
581};
582
583/*
584 * The 8723au has 3 channel groups: 1-3, 4-9, and 10-14
585 */
586struct rtl8723au_idx {
587#ifdef __LITTLE_ENDIAN
588 int a:4;
589 int b:4;
590#else
591 int b:4;
592 int a:4;
593#endif
594} __attribute__((packed));
595
596struct rtl8723au_efuse {
597 __le16 rtl_id;
598 u8 res0[0xe];
599 u8 cck_tx_power_index_A[3]; /* 0x10 */
600 u8 cck_tx_power_index_B[3];
601 u8 ht40_1s_tx_power_index_A[3]; /* 0x16 */
602 u8 ht40_1s_tx_power_index_B[3];
603 /*
604 * The following entries are half-bytes split as:
605 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
606 */
607 struct rtl8723au_idx ht20_tx_power_index_diff[3];
608 struct rtl8723au_idx ofdm_tx_power_index_diff[3];
609 struct rtl8723au_idx ht40_max_power_offset[3];
610 struct rtl8723au_idx ht20_max_power_offset[3];
611 u8 channel_plan; /* 0x28 */
612 u8 tssi_a;
613 u8 thermal_meter;
614 u8 rf_regulatory;
615 u8 rf_option_2;
616 u8 rf_option_3;
617 u8 rf_option_4;
618 u8 res7;
619 u8 version /* 0x30 */;
620 u8 customer_id_major;
621 u8 customer_id_minor;
622 u8 xtal_k;
623 u8 chipset; /* 0x34 */
624 u8 res8[0x82];
625 u8 vid; /* 0xb7 */
626 u8 res9;
627 u8 pid; /* 0xb9 */
628 u8 res10[0x0c];
629 u8 mac_addr[ETH_ALEN]; /* 0xc6 */
630 u8 res11[2];
631 u8 vendor_name[7];
632 u8 res12[2];
633 u8 device_name[0x29]; /* 0xd7 */
634};
635
636struct rtl8192cu_efuse {
637 __le16 rtl_id;
638 __le16 hpon;
639 u8 res0[2];
640 __le16 clk;
641 __le16 testr;
642 __le16 vid;
643 __le16 did;
644 __le16 svid;
645 __le16 smid; /* 0x10 */
646 u8 res1[4];
647 u8 mac_addr[ETH_ALEN]; /* 0x16 */
648 u8 res2[2];
649 u8 vendor_name[7];
650 u8 res3[3];
651 u8 device_name[0x14]; /* 0x28 */
652 u8 res4[0x1e]; /* 0x3c */
653 u8 cck_tx_power_index_A[3]; /* 0x5a */
654 u8 cck_tx_power_index_B[3];
655 u8 ht40_1s_tx_power_index_A[3]; /* 0x60 */
656 u8 ht40_1s_tx_power_index_B[3];
657 /*
658 * The following entries are half-bytes split as:
659 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
660 */
661 struct rtl8723au_idx ht40_2s_tx_power_index_diff[3];
662 struct rtl8723au_idx ht20_tx_power_index_diff[3]; /* 0x69 */
663 struct rtl8723au_idx ofdm_tx_power_index_diff[3];
664 struct rtl8723au_idx ht40_max_power_offset[3]; /* 0x6f */
665 struct rtl8723au_idx ht20_max_power_offset[3];
666 u8 channel_plan; /* 0x75 */
667 u8 tssi_a;
668 u8 tssi_b;
669 u8 thermal_meter; /* xtal_k */ /* 0x78 */
670 u8 rf_regulatory;
671 u8 rf_option_2;
672 u8 rf_option_3;
673 u8 rf_option_4;
674 u8 res5[1]; /* 0x7d */
675 u8 version;
676 u8 customer_id;
677};
678
Jes Sorensen3be26992016-02-29 17:05:22 -0500679struct rtl8723bu_pwr_idx {
680#ifdef __LITTLE_ENDIAN
681 int ht20:4;
682 int ht40:4;
683 int ofdm:4;
684 int cck:4;
685#else
686 int cck:4;
687 int ofdm:4;
688 int ht40:4;
689 int ht20:4;
690#endif
691} __attribute__((packed));
692
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500693struct rtl8723bu_efuse_tx_power {
694 u8 cck_base[6];
695 u8 ht40_base[5];
696 struct rtl8723au_idx ht20_ofdm_1s_diff;
Jes Sorensen3be26992016-02-29 17:05:22 -0500697 struct rtl8723bu_pwr_idx pwr_diff[3];
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500698 u8 dummy5g[24]; /* max channel group (14) + power diff offset (10) */
699};
700
Jes Sorensen3c836d62016-02-29 17:04:11 -0500701struct rtl8723bu_efuse {
702 __le16 rtl_id;
703 u8 res0[0x0e];
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500704 struct rtl8723bu_efuse_tx_power tx_power_index_A; /* 0x10 */
705 struct rtl8723bu_efuse_tx_power tx_power_index_B; /* 0x3a */
706 struct rtl8723bu_efuse_tx_power tx_power_index_C; /* 0x64 */
707 struct rtl8723bu_efuse_tx_power tx_power_index_D; /* 0x8e */
Jes Sorensen3c836d62016-02-29 17:04:11 -0500708 u8 channel_plan; /* 0xb8 */
709 u8 xtal_k;
710 u8 thermal_meter;
711 u8 iqk_lck;
712 u8 pa_type; /* 0xbc */
713 u8 lna_type_2g; /* 0xbd */
714 u8 res2[3];
715 u8 rf_board_option;
716 u8 rf_feature_option;
717 u8 rf_bt_setting;
718 u8 eeprom_version;
719 u8 eeprom_customer_id;
720 u8 res3[2];
721 u8 tx_pwr_calibrate_rate;
722 u8 rf_antenna_option; /* 0xc9 */
723 u8 rfe_option;
724 u8 res4[9];
725 u8 usb_optional_function;
726 u8 res5[0x1e];
727 u8 res6[2];
728 u8 serial[0x0b]; /* 0xf5 */
729 u8 vid; /* 0x100 */
730 u8 res7;
731 u8 pid;
732 u8 res8[4];
733 u8 mac_addr[ETH_ALEN]; /* 0x107 */
734 u8 res9[2];
735 u8 vendor_name[0x07];
736 u8 res10[2];
Jes Sorensen22a31d42016-02-29 17:04:15 -0500737 u8 device_name[0x14];
738 u8 res11[0xcf];
739 u8 package_type; /* 0x1fb */
740 u8 res12[0x4];
Jes Sorensen3c836d62016-02-29 17:04:11 -0500741};
742
Jakub Sitnickie6f9a9c2016-02-29 17:04:39 -0500743struct rtl8192eu_efuse_tx_power {
744 u8 cck_base[6];
745 u8 ht40_base[5];
746 struct rtl8723au_idx ht20_ofdm_1s_diff;
747 struct rtl8723au_idx ht40_ht20_2s_diff;
748 struct rtl8723au_idx ofdm_cck_2s_diff; /* not used */
749 struct rtl8723au_idx ht40_ht20_3s_diff;
750 struct rtl8723au_idx ofdm_cck_3s_diff; /* not used */
751 struct rtl8723au_idx ht40_ht20_4s_diff;
752 struct rtl8723au_idx ofdm_cck_4s_diff; /* not used */
753};
754
Jes Sorensen3307d842016-02-29 17:03:59 -0500755struct rtl8192eu_efuse {
756 __le16 rtl_id;
757 u8 res0[0x0e];
Jakub Sitnickie6f9a9c2016-02-29 17:04:39 -0500758 struct rtl8192eu_efuse_tx_power tx_power_index_A; /* 0x10 */
759 struct rtl8192eu_efuse_tx_power tx_power_index_B; /* 0x22 */
760 struct rtl8192eu_efuse_tx_power tx_power_index_C; /* 0x34 */
761 struct rtl8192eu_efuse_tx_power tx_power_index_D; /* 0x46 */
762 u8 res1[0x60];
Jes Sorensen3307d842016-02-29 17:03:59 -0500763 u8 channel_plan; /* 0xb8 */
764 u8 xtal_k;
765 u8 thermal_meter;
766 u8 iqk_lck;
767 u8 pa_type; /* 0xbc */
768 u8 lna_type_2g; /* 0xbd */
769 u8 res2[1];
770 u8 lna_type_5g; /* 0xbf */
771 u8 res13[1];
772 u8 rf_board_option;
773 u8 rf_feature_option;
774 u8 rf_bt_setting;
775 u8 eeprom_version;
776 u8 eeprom_customer_id;
777 u8 res3[3];
778 u8 rf_antenna_option; /* 0xc9 */
779 u8 res4[6];
780 u8 vid; /* 0xd0 */
781 u8 res5[1];
782 u8 pid; /* 0xd2 */
783 u8 res6[1];
784 u8 usb_optional_function;
785 u8 res7[2];
786 u8 mac_addr[ETH_ALEN]; /* 0xd7 */
787 u8 res8[2];
788 u8 vendor_name[7];
789 u8 res9[2];
790 u8 device_name[0x0b]; /* 0xe8 */
791 u8 res10[2];
792 u8 serial[0x0b]; /* 0xf5 */
793 u8 res11[0x30];
794 u8 unknown[0x0d]; /* 0x130 */
795 u8 res12[0xc3];
796};
797
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400798struct rtl8xxxu_reg8val {
799 u16 reg;
800 u8 val;
801};
802
803struct rtl8xxxu_reg32val {
804 u16 reg;
805 u32 val;
806};
807
808struct rtl8xxxu_rfregval {
809 u8 reg;
810 u32 val;
811};
812
813enum rtl8xxxu_rfpath {
814 RF_A = 0,
815 RF_B = 1,
816};
817
818struct rtl8xxxu_rfregs {
819 u16 hssiparm1;
820 u16 hssiparm2;
821 u16 lssiparm;
822 u16 hspiread;
823 u16 lssiread;
824 u16 rf_sw_ctrl;
825};
826
827#define H2C_MAX_MBOX 4
828#define H2C_EXT BIT(7)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400829#define H2C_JOIN_BSS_DISCONNECT 0
830#define H2C_JOIN_BSS_CONNECT 1
Jes Sorensend940c242016-02-29 17:04:22 -0500831
832/*
833 * H2C (firmware) commands differ between the older generation chips
834 * 8188[cr]u, 819[12]cu, and 8723au, and the more recent chips 8723bu,
835 * 8192[de]u, 8192eu, and 8812.
836 */
837enum h2c_cmd_8723a {
838 H2C_SET_POWER_MODE = 1,
839 H2C_JOIN_BSS_REPORT = 2,
840 H2C_SET_RSSI = 5,
841 H2C_SET_RATE_MASK = (6 | H2C_EXT),
842};
843
844enum h2c_cmd_8723b {
845 /*
846 * Common Class: 000
847 */
848 H2C_8723B_RSVD_PAGE = 0x00,
849 H2C_8723B_MEDIA_STATUS_RPT = 0x01,
850 H2C_8723B_SCAN_ENABLE = 0x02,
851 H2C_8723B_KEEP_ALIVE = 0x03,
852 H2C_8723B_DISCON_DECISION = 0x04,
853 H2C_8723B_PSD_OFFLOAD = 0x05,
854 H2C_8723B_AP_OFFLOAD = 0x08,
855 H2C_8723B_BCN_RSVDPAGE = 0x09,
856 H2C_8723B_PROBERSP_RSVDPAGE = 0x0A,
857 H2C_8723B_FCS_RSVDPAGE = 0x10,
858 H2C_8723B_FCS_INFO = 0x11,
859 H2C_8723B_AP_WOW_GPIO_CTRL = 0x13,
860
861 /*
862 * PoweSave Class: 001
863 */
864 H2C_8723B_SET_PWR_MODE = 0x20,
865 H2C_8723B_PS_TUNING_PARA = 0x21,
866 H2C_8723B_PS_TUNING_PARA2 = 0x22,
867 H2C_8723B_P2P_LPS_PARAM = 0x23,
868 H2C_8723B_P2P_PS_OFFLOAD = 0x24,
869 H2C_8723B_PS_SCAN_ENABLE = 0x25,
870 H2C_8723B_SAP_PS_ = 0x26,
871 H2C_8723B_INACTIVE_PS_ = 0x27,
872 H2C_8723B_FWLPS_IN_IPS_ = 0x28,
873
874 /*
875 * Dynamic Mechanism Class: 010
876 */
877 H2C_8723B_MACID_CFG = 0x40,
878 H2C_8723B_TXBF = 0x41,
879 H2C_8723B_RSSI_SETTING = 0x42,
880 H2C_8723B_AP_REQ_TXRPT = 0x43,
881 H2C_8723B_INIT_RATE_COLLECT = 0x44,
882
883 /*
884 * BT Class: 011
885 */
886 H2C_8723B_B_TYPE_TDMA = 0x60,
887 H2C_8723B_BT_INFO = 0x61,
888 H2C_8723B_FORCE_BT_TXPWR = 0x62,
889 H2C_8723B_BT_IGNORE_WLANACT = 0x63,
890 H2C_8723B_DAC_SWING_VALUE = 0x64,
891 H2C_8723B_ANT_SEL_RSV = 0x65,
892 H2C_8723B_WL_OPMODE = 0x66,
893 H2C_8723B_BT_MP_OPER = 0x67,
894 H2C_8723B_BT_CONTROL = 0x68,
895 H2C_8723B_BT_WIFI_CTRL = 0x69,
Jes Sorensenf37e9222016-02-29 17:04:41 -0500896 H2C_8723B_BT_FW_PATCH = 0x6a,
897 H2C_8723B_BT_WLAN_CALIBRATION = 0x6d,
898 H2C_8723B_BT_GRANT = 0x6e,
Jes Sorensend940c242016-02-29 17:04:22 -0500899
900 /*
901 * WOWLAN Class: 100
902 */
903 H2C_8723B_WOWLAN = 0x80,
904 H2C_8723B_REMOTE_WAKE_CTRL = 0x81,
905 H2C_8723B_AOAC_GLOBAL_INFO = 0x82,
906 H2C_8723B_AOAC_RSVD_PAGE = 0x83,
907 H2C_8723B_AOAC_RSVD_PAGE2 = 0x84,
908 H2C_8723B_D0_SCAN_OFFLOAD_CTRL = 0x85,
909 H2C_8723B_D0_SCAN_OFFLOAD_INFO = 0x86,
910 H2C_8723B_CHNL_SWITCH_OFFLOAD = 0x87,
911
912 H2C_8723B_RESET_TSF = 0xC0,
913};
914
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400915
916struct h2c_cmd {
917 union {
918 struct {
919 u8 cmd;
Jes Sorensened35d092016-02-29 17:04:19 -0500920 u8 data[7];
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400921 } __packed cmd;
922 struct {
923 __le32 data;
924 __le16 ext;
925 } __packed raw;
926 struct {
Jes Sorensened35d092016-02-29 17:04:19 -0500927 __le32 data;
928 __le32 ext;
929 } __packed raw_wide;
930 struct {
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400931 u8 cmd;
932 u8 data;
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400933 } __packed joinbss;
934 struct {
935 u8 cmd;
936 __le16 mask_hi;
937 u8 arg;
938 __le16 mask_lo;
939 } __packed ramask;
Jes Sorensenc7a5a192016-02-29 17:04:30 -0500940 struct {
941 u8 cmd;
Jes Sorensen3ca7b322016-02-29 17:04:43 -0500942 u8 data1;
943 u8 data2;
944 u8 data3;
945 u8 data4;
946 u8 data5;
947 } __packed b_type_dma;
948 struct {
949 u8 cmd;
Jes Sorensen6b9eae02016-02-29 17:04:50 -0500950 u8 data;
951 } __packed bt_info;
952 struct {
953 u8 cmd;
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500954 u8 operreq;
955 u8 opcode;
956 u8 data;
957 u8 addr;
958 } __packed bt_mp_oper;
959 struct {
960 u8 cmd;
Jes Sorensenc7a5a192016-02-29 17:04:30 -0500961 u8 data;
962 } __packed bt_wlan_calibration;
Jes Sorensenf37e9222016-02-29 17:04:41 -0500963 struct {
964 u8 cmd;
Jes Sorensen7297f492016-02-29 17:04:44 -0500965 u8 data;
966 } __packed ignore_wlan;
967 struct {
968 u8 cmd;
Jes Sorensenf37e9222016-02-29 17:04:41 -0500969 u8 ant_inverse;
970 u8 int_switch_type;
971 } __packed ant_sel_rsv;
972 struct {
973 u8 cmd;
974 u8 data;
975 } __packed bt_grant;
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400976 };
977};
978
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500979enum c2h_evt_8723b {
980 C2H_8723B_DEBUG = 0,
981 C2H_8723B_TSF = 1,
982 C2H_8723B_AP_RPT_RSP = 2,
983 C2H_8723B_CCX_TX_RPT = 3,
984 C2H_8723B_BT_RSSI = 4,
985 C2H_8723B_BT_OP_MODE = 5,
986 C2H_8723B_EXT_RA_RPT = 6,
987 C2H_8723B_BT_INFO = 9,
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500988 C2H_8723B_HW_INFO_EXCH = 0x0a,
989 C2H_8723B_BT_MP_INFO = 0x0b,
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500990 C2H_8723B_FW_DEBUG = 0xff,
991};
992
993enum bt_info_src_8723b {
994 BT_INFO_SRC_8723B_WIFI_FW = 0x0,
995 BT_INFO_SRC_8723B_BT_RSP = 0x1,
996 BT_INFO_SRC_8723B_BT_ACTIVE_SEND = 0x2,
997};
998
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500999enum bt_mp_oper_opcode_8723b {
1000 BT_MP_OP_GET_BT_VERSION = 0x00,
1001 BT_MP_OP_RESET = 0x01,
1002 BT_MP_OP_TEST_CTRL = 0x02,
1003 BT_MP_OP_SET_BT_MODE = 0x03,
1004 BT_MP_OP_SET_CHNL_TX_GAIN = 0x04,
1005 BT_MP_OP_SET_PKT_TYPE_LEN = 0x05,
1006 BT_MP_OP_SET_PKT_CNT_L_PL_TYPE = 0x06,
1007 BT_MP_OP_SET_PKT_CNT_H_PKT_INTV = 0x07,
1008 BT_MP_OP_SET_PKT_HEADER = 0x08,
1009 BT_MP_OP_SET_WHITENCOEFF = 0x09,
1010 BT_MP_OP_SET_BD_ADDR_L = 0x0a,
1011 BT_MP_OP_SET_BD_ADDR_H = 0x0b,
1012 BT_MP_OP_WRITE_REG_ADDR = 0x0c,
1013 BT_MP_OP_WRITE_REG_VALUE = 0x0d,
1014 BT_MP_OP_GET_BT_STATUS = 0x0e,
1015 BT_MP_OP_GET_BD_ADDR_L = 0x0f,
1016 BT_MP_OP_GET_BD_ADDR_H = 0x10,
1017 BT_MP_OP_READ_REG = 0x11,
1018 BT_MP_OP_SET_TARGET_BD_ADDR_L = 0x12,
1019 BT_MP_OP_SET_TARGET_BD_ADDR_H = 0x13,
1020 BT_MP_OP_SET_TX_POWER_CALIBRATION = 0x14,
1021 BT_MP_OP_GET_RX_PKT_CNT_L = 0x15,
1022 BT_MP_OP_GET_RX_PKT_CNT_H = 0x16,
1023 BT_MP_OP_GET_RX_ERROR_BITS_L = 0x17,
1024 BT_MP_OP_GET_RX_ERROR_BITS_H = 0x18,
1025 BT_MP_OP_GET_RSSI = 0x19,
1026 BT_MP_OP_GET_CFO_HDR_QUALITY_L = 0x1a,
1027 BT_MP_OP_GET_CFO_HDR_QUALITY_H = 0x1b,
1028 BT_MP_OP_GET_TARGET_BD_ADDR_L = 0x1c,
1029 BT_MP_OP_GET_TARGET_BD_ADDR_H = 0x1d,
1030 BT_MP_OP_GET_AFH_MAP_L = 0x1e,
1031 BT_MP_OP_GET_AFH_MAP_M = 0x1f,
1032 BT_MP_OP_GET_AFH_MAP_H = 0x20,
1033 BT_MP_OP_GET_AFH_STATUS = 0x21,
1034 BT_MP_OP_SET_TRACKING_INTERVAL = 0x22,
1035 BT_MP_OP_SET_THERMAL_METER = 0x23,
1036 BT_MP_OP_ENABLE_CFO_TRACKING = 0x24,
1037};
1038
Jes Sorensenb2b43b72016-02-29 17:04:48 -05001039struct rtl8723bu_c2h {
1040 u8 id;
1041 u8 seq;
1042 union {
1043 struct {
1044 u8 payload[0];
1045 } __packed raw;
1046 struct {
Jes Sorensen394f1bd2016-02-29 17:04:49 -05001047 u8 ext_id;
1048 u8 status:4;
1049 u8 retlen:4;
1050 u8 opcode_ver:4;
1051 u8 req_num:4;
1052 u8 payload[2];
1053 } __packed bt_mp_info;
1054 struct {
Jes Sorensenb2b43b72016-02-29 17:04:48 -05001055 u8 response_source:4;
1056 u8 dummy0_0:4;
1057
1058 u8 bt_info;
1059
1060 u8 retry_count:4;
1061 u8 dummy2_0:1;
1062 u8 bt_page:1;
1063 u8 tx_rx_mask:1;
1064 u8 dummy2_2:1;
1065
1066 u8 rssi;
1067
1068 u8 basic_rate:1;
1069 u8 bt_has_reset:1;
1070 u8 dummy4_1:1;;
1071 u8 ignore_wlan:1;
1072 u8 auto_report:1;
1073 u8 dummy4_2:3;
1074
1075 u8 a4;
1076 u8 a5;
1077 } __packed bt_info;
1078 };
1079};
1080
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001081struct rtl8xxxu_fileops;
1082
1083struct rtl8xxxu_priv {
1084 struct ieee80211_hw *hw;
1085 struct usb_device *udev;
1086 struct rtl8xxxu_fileops *fops;
1087
1088 spinlock_t tx_urb_lock;
1089 struct list_head tx_urb_free_list;
1090 int tx_urb_free_count;
1091 bool tx_stopped;
1092
1093 spinlock_t rx_urb_lock;
1094 struct list_head rx_urb_pending_list;
1095 int rx_urb_pending_count;
1096 bool shutdown;
1097 struct work_struct rx_urb_wq;
1098
1099 u8 mac_addr[ETH_ALEN];
1100 char chip_name[8];
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001101 char chip_vendor[8];
Jes Sorensen21db9972016-02-29 17:05:21 -05001102 u8 cck_tx_power_index_A[RTL8XXXU_MAX_CHANNEL_GROUPS];
1103 u8 cck_tx_power_index_B[RTL8XXXU_MAX_CHANNEL_GROUPS];
1104 u8 ht40_1s_tx_power_index_A[RTL8XXXU_MAX_CHANNEL_GROUPS];
1105 u8 ht40_1s_tx_power_index_B[RTL8XXXU_MAX_CHANNEL_GROUPS];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001106 /*
1107 * The following entries are half-bytes split as:
1108 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
1109 */
Jes Sorensen21db9972016-02-29 17:05:21 -05001110 struct rtl8723au_idx ht40_2s_tx_power_index_diff[
Jes Sorensen3be26992016-02-29 17:05:22 -05001111 RTL8723A_CHANNEL_GROUPS];
1112 struct rtl8723au_idx ht20_tx_power_index_diff[RTL8723A_CHANNEL_GROUPS];
1113 struct rtl8723au_idx ofdm_tx_power_index_diff[RTL8723A_CHANNEL_GROUPS];
1114 struct rtl8723au_idx ht40_max_power_offset[RTL8723A_CHANNEL_GROUPS];
1115 struct rtl8723au_idx ht20_max_power_offset[RTL8723A_CHANNEL_GROUPS];
1116 /*
1117 * Newer generation chips only keep power diffs per TX count,
1118 * not per channel group.
1119 */
1120 struct rtl8723au_idx ofdm_tx_power_diff[RTL8723B_TX_COUNT];
1121 struct rtl8723au_idx ht20_tx_power_diff[RTL8723B_TX_COUNT];
1122 struct rtl8723au_idx ht40_tx_power_diff[RTL8723B_TX_COUNT];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001123 u32 chip_cut:4;
1124 u32 rom_rev:4;
Jakub Sitnicki38451992016-02-03 13:39:49 -05001125 u32 is_multi_func:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001126 u32 has_wifi:1;
1127 u32 has_bluetooth:1;
1128 u32 enable_bluetooth:1;
1129 u32 has_gps:1;
1130 u32 hi_pa:1;
1131 u32 vendor_umc:1;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001132 u32 vendor_smic:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001133 u32 has_polarity_ctrl:1;
1134 u32 has_eeprom:1;
1135 u32 boot_eeprom:1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05001136 u32 usb_interrupts:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001137 u32 ep_tx_high_queue:1;
1138 u32 ep_tx_normal_queue:1;
1139 u32 ep_tx_low_queue:1;
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05001140 u32 has_xtalk:1;
1141 u8 xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001142 unsigned int pipe_interrupt;
1143 unsigned int pipe_in;
1144 unsigned int pipe_out[TXDESC_QUEUE_MAX];
1145 u8 out_ep[RTL8XXXU_OUT_ENDPOINTS];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001146 u8 ep_tx_count;
1147 u8 rf_paths;
1148 u8 rx_paths;
1149 u8 tx_paths;
1150 u32 rf_mode_ag[2];
1151 u32 rege94;
1152 u32 rege9c;
1153 u32 regeb4;
1154 u32 regebc;
1155 int next_mbox;
1156 int nr_out_eps;
1157
1158 struct mutex h2c_mutex;
1159
1160 struct usb_anchor rx_anchor;
1161 struct usb_anchor tx_anchor;
1162 struct usb_anchor int_anchor;
1163 struct rtl8xxxu_firmware_header *fw_data;
1164 size_t fw_size;
1165 struct mutex usb_buf_mutex;
1166 union {
1167 __le32 val32;
1168 __le16 val16;
1169 u8 val8;
1170 } usb_buf;
1171 union {
Jes Sorensen3307d842016-02-29 17:03:59 -05001172 u8 raw[EFUSE_MAP_LEN];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001173 struct rtl8723au_efuse efuse8723;
Jes Sorensen3c836d62016-02-29 17:04:11 -05001174 struct rtl8723bu_efuse efuse8723bu;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001175 struct rtl8192cu_efuse efuse8192;
Jes Sorensen3307d842016-02-29 17:03:59 -05001176 struct rtl8192eu_efuse efuse8192eu;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001177 } efuse_wifi;
1178 u32 adda_backup[RTL8XXXU_ADDA_REGS];
1179 u32 mac_backup[RTL8XXXU_MAC_REGS];
1180 u32 bb_backup[RTL8XXXU_BB_REGS];
1181 u32 bb_recovery_backup[RTL8XXXU_BB_REGS];
1182 u32 rtlchip;
1183 u8 pi_enabled:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001184 u8 int_buf[USB_INTR_CONTENT_LENGTH];
1185};
1186
1187struct rtl8xxxu_rx_urb {
1188 struct urb urb;
1189 struct ieee80211_hw *hw;
1190 struct list_head list;
1191};
1192
1193struct rtl8xxxu_tx_urb {
1194 struct urb urb;
1195 struct ieee80211_hw *hw;
1196 struct list_head list;
1197};
1198
1199struct rtl8xxxu_fileops {
1200 int (*parse_efuse) (struct rtl8xxxu_priv *priv);
1201 int (*load_firmware) (struct rtl8xxxu_priv *priv);
1202 int (*power_on) (struct rtl8xxxu_priv *priv);
Jes Sorensen74b99be2016-02-29 17:04:04 -05001203 int (*llt_init) (struct rtl8xxxu_priv *priv, u8 last_tx_page);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05001204 void (*phy_init_antenna_selection) (struct rtl8xxxu_priv *priv);
Jes Sorensene1547c52016-02-29 17:04:35 -05001205 void (*phy_iq_calibrate) (struct rtl8xxxu_priv *priv);
Jes Sorensenc3f95062016-02-29 17:04:40 -05001206 void (*config_channel) (struct ieee80211_hw *hw);
Jes Sorensenf37e9222016-02-29 17:04:41 -05001207 void (*init_bt) (struct rtl8xxxu_priv *priv);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05001208 int (*parse_rx_desc) (struct rtl8xxxu_priv *priv, struct sk_buff *skb,
1209 struct ieee80211_rx_status *rx_status);
Jes Sorensen3e88ca42016-02-29 17:05:08 -05001210 void (*init_aggregation) (struct rtl8xxxu_priv *priv);
Jes Sorensen9c79bf92016-02-29 17:05:10 -05001211 void (*init_statistics) (struct rtl8xxxu_priv *priv);
Jes Sorensendb08de92016-02-29 17:05:17 -05001212 void (*enable_rf) (struct rtl8xxxu_priv *priv);
Jes Sorensene796dab2016-02-29 17:05:19 -05001213 void (*set_tx_power) (struct rtl8xxxu_priv *priv, int channel,
1214 bool ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001215 int writeN_block_size;
Jes Sorensened35d092016-02-29 17:04:19 -05001216 u16 mbox_ext_reg;
1217 char mbox_ext_width;
Jes Sorensen179e1742016-02-29 17:05:27 -05001218 char tx_desc_size;
Jes Sorensen0d698de2016-02-29 17:04:36 -05001219 char has_s0s1;
Jes Sorensen8634af52016-02-29 17:04:33 -05001220 u32 adda_1t_init;
1221 u32 adda_1t_path_on;
1222 u32 adda_2t_path_on_a;
1223 u32 adda_2t_path_on_b;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001224};