blob: 5abae72266b77a7295853b6a7ce0cf9109d5c1f6 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +020010 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080011 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
21/*
22 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
23 * so the code in this file is compiled twice, once per pte size.
24 */
25
26#if PTTYPE == 64
27 #define pt_element_t u64
28 #define guest_walker guest_walker64
29 #define FNAME(name) paging##64_##name
30 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
Joerg Roedele04da982009-07-27 16:30:45 +020031 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
32 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
Avi Kivity6aa8b732006-12-10 02:21:36 -080033 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
Avi Kivityc7addb92007-09-16 18:58:32 +020034 #define PT_LEVEL_BITS PT64_LEVEL_BITS
Gleb Natapovd8089ba2013-08-05 11:07:10 +030035 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
36 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
Paolo Bonzini86407bc2017-03-30 11:55:29 +020037 #define PT_HAVE_ACCESSED_DIRTY(mmu) true
Avi Kivitycea0f0e2007-01-05 16:36:43 -080038 #ifdef CONFIG_X86_64
39 #define PT_MAX_FULL_LEVELS 4
Marcelo Tosattib3e4e632007-12-07 07:56:58 -050040 #define CMPXCHG cmpxchg
Avi Kivitycea0f0e2007-01-05 16:36:43 -080041 #else
Marcelo Tosattib3e4e632007-12-07 07:56:58 -050042 #define CMPXCHG cmpxchg64
Avi Kivitycea0f0e2007-01-05 16:36:43 -080043 #define PT_MAX_FULL_LEVELS 2
44 #endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080045#elif PTTYPE == 32
46 #define pt_element_t u32
47 #define guest_walker guest_walker32
48 #define FNAME(name) paging##32_##name
49 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
Joerg Roedele04da982009-07-27 16:30:45 +020050 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
51 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
Avi Kivity6aa8b732006-12-10 02:21:36 -080052 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
Avi Kivityc7addb92007-09-16 18:58:32 +020053 #define PT_LEVEL_BITS PT32_LEVEL_BITS
Avi Kivitycea0f0e2007-01-05 16:36:43 -080054 #define PT_MAX_FULL_LEVELS 2
Gleb Natapovd8089ba2013-08-05 11:07:10 +030055 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
56 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
Paolo Bonzini86407bc2017-03-30 11:55:29 +020057 #define PT_HAVE_ACCESSED_DIRTY(mmu) true
Marcelo Tosattib3e4e632007-12-07 07:56:58 -050058 #define CMPXCHG cmpxchg
Nadav Har'El37406aa2013-08-05 11:07:12 +030059#elif PTTYPE == PTTYPE_EPT
60 #define pt_element_t u64
61 #define guest_walker guest_walkerEPT
62 #define FNAME(name) ept_##name
63 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
64 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
65 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
66 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
67 #define PT_LEVEL_BITS PT64_LEVEL_BITS
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020068 #define PT_GUEST_DIRTY_SHIFT 9
69 #define PT_GUEST_ACCESSED_SHIFT 8
70 #define PT_HAVE_ACCESSED_DIRTY(mmu) ((mmu)->ept_ad)
Nadav Har'El37406aa2013-08-05 11:07:12 +030071 #define CMPXCHG cmpxchg64
72 #define PT_MAX_FULL_LEVELS 4
Avi Kivity6aa8b732006-12-10 02:21:36 -080073#else
74 #error Invalid PTTYPE value
75#endif
76
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020077#define PT_GUEST_DIRTY_MASK (1 << PT_GUEST_DIRTY_SHIFT)
78#define PT_GUEST_ACCESSED_MASK (1 << PT_GUEST_ACCESSED_SHIFT)
79
Joerg Roedele04da982009-07-27 16:30:45 +020080#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
81#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
Avi Kivity5fb07dd2007-11-21 12:35:07 +020082
Avi Kivity6aa8b732006-12-10 02:21:36 -080083/*
84 * The guest_walker structure emulates the behavior of the hardware page
85 * table walker.
86 */
87struct guest_walker {
88 int level;
Avi Kivity8cbc7062012-09-16 14:18:51 +030089 unsigned max_level;
Avi Kivitycea0f0e2007-01-05 16:36:43 -080090 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
Marcelo Tosatti78190262007-12-11 19:12:27 -050091 pt_element_t ptes[PT_MAX_FULL_LEVELS];
Xiao Guangrong189be382010-08-22 19:13:33 +080092 pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
Marcelo Tosatti78190262007-12-11 19:12:27 -050093 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
Avi Kivity8cbc7062012-09-16 14:18:51 +030094 pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
Paolo Bonziniba6a3542013-09-09 13:52:33 +020095 bool pte_writable[PT_MAX_FULL_LEVELS];
Avi Kivityfe135d22007-12-09 16:15:46 +020096 unsigned pt_access;
97 unsigned pte_access;
Avi Kivity815af8d2007-01-05 16:36:44 -080098 gfn_t gfn;
Avi Kivity8c28d032010-11-22 17:53:27 +020099 struct x86_exception fault;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800100};
101
Joerg Roedele04da982009-07-27 16:30:45 +0200102static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
Avi Kivity5fb07dd2007-11-21 12:35:07 +0200103{
Joerg Roedele04da982009-07-27 16:30:45 +0200104 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
Avi Kivity5fb07dd2007-11-21 12:35:07 +0200105}
106
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200107static inline void FNAME(protect_clean_gpte)(struct kvm_mmu *mmu, unsigned *access,
108 unsigned gpte)
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300109{
110 unsigned mask;
111
Gleb Natapov61719a82013-08-05 11:07:11 +0300112 /* dirty bit is not supported, so no need to track it */
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200113 if (!PT_HAVE_ACCESSED_DIRTY(mmu))
Gleb Natapov61719a82013-08-05 11:07:11 +0300114 return;
115
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300116 BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
117
118 mask = (unsigned)~ACC_WRITE_MASK;
119 /* Allow write access to dirty gptes */
Gleb Natapovd8089ba2013-08-05 11:07:10 +0300120 mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
121 PT_WRITABLE_MASK;
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300122 *access &= mask;
123}
124
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300125static inline int FNAME(is_present_gpte)(unsigned long pte)
126{
Nadav Har'El37406aa2013-08-05 11:07:12 +0300127#if PTTYPE != PTTYPE_EPT
Bandan Das812f30b2016-07-12 18:18:50 -0400128 return pte & PT_PRESENT_MASK;
Nadav Har'El37406aa2013-08-05 11:07:12 +0300129#else
130 return pte & 7;
131#endif
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300132}
133
Roedel, Joerga78484c2011-04-20 15:33:16 +0200134static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
Takuya Yoshikawac8cfbb52011-05-01 14:33:07 +0900135 pt_element_t __user *ptep_user, unsigned index,
136 pt_element_t orig_pte, pt_element_t new_pte)
Marcelo Tosattib3e4e632007-12-07 07:56:58 -0500137{
Takuya Yoshikawac8cfbb52011-05-01 14:33:07 +0900138 int npages;
Marcelo Tosattib3e4e632007-12-07 07:56:58 -0500139 pt_element_t ret;
140 pt_element_t *table;
141 struct page *page;
142
Takuya Yoshikawac8cfbb52011-05-01 14:33:07 +0900143 npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
144 /* Check if the user is doing something meaningless. */
145 if (unlikely(npages != 1))
Roedel, Joerga78484c2011-04-20 15:33:16 +0200146 return -EFAULT;
147
Cong Wang8fd75e12011-11-25 23:14:17 +0800148 table = kmap_atomic(page);
Marcelo Tosattib3e4e632007-12-07 07:56:58 -0500149 ret = CMPXCHG(&table[index], orig_pte, new_pte);
Cong Wang8fd75e12011-11-25 23:14:17 +0800150 kunmap_atomic(table);
Marcelo Tosattib3e4e632007-12-07 07:56:58 -0500151
152 kvm_release_page_dirty(page);
153
154 return (ret != orig_pte);
155}
156
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300157static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
158 struct kvm_mmu_page *sp, u64 *spte,
159 u64 gpte)
160{
Xiao Guangrongd2b0f982015-08-05 12:04:20 +0800161 if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300162 goto no_present;
163
164 if (!FNAME(is_present_gpte)(gpte))
165 goto no_present;
166
Gleb Natapov61719a82013-08-05 11:07:11 +0300167 /* if accessed bit is not supported prefetch non accessed gpte */
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200168 if (PT_HAVE_ACCESSED_DIRTY(&vcpu->arch.mmu) && !(gpte & PT_GUEST_ACCESSED_MASK))
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300169 goto no_present;
170
171 return false;
172
173no_present:
174 drop_spte(vcpu->kvm, spte);
175 return true;
176}
177
Bandan Dasd95c5562016-07-12 18:18:51 -0400178/*
179 * For PTTYPE_EPT, a page table can be executable but not readable
180 * on supported processors. Therefore, set_spte does not automatically
181 * set bit 0 if execute only is supported. Here, we repurpose ACC_USER_MASK
182 * to signify readability since it isn't used in the EPT case
183 */
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300184static inline unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, u64 gpte)
185{
186 unsigned access;
Nadav Har'El37406aa2013-08-05 11:07:12 +0300187#if PTTYPE == PTTYPE_EPT
188 access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
189 ((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
Bandan Dasd95c5562016-07-12 18:18:51 -0400190 ((gpte & VMX_EPT_READABLE_MASK) ? ACC_USER_MASK : 0);
Nadav Har'El37406aa2013-08-05 11:07:12 +0300191#else
Paolo Bonzinibb9eadf2016-02-23 14:19:20 +0100192 BUILD_BUG_ON(ACC_EXEC_MASK != PT_PRESENT_MASK);
193 BUILD_BUG_ON(ACC_EXEC_MASK != 1);
194 access = gpte & (PT_WRITABLE_MASK | PT_USER_MASK | PT_PRESENT_MASK);
195 /* Combine NX with P (which is set here) to get ACC_EXEC_MASK. */
196 access ^= (gpte >> PT64_NX_SHIFT);
Nadav Har'El37406aa2013-08-05 11:07:12 +0300197#endif
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300198
199 return access;
200}
201
Avi Kivity8cbc7062012-09-16 14:18:51 +0300202static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
203 struct kvm_mmu *mmu,
204 struct guest_walker *walker,
205 int write_fault)
206{
207 unsigned level, index;
208 pt_element_t pte, orig_pte;
209 pt_element_t __user *ptep_user;
210 gfn_t table_gfn;
211 int ret;
212
Gleb Natapov61719a82013-08-05 11:07:11 +0300213 /* dirty/accessed bits are not supported, so no need to update them */
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200214 if (!PT_HAVE_ACCESSED_DIRTY(mmu))
Gleb Natapov61719a82013-08-05 11:07:11 +0300215 return 0;
216
Avi Kivity8cbc7062012-09-16 14:18:51 +0300217 for (level = walker->max_level; level >= walker->level; --level) {
218 pte = orig_pte = walker->ptes[level - 1];
219 table_gfn = walker->table_gfn[level - 1];
220 ptep_user = walker->ptep_user[level - 1];
221 index = offset_in_page(ptep_user) / sizeof(pt_element_t);
Gleb Natapovd8089ba2013-08-05 11:07:10 +0300222 if (!(pte & PT_GUEST_ACCESSED_MASK)) {
Avi Kivity8cbc7062012-09-16 14:18:51 +0300223 trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
Gleb Natapovd8089ba2013-08-05 11:07:10 +0300224 pte |= PT_GUEST_ACCESSED_MASK;
Avi Kivity8cbc7062012-09-16 14:18:51 +0300225 }
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300226 if (level == walker->level && write_fault &&
Gleb Natapovd8089ba2013-08-05 11:07:10 +0300227 !(pte & PT_GUEST_DIRTY_MASK)) {
Avi Kivity8cbc7062012-09-16 14:18:51 +0300228 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
Bandan Dasbab41652017-05-05 15:25:13 -0400229#if PTTYPE == PTTYPE_EPT
230 if (kvm_arch_write_log_dirty(vcpu))
231 return -EINVAL;
232#endif
Gleb Natapovd8089ba2013-08-05 11:07:10 +0300233 pte |= PT_GUEST_DIRTY_MASK;
Avi Kivity8cbc7062012-09-16 14:18:51 +0300234 }
235 if (pte == orig_pte)
236 continue;
237
Paolo Bonziniba6a3542013-09-09 13:52:33 +0200238 /*
239 * If the slot is read-only, simply do not process the accessed
240 * and dirty bits. This is the correct thing to do if the slot
241 * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
242 * are only supported if the accessed and dirty bits are already
243 * set in the ROM (so that MMIO writes are never needed).
244 *
245 * Note that NPT does not allow this at all and faults, since
246 * it always wants nested page table entries for the guest
247 * page tables to be writable. And EPT works but will simply
248 * overwrite the read-only memory to set the accessed and dirty
249 * bits.
250 */
251 if (unlikely(!walker->pte_writable[level - 1]))
252 continue;
253
Avi Kivity8cbc7062012-09-16 14:18:51 +0300254 ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
255 if (ret)
256 return ret;
257
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200258 kvm_vcpu_mark_page_dirty(vcpu, table_gfn);
Mike Krinkin17e4bce2016-02-24 21:02:31 +0300259 walker->ptes[level - 1] = pte;
Avi Kivity8cbc7062012-09-16 14:18:51 +0300260 }
261 return 0;
262}
263
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800264static inline unsigned FNAME(gpte_pkeys)(struct kvm_vcpu *vcpu, u64 gpte)
265{
266 unsigned pkeys = 0;
267#if PTTYPE == 64
268 pte_t pte = {.pte = gpte};
269
270 pkeys = pte_flags_pkey(pte_flags(pte));
271#endif
272 return pkeys;
273}
274
Avi Kivityac79c972007-01-05 16:36:40 -0800275/*
276 * Fetch a guest pte for a guest virtual address
277 */
Joerg Roedel1e301fe2010-09-10 17:30:47 +0200278static int FNAME(walk_addr_generic)(struct guest_walker *walker,
279 struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
Xiao Guangrong33770782010-09-28 17:03:14 +0800280 gva_t addr, u32 access)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800281{
Avi Kivity8cbc7062012-09-16 14:18:51 +0300282 int ret;
Avi Kivity42bf3f02007-10-17 12:18:47 +0200283 pt_element_t pte;
Borislav Petkovb7233632011-05-30 22:11:17 +0200284 pt_element_t __user *uninitialized_var(ptep_user);
Avi Kivitycea0f0e2007-01-05 16:36:43 -0800285 gfn_t table_gfn;
Paolo Bonzini07805162017-05-11 13:23:29 +0200286 u64 pt_access, pte_access;
287 unsigned index, accessed_dirty, pte_pkey;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +0200288 unsigned nested_access;
Avi Kivity42bf3f02007-10-17 12:18:47 +0200289 gpa_t pte_gpa;
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200290 bool have_ad;
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900291 int offset;
Paolo Bonzini07805162017-05-11 13:23:29 +0200292 u64 walk_nx_mask = 0;
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900293 const int write_fault = access & PFERR_WRITE_MASK;
294 const int user_fault = access & PFERR_USER_MASK;
295 const int fetch_fault = access & PFERR_FETCH_MASK;
296 u16 errcode = 0;
Avi Kivity13d22b62012-09-12 15:12:09 +0300297 gpa_t real_gpa;
298 gfn_t gfn;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800299
Xiao Guangrong6fbc2772012-06-20 16:00:00 +0800300 trace_kvm_mmu_pagetable_walk(addr, access);
Takuya Yoshikawa92c1c1e2011-07-01 01:36:07 +0900301retry_walk:
Joerg Roedel1e301fe2010-09-10 17:30:47 +0200302 walker->level = mmu->root_level;
303 pte = mmu->get_cr3(vcpu);
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200304 have_ad = PT_HAVE_ACCESSED_DIRTY(mmu);
Joerg Roedel1e301fe2010-09-10 17:30:47 +0200305
Avi Kivity1b0973b2007-01-05 16:36:41 -0800306#if PTTYPE == 64
Paolo Bonzini07805162017-05-11 13:23:29 +0200307 walk_nx_mask = 1ULL << PT64_NX_SHIFT;
Joerg Roedel1e301fe2010-09-10 17:30:47 +0200308 if (walker->level == PT32E_ROOT_LEVEL) {
Avi Kivitye4e517b2011-07-28 11:36:17 +0300309 pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
Avi Kivity07420172009-07-06 12:21:32 +0300310 trace_kvm_mmu_paging_element(pte, walker->level);
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300311 if (!FNAME(is_present_gpte)(pte))
Avi Kivityf59c1d22010-07-06 16:20:43 +0300312 goto error;
Avi Kivity1b0973b2007-01-05 16:36:41 -0800313 --walker->level;
314 }
315#endif
Avi Kivity8cbc7062012-09-16 14:18:51 +0300316 walker->max_level = walker->level;
Nadav Amit1715d0d2014-09-30 20:49:18 +0300317 ASSERT(!(is_long_mode(vcpu) && !is_pae(vcpu)));
Avi Kivity6aa8b732006-12-10 02:21:36 -0800318
Paolo Bonziniae1e2d12017-03-30 11:55:30 +0200319 /*
320 * FIXME: on Intel processors, loads of the PDPTE registers for PAE paging
321 * by the MOV to CR instruction are treated as reads and do not cause the
322 * processor to set the dirty flag in any EPT paging-structure entry.
323 */
324 nested_access = (have_ad ? PFERR_WRITE_MASK : 0) | PFERR_USER_MASK;
325
Paolo Bonzini07805162017-05-11 13:23:29 +0200326 pte_access = ~0;
Avi Kivity13d22b62012-09-12 15:12:09 +0300327 ++walker->level;
Avi Kivityac79c972007-01-05 16:36:40 -0800328
Avi Kivity13d22b62012-09-12 15:12:09 +0300329 do {
Takuya Yoshikawa6e2ca7d2011-04-22 00:34:44 +0900330 gfn_t real_gfn;
331 unsigned long host_addr;
332
Paolo Bonzini07805162017-05-11 13:23:29 +0200333 pt_access = pte_access;
Avi Kivity13d22b62012-09-12 15:12:09 +0300334 --walker->level;
335
Avi Kivity42bf3f02007-10-17 12:18:47 +0200336 index = PT_INDEX(addr, walker->level);
Avi Kivity5fb07dd2007-11-21 12:35:07 +0200337 table_gfn = gpte_to_gfn(pte);
Joerg Roedel2329d462010-09-10 17:30:52 +0200338 offset = index * sizeof(pt_element_t);
339 pte_gpa = gfn_to_gpa(table_gfn) + offset;
Ladi Prosek829ee272017-10-05 11:10:23 +0200340
341 BUG_ON(walker->level < 1);
Avi Kivity42bf3f02007-10-17 12:18:47 +0200342 walker->table_gfn[walker->level - 1] = table_gfn;
Marcelo Tosatti78190262007-12-11 19:12:27 -0500343 walker->pte_gpa[walker->level - 1] = pte_gpa;
Avi Kivityac79c972007-01-05 16:36:40 -0800344
Takuya Yoshikawa6e2ca7d2011-04-22 00:34:44 +0900345 real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
Paolo Bonziniae1e2d12017-03-30 11:55:30 +0200346 nested_access,
Paolo Bonzini54987b72014-09-02 13:23:06 +0200347 &walker->fault);
Paolo Bonzini5e352512014-09-02 13:18:37 +0200348
349 /*
350 * FIXME: This can happen if emulation (for of an INS/OUTS
351 * instruction) triggers a nested page fault. The exit
352 * qualification / exit info field will incorrectly have
353 * "guest page access" as the nested page fault's cause,
354 * instead of "guest page structure access". To fix this,
355 * the x86_exception struct should be augmented with enough
356 * information to fix the exit_qualification or exit_info_1
357 * fields.
358 */
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900359 if (unlikely(real_gfn == UNMAPPED_GVA))
Paolo Bonzini54987b72014-09-02 13:23:06 +0200360 return 0;
Paolo Bonzini5e352512014-09-02 13:18:37 +0200361
Takuya Yoshikawa6e2ca7d2011-04-22 00:34:44 +0900362 real_gfn = gpa_to_gfn(real_gfn);
363
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200364 host_addr = kvm_vcpu_gfn_to_hva_prot(vcpu, real_gfn,
Paolo Bonziniba6a3542013-09-09 13:52:33 +0200365 &walker->pte_writable[walker->level - 1]);
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900366 if (unlikely(kvm_is_error_hva(host_addr)))
367 goto error;
Takuya Yoshikawa6e2ca7d2011-04-22 00:34:44 +0900368
369 ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900370 if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
371 goto error;
Avi Kivity8cbc7062012-09-16 14:18:51 +0300372 walker->ptep_user[walker->level - 1] = ptep_user;
Marcelo Tosattia6085fba2010-01-14 17:41:27 -0200373
Avi Kivity07420172009-07-06 12:21:32 +0300374 trace_kvm_mmu_paging_element(pte, walker->level);
Avi Kivity42bf3f02007-10-17 12:18:47 +0200375
Paolo Bonzini07805162017-05-11 13:23:29 +0200376 /*
377 * Inverting the NX it lets us AND it like other
378 * permission bits.
379 */
380 pte_access = pt_access & (pte ^ walk_nx_mask);
381
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300382 if (unlikely(!FNAME(is_present_gpte)(pte)))
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900383 goto error;
Avi Kivity7993ba42007-01-26 00:56:41 -0800384
Xiao Guangrongd2b0f982015-08-05 12:04:20 +0800385 if (unlikely(is_rsvd_bits_set(mmu, pte, walker->level))) {
Xiao Guangrong7a982052016-03-25 21:19:35 +0800386 errcode = PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900387 goto error;
Avi Kivityf59c1d22010-07-06 16:20:43 +0300388 }
Dong, Eddie82725b22009-03-30 16:21:08 +0800389
Marcelo Tosatti78190262007-12-11 19:12:27 -0500390 walker->ptes[walker->level - 1] = pte;
Avi Kivity6fd01b72012-09-12 20:46:56 +0300391 } while (!is_last_gpte(mmu, walker->level, pte));
Avi Kivity42bf3f02007-10-17 12:18:47 +0200392
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800393 pte_pkey = FNAME(gpte_pkeys)(vcpu, pte);
Paolo Bonzini07805162017-05-11 13:23:29 +0200394 accessed_dirty = have_ad ? pte_access & PT_GUEST_ACCESSED_MASK : 0;
395
396 /* Convert to ACC_*_MASK flags for struct guest_walker. */
397 walker->pt_access = FNAME(gpte_access)(vcpu, pt_access ^ walk_nx_mask);
398 walker->pte_access = FNAME(gpte_access)(vcpu, pte_access ^ walk_nx_mask);
399 errcode = permission_fault(vcpu, mmu, walker->pte_access, pte_pkey, access);
Paolo Bonzinif13577e2016-03-08 10:08:16 +0100400 if (unlikely(errcode))
Avi Kivityf59c1d22010-07-06 16:20:43 +0300401 goto error;
402
Avi Kivity13d22b62012-09-12 15:12:09 +0300403 gfn = gpte_to_gfn_lvl(pte, walker->level);
404 gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;
405
406 if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
407 gfn += pse36_gfn_delta(pte);
408
Paolo Bonzini54987b72014-09-02 13:23:06 +0200409 real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access, &walker->fault);
Avi Kivity13d22b62012-09-12 15:12:09 +0300410 if (real_gpa == UNMAPPED_GVA)
411 return 0;
412
413 walker->gfn = real_gpa >> PAGE_SHIFT;
414
Avi Kivity8ea667f2012-09-12 13:44:53 +0300415 if (!write_fault)
Paolo Bonzini07805162017-05-11 13:23:29 +0200416 FNAME(protect_clean_gpte)(mmu, &walker->pte_access, pte);
Gleb Natapov908e7d72012-12-27 14:44:58 +0200417 else
418 /*
Gleb Natapov61719a82013-08-05 11:07:11 +0300419 * On a write fault, fold the dirty bit into accessed_dirty.
420 * For modes without A/D bits support accessed_dirty will be
421 * always clear.
Gleb Natapov908e7d72012-12-27 14:44:58 +0200422 */
Gleb Natapovd8089ba2013-08-05 11:07:10 +0300423 accessed_dirty &= pte >>
424 (PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
Avi Kivityb514c302012-09-16 15:03:02 +0300425
426 if (unlikely(!accessed_dirty)) {
427 ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
428 if (unlikely(ret < 0))
429 goto error;
430 else if (ret)
431 goto retry_walk;
432 }
Avi Kivity42bf3f02007-10-17 12:18:47 +0200433
Avi Kivityfe135d22007-12-09 16:15:46 +0200434 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
Paolo Bonzini07805162017-05-11 13:23:29 +0200435 __func__, (u64)pte, walker->pte_access, walker->pt_access);
Avi Kivity7993ba42007-01-26 00:56:41 -0800436 return 1;
437
Avi Kivityf59c1d22010-07-06 16:20:43 +0300438error:
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900439 errcode |= write_fault | user_fault;
Yang, Wei Ye57d4a352011-06-03 11:14:16 +0800440 if (fetch_fault && (mmu->nx ||
441 kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900442 errcode |= PFERR_FETCH_MASK;
Joerg Roedel8df25a32010-09-10 17:30:46 +0200443
Takuya Yoshikawa134291b2011-07-01 01:34:56 +0900444 walker->fault.vector = PF_VECTOR;
445 walker->fault.error_code_valid = true;
446 walker->fault.error_code = errcode;
Yang Zhang25d92082013-08-06 12:00:32 +0300447
448#if PTTYPE == PTTYPE_EPT
449 /*
450 * Use PFERR_RSVD_MASK in error_code to to tell if EPT
451 * misconfiguration requires to be injected. The detection is
452 * done by is_rsvd_bits_set() above.
453 *
454 * We set up the value of exit_qualification to inject:
455 * [2:0] - Derive from [2:0] of real exit_qualification at EPT violation
456 * [5:3] - Calculated by the page walk of the guest EPT page tables
457 * [7:8] - Derived from [7:8] of real exit_qualification
458 *
459 * The other bits are set to 0.
460 */
461 if (!(errcode & PFERR_RSVD_MASK)) {
462 vcpu->arch.exit_qualification &= 0x187;
Paolo Bonzini07805162017-05-11 13:23:29 +0200463 vcpu->arch.exit_qualification |= (pte_access & 0x7) << 3;
Yang Zhang25d92082013-08-06 12:00:32 +0300464 }
465#endif
Avi Kivity6389ee92010-11-29 16:12:30 +0200466 walker->fault.address = addr;
467 walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
Joerg Roedel8df25a32010-09-10 17:30:46 +0200468
Avi Kivity8c28d032010-11-22 17:53:27 +0200469 trace_kvm_mmu_walker_error(walker->fault.error_code);
Shaohua Life5518812007-07-23 14:51:39 +0800470 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800471}
472
Joerg Roedel1e301fe2010-09-10 17:30:47 +0200473static int FNAME(walk_addr)(struct guest_walker *walker,
Xiao Guangrong33770782010-09-28 17:03:14 +0800474 struct kvm_vcpu *vcpu, gva_t addr, u32 access)
Joerg Roedel1e301fe2010-09-10 17:30:47 +0200475{
476 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
Xiao Guangrong33770782010-09-28 17:03:14 +0800477 access);
Joerg Roedel1e301fe2010-09-10 17:30:47 +0200478}
479
Nadav Har'El37406aa2013-08-05 11:07:12 +0300480#if PTTYPE != PTTYPE_EPT
Joerg Roedel6539e732010-09-10 17:30:50 +0200481static int FNAME(walk_addr_nested)(struct guest_walker *walker,
482 struct kvm_vcpu *vcpu, gva_t addr,
Xiao Guangrong33770782010-09-28 17:03:14 +0800483 u32 access)
Joerg Roedel6539e732010-09-10 17:30:50 +0200484{
485 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
Xiao Guangrong33770782010-09-28 17:03:14 +0800486 addr, access);
Joerg Roedel6539e732010-09-10 17:30:50 +0200487}
Nadav Har'El37406aa2013-08-05 11:07:12 +0300488#endif
Joerg Roedel6539e732010-09-10 17:30:50 +0200489
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800490static bool
491FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
492 u64 *spte, pt_element_t gpte, bool no_dirty_log)
493{
494 unsigned pte_access;
495 gfn_t gfn;
Dan Williamsba049e92016-01-15 16:56:11 -0800496 kvm_pfn_t pfn;
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800497
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300498 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800499 return false;
500
501 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
502
503 gfn = gpte_to_gfn(gpte);
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300504 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200505 FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800506 pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
507 no_dirty_log && (pte_access & ACC_WRITE_MASK));
Xiao Guangrong81c52c52012-10-16 20:10:59 +0800508 if (is_error_pfn(pfn))
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800509 return false;
510
511 /*
512 * we call mmu_set_spte() with host_writable = true because
513 * pte_prefetch_gfn_to_pfn always gets a writable pfn.
514 */
Takuya Yoshikawa029499b2015-11-20 17:44:05 +0900515 mmu_set_spte(vcpu, spte, pte_access, 0, PT_PAGE_TABLE_LEVEL, gfn, pfn,
516 true, true);
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800517
518 return true;
519}
520
Xiao Guangrongac3cd032010-06-11 21:28:14 +0800521static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
Xiao Guangrong7c562522011-03-28 10:29:27 +0800522 u64 *spte, const void *pte)
Avi Kivity00284252007-05-01 16:53:31 +0300523{
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800524 pt_element_t gpte = *(const pt_element_t *)pte;
Avi Kivity00284252007-05-01 16:53:31 +0300525
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800526 FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
Avi Kivity00284252007-05-01 16:53:31 +0300527}
528
Avi Kivity39c8c672010-07-13 14:27:08 +0300529static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
530 struct guest_walker *gw, int level)
531{
Avi Kivity39c8c672010-07-13 14:27:08 +0300532 pt_element_t curr_pte;
Xiao Guangrong189be382010-08-22 19:13:33 +0800533 gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
534 u64 mask;
535 int r, index;
Avi Kivity39c8c672010-07-13 14:27:08 +0300536
Xiao Guangrong189be382010-08-22 19:13:33 +0800537 if (level == PT_PAGE_TABLE_LEVEL) {
538 mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
539 base_gpa = pte_gpa & ~mask;
540 index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
541
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200542 r = kvm_vcpu_read_guest_atomic(vcpu, base_gpa,
Xiao Guangrong189be382010-08-22 19:13:33 +0800543 gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
544 curr_pte = gw->prefetch_ptes[index];
545 } else
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200546 r = kvm_vcpu_read_guest_atomic(vcpu, pte_gpa,
Avi Kivity39c8c672010-07-13 14:27:08 +0300547 &curr_pte, sizeof(curr_pte));
Xiao Guangrong189be382010-08-22 19:13:33 +0800548
Avi Kivity39c8c672010-07-13 14:27:08 +0300549 return r || curr_pte != gw->ptes[level - 1];
550}
551
Xiao Guangrong189be382010-08-22 19:13:33 +0800552static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
553 u64 *sptep)
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800554{
555 struct kvm_mmu_page *sp;
Xiao Guangrong189be382010-08-22 19:13:33 +0800556 pt_element_t *gptep = gw->prefetch_ptes;
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800557 u64 *spte;
Xiao Guangrong189be382010-08-22 19:13:33 +0800558 int i;
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800559
560 sp = page_header(__pa(sptep));
561
562 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
563 return;
564
565 if (sp->role.direct)
566 return __direct_pte_prefetch(vcpu, sp, sptep);
567
568 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800569 spte = sp->spt + i;
570
571 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800572 if (spte == sptep)
573 continue;
574
Xiao Guangrongc3707952011-07-12 03:28:04 +0800575 if (is_shadow_present_pte(*spte))
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800576 continue;
577
Xiao Guangrongbd6360c2012-10-16 20:10:12 +0800578 if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800579 break;
Xiao Guangrong957ed9e2010-08-22 19:12:48 +0800580 }
581}
582
Avi Kivity6aa8b732006-12-10 02:21:36 -0800583/*
Avi Kivity6aa8b732006-12-10 02:21:36 -0800584 * Fetch a shadow pte for a specific level in the paging hierarchy.
Xiao Guangrongd4878f22012-10-16 20:08:43 +0800585 * If the guest tries to write a write-protected page, we need to
586 * emulate this operation, return 1 to indicate this case.
Avi Kivity6aa8b732006-12-10 02:21:36 -0800587 */
Xiao Guangrongd4878f22012-10-16 20:08:43 +0800588static int FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
Avi Kivitye7a04c92008-12-25 15:10:50 +0200589 struct guest_walker *gw,
Xiao Guangrongc22885052013-01-08 14:36:04 +0800590 int write_fault, int hlevel,
Dan Williamsba049e92016-01-15 16:56:11 -0800591 kvm_pfn_t pfn, bool map_writable, bool prefault)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800592{
Avi Kivity5991b332010-07-13 14:27:10 +0300593 struct kvm_mmu_page *sp = NULL;
Avi Kivity24157aa2010-07-13 14:27:11 +0300594 struct kvm_shadow_walk_iterator it;
Xiao Guangrongd4878f22012-10-16 20:08:43 +0800595 unsigned direct_access, access = gw->pt_access;
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200596 int top_level, ret;
Avi Kivityac79c972007-01-05 16:36:40 -0800597
Xiao Guangrongb36c7a72011-07-12 03:25:19 +0800598 direct_access = gw->pte_access;
Xiao Guangrong84754cd2010-06-30 16:05:00 +0800599
Avi Kivity5991b332010-07-13 14:27:10 +0300600 top_level = vcpu->arch.mmu.root_level;
601 if (top_level == PT32E_ROOT_LEVEL)
602 top_level = PT32_ROOT_LEVEL;
603 /*
604 * Verify that the top-level gpte is still there. Since the page
605 * is a root page, it is either write protected (and cannot be
606 * changed from now on) or it is invalid (in which case, we don't
607 * really care if it changes underneath us after this point).
608 */
609 if (FNAME(gpte_changed)(vcpu, gw, top_level))
610 goto out_gpte_changed;
611
Marcelo Tosatti37f6a4e2014-01-03 17:09:32 -0200612 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
613 goto out_gpte_changed;
614
Avi Kivity24157aa2010-07-13 14:27:11 +0300615 for (shadow_walk_init(&it, vcpu, addr);
616 shadow_walk_okay(&it) && it.level > gw->level;
617 shadow_walk_next(&it)) {
Avi Kivity0b3c9332010-07-13 14:27:09 +0300618 gfn_t table_gfn;
619
Xiao Guangronga30f47c2011-09-22 16:58:36 +0800620 clear_sp_write_flooding_count(it.sptep);
Avi Kivity24157aa2010-07-13 14:27:11 +0300621 drop_large_spte(vcpu, it.sptep);
Avi Kivitye7a04c92008-12-25 15:10:50 +0200622
Avi Kivity5991b332010-07-13 14:27:10 +0300623 sp = NULL;
Avi Kivity24157aa2010-07-13 14:27:11 +0300624 if (!is_shadow_present_pte(*it.sptep)) {
625 table_gfn = gw->table_gfn[it.level - 2];
626 sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
Takuya Yoshikawabb11c6c2015-11-26 21:16:35 +0900627 false, access);
Avi Kivity5991b332010-07-13 14:27:10 +0300628 }
Avi Kivity0b3c9332010-07-13 14:27:09 +0300629
630 /*
631 * Verify that the gpte in the page we've just write
632 * protected is still there.
633 */
Avi Kivity24157aa2010-07-13 14:27:11 +0300634 if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
Avi Kivity0b3c9332010-07-13 14:27:09 +0300635 goto out_gpte_changed;
Avi Kivitye7a04c92008-12-25 15:10:50 +0200636
Avi Kivity5991b332010-07-13 14:27:10 +0300637 if (sp)
Takuya Yoshikawa98bba232015-11-26 21:14:34 +0900638 link_shadow_page(vcpu, it.sptep, sp);
Avi Kivitye7a04c92008-12-25 15:10:50 +0200639 }
640
Avi Kivity0b3c9332010-07-13 14:27:09 +0300641 for (;
Avi Kivity24157aa2010-07-13 14:27:11 +0300642 shadow_walk_okay(&it) && it.level > hlevel;
643 shadow_walk_next(&it)) {
Avi Kivity0b3c9332010-07-13 14:27:09 +0300644 gfn_t direct_gfn;
645
Xiao Guangronga30f47c2011-09-22 16:58:36 +0800646 clear_sp_write_flooding_count(it.sptep);
Avi Kivity24157aa2010-07-13 14:27:11 +0300647 validate_direct_spte(vcpu, it.sptep, direct_access);
Avi Kivity0b3c9332010-07-13 14:27:09 +0300648
Avi Kivity24157aa2010-07-13 14:27:11 +0300649 drop_large_spte(vcpu, it.sptep);
Avi Kivity0b3c9332010-07-13 14:27:09 +0300650
Avi Kivity24157aa2010-07-13 14:27:11 +0300651 if (is_shadow_present_pte(*it.sptep))
Avi Kivity0b3c9332010-07-13 14:27:09 +0300652 continue;
653
Avi Kivity24157aa2010-07-13 14:27:11 +0300654 direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
Avi Kivity0b3c9332010-07-13 14:27:09 +0300655
Avi Kivity24157aa2010-07-13 14:27:11 +0300656 sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
Takuya Yoshikawabb11c6c2015-11-26 21:16:35 +0900657 true, direct_access);
Takuya Yoshikawa98bba232015-11-26 21:14:34 +0900658 link_shadow_page(vcpu, it.sptep, sp);
Avi Kivity0b3c9332010-07-13 14:27:09 +0300659 }
660
Xiao Guangronga30f47c2011-09-22 16:58:36 +0800661 clear_sp_write_flooding_count(it.sptep);
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200662 ret = mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault,
663 it.level, gw->gfn, pfn, prefault, map_writable);
Xiao Guangrong189be382010-08-22 19:13:33 +0800664 FNAME(pte_prefetch)(vcpu, gw, it.sptep);
Avi Kivity0b3c9332010-07-13 14:27:09 +0300665
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200666 return ret;
Avi Kivity0b3c9332010-07-13 14:27:09 +0300667
668out_gpte_changed:
Avi Kivity0b3c9332010-07-13 14:27:09 +0300669 kvm_release_pfn_clean(pfn);
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200670 return RET_PF_RETRY;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800671}
672
Xiao Guangrong7751bab2013-01-08 14:36:51 +0800673 /*
674 * To see whether the mapped gfn can write its page table in the current
675 * mapping.
676 *
677 * It is the helper function of FNAME(page_fault). When guest uses large page
678 * size to map the writable gfn which is used as current page table, we should
679 * force kvm to use small page size to map it because new shadow page will be
680 * created when kvm establishes shadow page table that stop kvm using large
681 * page size. Do it early can avoid unnecessary #PF and emulation.
682 *
Xiao Guangrong93c05d32013-01-13 23:49:07 +0800683 * @write_fault_to_shadow_pgtable will return true if the fault gfn is
684 * currently used as its page table.
685 *
Xiao Guangrong7751bab2013-01-08 14:36:51 +0800686 * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
687 * since the PDPT is always shadowed, that means, we can not use large page
688 * size to map the gfn which is used as PDPT.
689 */
690static bool
691FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
Xiao Guangrong93c05d32013-01-13 23:49:07 +0800692 struct guest_walker *walker, int user_fault,
693 bool *write_fault_to_shadow_pgtable)
Xiao Guangrong7751bab2013-01-08 14:36:51 +0800694{
695 int level;
696 gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
Xiao Guangrong93c05d32013-01-13 23:49:07 +0800697 bool self_changed = false;
Xiao Guangrong7751bab2013-01-08 14:36:51 +0800698
699 if (!(walker->pte_access & ACC_WRITE_MASK ||
700 (!is_write_protection(vcpu) && !user_fault)))
701 return false;
702
Xiao Guangrong93c05d32013-01-13 23:49:07 +0800703 for (level = walker->level; level <= walker->max_level; level++) {
704 gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];
Xiao Guangrong7751bab2013-01-08 14:36:51 +0800705
Xiao Guangrong93c05d32013-01-13 23:49:07 +0800706 self_changed |= !(gfn & mask);
707 *write_fault_to_shadow_pgtable |= !gfn;
708 }
709
710 return self_changed;
Xiao Guangrong7751bab2013-01-08 14:36:51 +0800711}
712
Avi Kivity6aa8b732006-12-10 02:21:36 -0800713/*
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714 * Page fault handler. There are several causes for a page fault:
715 * - there is no shadow pte for the guest pte
716 * - write access through a shadow pte marked read only so that we can set
717 * the dirty bit
718 * - write access to a shadow pte marked read only so we can update the page
719 * dirty bitmap, when userspace requests it
720 * - mmio access; in this case we will never install a present shadow pte
721 * - normal guest page fault due to the guest pte marked not present, not
722 * writable, or not executable
723 *
Avi Kivitye2dec932007-01-05 16:36:54 -0800724 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
725 * a negative value on error.
Avi Kivity6aa8b732006-12-10 02:21:36 -0800726 */
Gleb Natapov56028d02010-10-17 18:13:42 +0200727static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
Xiao Guangrong78b2c542010-12-07 10:48:06 +0800728 bool prefault)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800729{
730 int write_fault = error_code & PFERR_WRITE_MASK;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800731 int user_fault = error_code & PFERR_USER_MASK;
732 struct guest_walker walker;
Avi Kivitye2dec932007-01-05 16:36:54 -0800733 int r;
Dan Williamsba049e92016-01-15 16:56:11 -0800734 kvm_pfn_t pfn;
Joerg Roedel7e4e4052009-07-27 16:30:46 +0200735 int level = PT_PAGE_TABLE_LEVEL;
Takuya Yoshikawa8c85ac12015-10-19 15:13:29 +0900736 bool force_pt_level = false;
Andrea Arcangelie930bff2008-07-25 16:24:52 +0200737 unsigned long mmu_seq;
Xiao Guangrong93c05d32013-01-13 23:49:07 +0800738 bool map_writable, is_self_change_mapping;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800739
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800740 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
Avi Kivity714b93d2007-01-05 16:36:53 -0800741
Avi Kivitye2dec932007-01-05 16:36:54 -0800742 r = mmu_topup_memory_caches(vcpu);
743 if (r)
744 return r;
Avi Kivity714b93d2007-01-05 16:36:53 -0800745
Avi Kivity6aa8b732006-12-10 02:21:36 -0800746 /*
Takuya Yoshikawae9ee9562016-02-22 17:23:41 +0900747 * If PFEC.RSVD is set, this is a shadow page fault.
748 * The bit needs to be cleared before walking guest page tables.
749 */
750 error_code &= ~PFERR_RSVD_MASK;
751
752 /*
Eddie Donga8b876b2009-03-26 15:28:40 +0800753 * Look up the guest pte for the faulting address.
Avi Kivity6aa8b732006-12-10 02:21:36 -0800754 */
Xiao Guangrong33770782010-09-28 17:03:14 +0800755 r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800756
757 /*
758 * The page is not mapped by the guest. Let the guest handle it.
759 */
Avi Kivity7993ba42007-01-26 00:56:41 -0800760 if (!r) {
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800761 pgprintk("%s: guest page fault\n", __func__);
Xiao Guangronga30f47c2011-09-22 16:58:36 +0800762 if (!prefault)
Xiao Guangrongfb67e142010-12-07 10:35:25 +0800763 inject_page_fault(vcpu, &walker.fault);
Xiao Guangronga30f47c2011-09-22 16:58:36 +0800764
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200765 return RET_PF_RETRY;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800766 }
767
Xiao Guangronge5691a82016-02-24 17:51:12 +0800768 if (page_fault_handle_page_track(vcpu, error_code, walker.gfn)) {
769 shadow_page_table_clear_flood(vcpu, addr);
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200770 return RET_PF_EMULATE;
Xiao Guangronge5691a82016-02-24 17:51:12 +0800771 }
Xiao Guangrong3d0c27a2016-02-24 17:51:11 +0800772
Xiao Guangrong93c05d32013-01-13 23:49:07 +0800773 vcpu->arch.write_fault_to_shadow_pgtable = false;
774
775 is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
776 &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);
777
Takuya Yoshikawa5ed5c5c2015-10-16 17:05:13 +0900778 if (walker.level >= PT_DIRECTORY_LEVEL && !is_self_change_mapping) {
Takuya Yoshikawafd136902015-10-16 17:06:02 +0900779 level = mapping_level(vcpu, walker.gfn, &force_pt_level);
780 if (likely(!force_pt_level)) {
781 level = min(walker.level, level);
Takuya Yoshikawa5ed5c5c2015-10-16 17:05:13 +0900782 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
783 }
784 } else
Takuya Yoshikawacd1872f2015-10-16 17:04:13 +0900785 force_pt_level = true;
Joerg Roedel7e4e4052009-07-27 16:30:46 +0200786
Andrea Arcangelie930bff2008-07-25 16:24:52 +0200787 mmu_seq = vcpu->kvm->mmu_notifier_seq;
Marcelo Tosatti4c2155c2008-09-16 20:54:47 -0300788 smp_rmb();
Gleb Natapovaf585b92010-10-14 11:22:46 +0200789
Xiao Guangrong78b2c542010-12-07 10:48:06 +0800790 if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
Marcelo Tosatti612819c2010-10-22 14:18:18 -0200791 &map_writable))
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200792 return RET_PF_RETRY;
Avi Kivityd7824ff2007-12-30 12:29:05 +0200793
Paolo Bonzini9034e6e2017-08-17 18:36:58 +0200794 if (handle_abnormal_pfn(vcpu, addr, walker.gfn, pfn, walker.pte_access, &r))
Xiao Guangrongd7c55202011-07-12 03:29:38 +0800795 return r;
796
Xiao Guangrongc22885052013-01-08 14:36:04 +0800797 /*
798 * Do not change pte_access if the pfn is a mmio page, otherwise
799 * we will cache the incorrect access into mmio spte.
800 */
801 if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
802 !is_write_protection(vcpu) && !user_fault &&
803 !is_noslot_pfn(pfn)) {
804 walker.pte_access |= ACC_WRITE_MASK;
805 walker.pte_access &= ~ACC_USER_MASK;
806
807 /*
808 * If we converted a user page to a kernel page,
809 * so that the kernel can write to it when cr0.wp=0,
810 * then we should prevent the kernel from executing it
811 * if SMEP is enabled.
812 */
813 if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
814 walker.pte_access &= ~ACC_EXEC_MASK;
815 }
816
Marcelo Tosattiaaee2c92007-12-20 19:18:26 -0500817 spin_lock(&vcpu->kvm->mmu_lock);
Christoffer Dall8ca40a72012-10-14 23:10:18 -0400818 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
Andrea Arcangelie930bff2008-07-25 16:24:52 +0200819 goto out_unlock;
Xiao Guangrongbc32ce22010-08-28 19:22:46 +0800820
Xiao Guangrong0375f7f2011-11-28 20:41:00 +0800821 kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
Wanpeng Li26eeb532017-08-10 16:28:02 -0700822 if (make_mmu_pages_available(vcpu) < 0)
823 goto out_unlock;
Andrea Arcangeli936a5fe2011-01-13 15:46:48 -0800824 if (!force_pt_level)
825 transparent_hugepage_adjust(vcpu, &walker.gfn, &pfn, &level);
Xiao Guangrongc22885052013-01-08 14:36:04 +0800826 r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
Xiao Guangrongd4878f22012-10-16 20:08:43 +0800827 level, pfn, map_writable, prefault);
Avi Kivity1165f5f2007-04-19 17:27:43 +0300828 ++vcpu->stat.pf_fixed;
Xiao Guangrong0375f7f2011-11-28 20:41:00 +0800829 kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
Marcelo Tosattiaaee2c92007-12-20 19:18:26 -0500830 spin_unlock(&vcpu->kvm->mmu_lock);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800831
Xiao Guangrongd4878f22012-10-16 20:08:43 +0800832 return r;
Andrea Arcangelie930bff2008-07-25 16:24:52 +0200833
834out_unlock:
835 spin_unlock(&vcpu->kvm->mmu_lock);
836 kvm_release_pfn_clean(pfn);
Paolo Bonzini9b8ebbd2017-08-17 15:03:32 +0200837 return RET_PF_RETRY;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800838}
839
Xiao Guangrong505aef82011-09-22 16:56:06 +0800840static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
841{
842 int offset = 0;
843
Davidlohr Buesof71fa312012-04-18 12:24:29 +0200844 WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
Xiao Guangrong505aef82011-09-22 16:56:06 +0800845
846 if (PTTYPE == 32)
847 offset = sp->role.quadrant << PT64_LEVEL_BITS;
848
849 return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
850}
851
Marcelo Tosattia7052892008-09-23 13:18:35 -0300852static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
853{
Avi Kivitya4619302008-12-25 15:19:00 +0200854 struct kvm_shadow_walk_iterator iterator;
Xiao Guangrongf78978a2010-05-15 18:53:35 +0800855 struct kvm_mmu_page *sp;
Avi Kivitya4619302008-12-25 15:19:00 +0200856 int level;
857 u64 *sptep;
Marcelo Tosattia7052892008-09-23 13:18:35 -0300858
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800859 vcpu_clear_mmio_info(vcpu, gva);
860
Xiao Guangrongf57f2ef2011-09-22 16:56:39 +0800861 /*
862 * No need to check return value here, rmap_can_add() can
863 * help us to skip pte prefetch later.
864 */
865 mmu_topup_memory_caches(vcpu);
Avi Kivitya4619302008-12-25 15:19:00 +0200866
Marcelo Tosatti37f6a4e2014-01-03 17:09:32 -0200867 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
868 WARN_ON(1);
869 return;
870 }
871
Xiao Guangrongf57f2ef2011-09-22 16:56:39 +0800872 spin_lock(&vcpu->kvm->mmu_lock);
Avi Kivitya4619302008-12-25 15:19:00 +0200873 for_each_shadow_entry(vcpu, gva, iterator) {
874 level = iterator.level;
875 sptep = iterator.sptep;
876
Xiao Guangrongf78978a2010-05-15 18:53:35 +0800877 sp = page_header(__pa(sptep));
Xiao Guangrong884a0ff2010-04-28 11:55:15 +0800878 if (is_last_spte(*sptep, level)) {
Xiao Guangrongf57f2ef2011-09-22 16:56:39 +0800879 pt_element_t gpte;
880 gpa_t pte_gpa;
881
Xiao Guangrongf78978a2010-05-15 18:53:35 +0800882 if (!sp->unsync)
883 break;
884
Xiao Guangrong505aef82011-09-22 16:56:06 +0800885 pte_gpa = FNAME(get_level1_sp_gpa)(sp);
Avi Kivity08e850c2010-03-15 13:59:57 +0200886 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
Avi Kivitya4619302008-12-25 15:19:00 +0200887
Xiao Guangrong505aef82011-09-22 16:56:06 +0800888 if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
889 kvm_flush_remote_tlbs(vcpu->kvm);
Xiao Guangrongf57f2ef2011-09-22 16:56:39 +0800890
891 if (!rmap_can_add(vcpu))
892 break;
893
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200894 if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
895 sizeof(pt_element_t)))
Xiao Guangrongf57f2ef2011-09-22 16:56:39 +0800896 break;
897
898 FNAME(update_pte)(vcpu, sp, sptep, &gpte);
Avi Kivitya4619302008-12-25 15:19:00 +0200899 }
900
Xiao Guangrongf78978a2010-05-15 18:53:35 +0800901 if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
Avi Kivitya4619302008-12-25 15:19:00 +0200902 break;
903 }
Marcelo Tosattiad218f82008-12-01 22:32:05 -0200904 spin_unlock(&vcpu->kvm->mmu_lock);
Marcelo Tosattia7052892008-09-23 13:18:35 -0300905}
906
Gleb Natapov1871c602010-02-10 14:21:32 +0200907static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
Avi Kivityab9ae312010-11-22 17:53:26 +0200908 struct x86_exception *exception)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800909{
910 struct guest_walker walker;
Avi Kivitye119d112007-02-12 00:54:36 -0800911 gpa_t gpa = UNMAPPED_GVA;
912 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800913
Xiao Guangrong33770782010-09-28 17:03:14 +0800914 r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915
Avi Kivitye119d112007-02-12 00:54:36 -0800916 if (r) {
Avi Kivity1755fbc2007-11-21 14:44:45 +0200917 gpa = gfn_to_gpa(walker.gfn);
Avi Kivitye119d112007-02-12 00:54:36 -0800918 gpa |= vaddr & ~PAGE_MASK;
Avi Kivity8c28d032010-11-22 17:53:27 +0200919 } else if (exception)
920 *exception = walker.fault;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800921
922 return gpa;
923}
924
Nadav Har'El37406aa2013-08-05 11:07:12 +0300925#if PTTYPE != PTTYPE_EPT
Joerg Roedel6539e732010-09-10 17:30:50 +0200926static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
Avi Kivityab9ae312010-11-22 17:53:26 +0200927 u32 access,
928 struct x86_exception *exception)
Joerg Roedel6539e732010-09-10 17:30:50 +0200929{
930 struct guest_walker walker;
931 gpa_t gpa = UNMAPPED_GVA;
932 int r;
933
Xiao Guangrong33770782010-09-28 17:03:14 +0800934 r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
Joerg Roedel6539e732010-09-10 17:30:50 +0200935
936 if (r) {
937 gpa = gfn_to_gpa(walker.gfn);
938 gpa |= vaddr & ~PAGE_MASK;
Avi Kivity8c28d032010-11-22 17:53:27 +0200939 } else if (exception)
940 *exception = walker.fault;
Joerg Roedel6539e732010-09-10 17:30:50 +0200941
942 return gpa;
943}
Nadav Har'El37406aa2013-08-05 11:07:12 +0300944#endif
Joerg Roedel6539e732010-09-10 17:30:50 +0200945
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300946/*
947 * Using the cached information from sp->gfns is safe because:
948 * - The spte has a reference to the struct page, so the pfn for a given gfn
949 * can't change unless all sptes pointing to it are nuked first.
Xiao Guangronga4ee1ca2010-11-23 11:13:00 +0800950 *
951 * Note:
952 * We should flush all tlbs if spte is dropped even though guest is
953 * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
954 * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
955 * used by guest then tlbs are not flushed, so guest is allowed to access the
956 * freed pages.
Xiao Guangronga086f6a2014-04-17 17:06:12 +0800957 * And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300958 */
Xiao Guangronga4a8e6f2010-11-19 17:04:03 +0800959static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300960{
Xiao Guangrong505aef82011-09-22 16:56:06 +0800961 int i, nr_present = 0;
Lai Jiangshan9bdbba12010-11-19 17:03:22 +0800962 bool host_writable;
Gui Jianfeng51fb60d2010-04-16 17:16:40 +0800963 gpa_t first_pte_gpa;
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300964
Lai Jiangshan2032a932010-05-26 16:49:59 +0800965 /* direct kvm_mmu_page can not be unsync. */
966 BUG_ON(sp->role.direct);
967
Xiao Guangrong505aef82011-09-22 16:56:06 +0800968 first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
Gui Jianfeng51fb60d2010-04-16 17:16:40 +0800969
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300970 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
971 unsigned pte_access;
972 pt_element_t gpte;
973 gpa_t pte_gpa;
Xiao Guangrongf55c3f42010-05-13 10:08:08 +0800974 gfn_t gfn;
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300975
Xiao Guangrongce88dec2011-07-12 03:33:44 +0800976 if (!sp->spt[i])
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300977 continue;
978
Gui Jianfeng51fb60d2010-04-16 17:16:40 +0800979 pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300980
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200981 if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
982 sizeof(pt_element_t)))
Paolo Bonzini1f50f1b2016-02-24 11:07:14 +0100983 return 0;
Marcelo Tosattie8bc2172008-09-23 13:18:33 -0300984
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300985 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
Lan Tianyu7bfdf212016-03-13 11:10:27 +0800986 /*
987 * Update spte before increasing tlbs_dirty to make
988 * sure no tlb flush is lost after spte is zapped; see
989 * the comments in kvm_flush_remote_tlbs().
990 */
991 smp_wmb();
Xiao Guangronga086f6a2014-04-17 17:06:12 +0800992 vcpu->kvm->tlbs_dirty++;
Xiao Guangrong407c61c2010-11-23 11:08:42 +0800993 continue;
994 }
995
Xiao Guangrongce88dec2011-07-12 03:33:44 +0800996 gfn = gpte_to_gfn(gpte);
997 pte_access = sp->role.access;
Nadav Har'El0ad805a2013-08-05 11:07:09 +0300998 pte_access &= FNAME(gpte_access)(vcpu, gpte);
Paolo Bonzini86407bc2017-03-30 11:55:29 +0200999 FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08001000
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02001001 if (sync_mmio_spte(vcpu, &sp->spt[i], gfn, pte_access,
Xiao Guangrongf2fd1252013-06-07 16:51:24 +08001002 &nr_present))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08001003 continue;
1004
Xiao Guangrong407c61c2010-11-23 11:08:42 +08001005 if (gfn != sp->gfns[i]) {
Xiao Guangrongc3707952011-07-12 03:28:04 +08001006 drop_spte(vcpu->kvm, &sp->spt[i]);
Lan Tianyu7bfdf212016-03-13 11:10:27 +08001007 /*
1008 * The same as above where we are doing
1009 * prefetch_invalid_gpte().
1010 */
1011 smp_wmb();
Xiao Guangronga086f6a2014-04-17 17:06:12 +08001012 vcpu->kvm->tlbs_dirty++;
Marcelo Tosattie8bc2172008-09-23 13:18:33 -03001013 continue;
1014 }
1015
1016 nr_present++;
Xiao Guangrongce88dec2011-07-12 03:33:44 +08001017
Xiao Guangrongf8e453b2010-12-23 16:09:29 +08001018 host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;
1019
Xiao Guangrongc22885052013-01-08 14:36:04 +08001020 set_spte(vcpu, &sp->spt[i], pte_access,
Xiao Guangrong640d9b02011-07-12 03:24:39 +08001021 PT_PAGE_TABLE_LEVEL, gfn,
Izik Eidus14032832009-09-23 21:47:17 +03001022 spte_to_pfn(sp->spt[i]), true, false,
Lai Jiangshan9bdbba12010-11-19 17:03:22 +08001023 host_writable);
Marcelo Tosattie8bc2172008-09-23 13:18:33 -03001024 }
1025
Paolo Bonzini1f50f1b2016-02-24 11:07:14 +01001026 return nr_present;
Marcelo Tosattie8bc2172008-09-23 13:18:33 -03001027}
1028
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029#undef pt_element_t
1030#undef guest_walker
1031#undef FNAME
1032#undef PT_BASE_ADDR_MASK
1033#undef PT_INDEX
Joerg Roedele04da982009-07-27 16:30:45 +02001034#undef PT_LVL_ADDR_MASK
1035#undef PT_LVL_OFFSET_MASK
Avi Kivityc7addb92007-09-16 18:58:32 +02001036#undef PT_LEVEL_BITS
Avi Kivitycea0f0e2007-01-05 16:36:43 -08001037#undef PT_MAX_FULL_LEVELS
Avi Kivity5fb07dd2007-11-21 12:35:07 +02001038#undef gpte_to_gfn
Joerg Roedele04da982009-07-27 16:30:45 +02001039#undef gpte_to_gfn_lvl
Marcelo Tosattib3e4e632007-12-07 07:56:58 -05001040#undef CMPXCHG
Gleb Natapovd8089ba2013-08-05 11:07:10 +03001041#undef PT_GUEST_ACCESSED_MASK
1042#undef PT_GUEST_DIRTY_MASK
1043#undef PT_GUEST_DIRTY_SHIFT
1044#undef PT_GUEST_ACCESSED_SHIFT
Paolo Bonzini86407bc2017-03-30 11:55:29 +02001045#undef PT_HAVE_ACCESSED_DIRTY