blob: 131668f8599c7282de8f113cf8e0a61cffaedf23 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010023#include <linux/static_key.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000025#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010026#include <linux/list.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010027#include <linux/jump_label.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050028
Marc Zyngier50926d82016-05-28 11:27:11 +010029#define VGIC_V3_MAX_CPUS 255
30#define VGIC_V2_MAX_CPUS 8
31#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050032#define VGIC_NR_SGIS 16
33#define VGIC_NR_PPIS 16
34#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010035#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
36#define VGIC_MAX_SPI 1019
37#define VGIC_MAX_RESERVED 1023
38#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000039#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010040
Christoffer Dall3cba4af2017-05-02 20:11:49 +020041#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
42
Marc Zyngier1a9b1302013-06-21 11:57:56 +010043enum vgic_type {
44 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010045 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010046};
47
Marc Zyngier50926d82016-05-28 11:27:11 +010048/* same for all guests, as depending only on the _host's_ GIC model */
49struct vgic_global {
50 /* type of the host GIC */
51 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010052
Marc Zyngierca85f622013-06-18 19:17:28 +010053 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010054 phys_addr_t vcpu_base;
55
Marc Zyngierbf8feb32016-09-06 09:28:46 +010056 /* GICV mapping */
57 void __iomem *vcpu_base_va;
58
Marc Zyngier50926d82016-05-28 11:27:11 +010059 /* virtual control interface mapping */
60 void __iomem *vctrl_base;
61
62 /* Number of implemented list registers */
63 int nr_lr;
64
65 /* Maintenance IRQ number */
66 unsigned int maint_irq;
67
68 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
69 int max_gic_vcpus;
70
Andre Przywarab5d84ff62014-06-03 10:26:03 +020071 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010072 bool can_emulate_gicv2;
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010073
74 /* GIC system register CPU interface */
75 struct static_key_false gicv3_cpuif;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +053076
77 u32 ich_vtr_el2;
Marc Zyngierca85f622013-06-18 19:17:28 +010078};
79
Marc Zyngier50926d82016-05-28 11:27:11 +010080extern struct vgic_global kvm_vgic_global_state;
81
82#define VGIC_V2_MAX_LRS (1 << 6)
83#define VGIC_V3_MAX_LRS 16
84#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
85
86enum vgic_irq_config {
87 VGIC_CONFIG_EDGE = 0,
88 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020089};
90
Marc Zyngier50926d82016-05-28 11:27:11 +010091struct vgic_irq {
92 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +010093 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +010094 struct list_head ap_list;
95
96 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
97 * SPIs and LPIs: The VCPU whose ap_list
98 * this is queued on.
99 */
100
101 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
102 * be sent to, as a result of the
103 * targets reg (v2) or the
104 * affinity reg (v3).
105 */
106
107 u32 intid; /* Guest visible INTID */
Marc Zyngier50926d82016-05-28 11:27:11 +0100108 bool line_level; /* Level only */
Christoffer Dall8694e4d2017-01-23 14:07:18 +0100109 bool pending_latch; /* The pending latch state used to calculate
110 * the pending state for both level
111 * and edge triggered IRQs. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100112 bool active; /* not used for LPIs */
113 bool enabled;
114 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100115 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100116 u32 hwintid; /* HW INTID number */
117 union {
118 u8 targets; /* GICv2 target VCPUs mask */
119 u32 mpidr; /* GICv3 target VCPU */
120 };
121 u8 source; /* GICv2 SGIs only */
122 u8 priority;
123 enum vgic_irq_config config; /* Level or edge */
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200124
125 void *owner; /* Opaque pointer to reserve an interrupt
126 for in-kernel devices. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100127};
128
129struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100130struct vgic_its;
131
132enum iodev_type {
133 IODEV_CPUIF,
134 IODEV_DIST,
135 IODEV_REDIST,
136 IODEV_ITS
137};
Marc Zyngier50926d82016-05-28 11:27:11 +0100138
Andre Przywara6777f772015-03-26 14:39:34 +0000139struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100140 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100141 union {
142 struct kvm_vcpu *redist_vcpu;
143 struct vgic_its *its;
144 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100145 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100146 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100147 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000148 struct kvm_io_device dev;
149};
150
Andre Przywara59c5ab42016-07-15 12:43:30 +0100151struct vgic_its {
152 /* The base address of the ITS control register frame */
153 gpa_t vgic_its_base;
154
155 bool enabled;
156 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100157 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100158
159 /* These registers correspond to GITS_BASER{0,1} */
160 u64 baser_device_table;
161 u64 baser_coll_table;
162
163 /* Protects the command queue */
164 struct mutex cmd_lock;
165 u64 cbaser;
166 u32 creadr;
167 u32 cwriter;
168
Eric Auger71afe472017-04-13 09:06:20 +0200169 /* migration ABI revision in use */
170 u32 abi_rev;
171
Andre Przywara424c3382016-07-15 12:43:32 +0100172 /* Protects the device and collection lists */
173 struct mutex its_lock;
174 struct list_head device_list;
175 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100176};
177
Christoffer Dall10f92c42017-01-17 23:09:13 +0100178struct vgic_state_iter;
179
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500180struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100181 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500182 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100183 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500184
Andre Przywara598921362014-06-03 09:33:10 +0200185 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
186 u32 vgic_model;
187
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100188 /* Do injected MSIs require an additional device ID? */
189 bool msis_require_devid;
190
Marc Zyngier50926d82016-05-28 11:27:11 +0100191 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100192
Marc Zyngier50926d82016-05-28 11:27:11 +0100193 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500194 /* Virtual control interface mapping */
195 void __iomem *vctrl_base;
196
Marc Zyngier50926d82016-05-28 11:27:11 +0100197 /* base addresses in guest physical address space: */
198 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200199 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100200 /* either a GICv2 CPU interface */
201 gpa_t vgic_cpu_base;
202 /* or a number of GICv3 redistributor regions */
203 gpa_t vgic_redist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200204 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500205
Marc Zyngier50926d82016-05-28 11:27:11 +0100206 /* distributor enabled */
207 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500208
Marc Zyngier50926d82016-05-28 11:27:11 +0100209 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500210
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000211 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100212
Andre Przywara1085fdc2016-07-15 12:43:31 +0100213 bool has_its;
214
Andre Przywara0aa1de52016-07-15 12:43:29 +0100215 /*
216 * Contains the attributes and gpa of the LPI configuration table.
217 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
218 * one address across all redistributors.
219 * GICv3 spec: 6.1.2 "LPI Configuration tables"
220 */
221 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100222
223 /* Protects the lpi_list and the count value below. */
224 spinlock_t lpi_list_lock;
225 struct list_head lpi_list_head;
226 int lpi_list_count;
Christoffer Dall10f92c42017-01-17 23:09:13 +0100227
228 /* used by vgic-debug */
229 struct vgic_state_iter *iter;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500230};
231
Marc Zyngiereede8212013-05-30 10:20:36 +0100232struct vgic_v2_cpu_if {
233 u32 vgic_hcr;
234 u32 vgic_vmcr;
Christoffer Dall2df36a52014-09-28 16:04:26 +0200235 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100236 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000237 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100238};
239
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100240struct vgic_v3_cpu_if {
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100241 u32 vgic_hcr;
242 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200243 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100244 u32 vgic_elrsr; /* Saved only */
245 u32 vgic_ap0r[4];
246 u32 vgic_ap1r[4];
247 u64 vgic_lr[VGIC_V3_MAX_LRS];
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100248};
249
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500250struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500251 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100252 union {
253 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100254 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100255 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100256
Marc Zyngier50926d82016-05-28 11:27:11 +0100257 unsigned int used_lrs;
258 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000259
Marc Zyngier50926d82016-05-28 11:27:11 +0100260 spinlock_t ap_list_lock; /* Protects the ap_list */
261
262 /*
263 * List of IRQs that this VCPU should consider because they are either
264 * Active or Pending (hence the name; AP list), or because they recently
265 * were one of the two and need to be migrated off this list to another
266 * VCPU.
267 */
268 struct list_head ap_list_head;
269
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100270 /*
271 * Members below are used with GICv3 emulation only and represent
272 * parts of the redistributor.
273 */
274 struct vgic_io_device rd_iodev;
275 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100276
277 /* Contains the attributes and gpa of the LPI pending tables. */
278 u64 pendbaser;
279
280 bool lpis_enabled;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530281
282 /* Cache guest priority bits */
283 u32 num_pri_bits;
284
285 /* Cache guest interrupt ID bits */
286 u32 num_id_bits;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500287};
288
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100289extern struct static_key_false vgic_v2_cpuif_trap;
290
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700291int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100292void kvm_vgic_early_init(struct kvm *kvm);
Christoffer Dall1aab6f42017-05-08 12:30:24 +0200293int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
Andre Przywara598921362014-06-03 09:33:10 +0200294int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100295void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100296void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100297void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100298int kvm_vgic_map_resources(struct kvm *kvm);
299int kvm_vgic_hyp_init(void);
Christoffer Dall5b0d2cc2017-03-18 13:56:56 +0100300void kvm_vgic_init_cpu_hardware(void);
Marc Zyngier50926d82016-05-28 11:27:11 +0100301
302int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Christoffer Dallcb3f0ad2017-05-16 12:41:18 +0200303 bool level, void *owner);
Marc Zyngier50926d82016-05-28 11:27:11 +0100304int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100305int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100306bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500307
Marc Zyngier50926d82016-05-28 11:27:11 +0100308int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
309
Christoffer Dall328e5662016-03-24 11:21:04 +0100310void kvm_vgic_load(struct kvm_vcpu *vcpu);
311void kvm_vgic_put(struct kvm_vcpu *vcpu);
312
Marc Zyngierf982cf42014-05-15 10:03:25 +0100313#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100314#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100315#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700316#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100317 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500318
Marc Zyngier50926d82016-05-28 11:27:11 +0100319bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
320void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
321void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
322
Marc Zyngier50926d82016-05-28 11:27:11 +0100323void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier8f186d52014-02-04 18:13:03 +0000324
Marc Zyngier50926d82016-05-28 11:27:11 +0100325/**
326 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
327 *
328 * The host's GIC naturally limits the maximum amount of VCPUs a guest
329 * can use.
330 */
331static inline int kvm_vgic_get_max_vcpus(void)
332{
333 return kvm_vgic_global_state.max_gic_vcpus;
334}
335
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100336int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
337
Eric Auger180ae7b2016-07-22 16:20:41 +0000338/**
339 * kvm_vgic_setup_default_irq_routing:
340 * Setup a default flat gsi routing table mapping all SPIs
341 */
342int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
343
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200344int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
345
Marc Zyngier50926d82016-05-28 11:27:11 +0100346#endif /* __KVM_ARM_VGIC_H */