blob: 9a024f899dd40a040ccede1571e1e2919e61bea9 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020020#include <linux/kernel.h>
21#include <linux/pagemap.h>
22#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000023#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020024#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020027#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020028
Daniel Vetterf51b7662010-04-14 00:29:52 +020029/*
30 * If we have Intel graphics, we're not going to have anything other than
31 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070032 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020033 * Only newer chipsets need to bother with this, of course.
34 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070035#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020036#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020037#else
38#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020039#endif
40
Daniel Vetter1a997ff2010-09-08 21:18:53 +020041struct intel_gtt_driver {
42 unsigned int gen : 8;
43 unsigned int is_g33 : 1;
44 unsigned int is_pineview : 1;
45 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000046 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020047 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020048 /* Chipset specific GTT setup */
49 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020050 /* This should undo anything done in ->setup() save the unmapping
51 * of the mmio register file, that's done in the generic code. */
52 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020053 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
54 /* Flags is a more or less chipset specific opaque value.
55 * For chipsets that need to support old ums (non-gem) code, this
56 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020057 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020058 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020059};
60
Daniel Vetterf51b7662010-04-14 00:29:52 +020061static struct _intel_private {
Daniel Vetter1a997ff2010-09-08 21:18:53 +020062 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020063 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020064 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 u8 __iomem *registers;
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -070066 phys_addr_t gtt_phys_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020067 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020068 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000069 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020070 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000071 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010072 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020073 struct resource ifp_resource;
74 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020075 struct page *scratch_page;
Ben Widawsky9c61a322013-01-18 12:30:32 -080076 phys_addr_t scratch_page_dma;
Daniel Vetter14be93d2012-06-08 15:55:40 +020077 int refcount;
Ben Widawsky8d2e6302013-01-18 12:30:33 -080078 /* Whether i915 needs to use the dmar apis or not. */
79 unsigned int needs_dmar : 1;
Ben Widawskye5c65372013-01-18 12:30:34 -080080 phys_addr_t gma_bus_addr;
Ben Widawskya54c0c22013-01-24 14:45:00 -080081 /* Size of memory reserved for graphics by the BIOS */
82 unsigned int stolen_size;
83 /* Total number of gtt entries. */
84 unsigned int gtt_total_entries;
85 /* Part of the gtt that is mappable by the cpu, for those chips where
86 * this is not the full gtt. */
87 unsigned int gtt_mappable_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020088} intel_private;
89
Daniel Vetter1a997ff2010-09-08 21:18:53 +020090#define INTEL_GTT_GEN intel_private.driver->gen
91#define IS_G33 intel_private.driver->is_g33
92#define IS_PINEVIEW intel_private.driver->is_pineview
93#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000094#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020095
Ville Syrjälä00fe6392013-11-05 14:00:08 +020096#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +010097static int intel_gtt_map_memory(struct page **pages,
98 unsigned int num_entries,
99 struct sg_table *st)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200100{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101 struct scatterlist *sg;
102 int i;
103
Daniel Vetter40807752010-11-06 11:18:58 +0100104 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200105
Chris Wilson9da3da62012-06-01 15:20:22 +0100106 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100107 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200108
Chris Wilson9da3da62012-06-01 15:20:22 +0100109 for_each_sg(st->sgl, sg, num_entries, i)
Daniel Vetter40807752010-11-06 11:18:58 +0100110 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200111
Chris Wilson9da3da62012-06-01 15:20:22 +0100112 if (!pci_map_sg(intel_private.pcidev,
113 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
Chris Wilson831cd442010-07-24 18:29:37 +0100114 goto err;
115
Daniel Vetterf51b7662010-04-14 00:29:52 +0200116 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100117
118err:
Chris Wilson9da3da62012-06-01 15:20:22 +0100119 sg_free_table(st);
Chris Wilson831cd442010-07-24 18:29:37 +0100120 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200121}
122
Chris Wilson9da3da62012-06-01 15:20:22 +0100123static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200124{
Daniel Vetter40807752010-11-06 11:18:58 +0100125 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200126 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
127
Daniel Vetter40807752010-11-06 11:18:58 +0100128 pci_unmap_sg(intel_private.pcidev, sg_list,
129 num_sg, PCI_DMA_BIDIRECTIONAL);
130
131 st.sgl = sg_list;
132 st.orig_nents = st.nents = num_sg;
133
134 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200135}
136
Daniel Vetterffdd7512010-08-27 17:51:29 +0200137static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200138{
139 return;
140}
141
142/* Exists to support ARGB cursors */
143static struct page *i8xx_alloc_pages(void)
144{
145 struct page *page;
146
147 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
148 if (page == NULL)
149 return NULL;
150
151 if (set_pages_uc(page, 4) < 0) {
152 set_pages_wb(page, 4);
153 __free_pages(page, 2);
154 return NULL;
155 }
156 get_page(page);
157 atomic_inc(&agp_bridge->current_memory_agp);
158 return page;
159}
160
161static void i8xx_destroy_pages(struct page *page)
162{
163 if (page == NULL)
164 return;
165
166 set_pages_wb(page, 4);
167 put_page(page);
168 __free_pages(page, 2);
169 atomic_dec(&agp_bridge->current_memory_agp);
170}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200171#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200172
Daniel Vetter820647b2010-11-05 13:30:14 +0100173#define I810_GTT_ORDER 4
174static int i810_setup(void)
175{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700176 phys_addr_t reg_addr;
Daniel Vetter820647b2010-11-05 13:30:14 +0100177 char *gtt_table;
178
179 /* i81x does not preallocate the gtt. It's always 64kb in size. */
180 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
181 if (gtt_table == NULL)
182 return -ENOMEM;
183 intel_private.i81x_gtt_table = gtt_table;
184
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700185 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter820647b2010-11-05 13:30:14 +0100186
187 intel_private.registers = ioremap(reg_addr, KB(64));
188 if (!intel_private.registers)
189 return -ENOMEM;
190
191 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
192 intel_private.registers+I810_PGETBL_CTL);
193
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700194 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter820647b2010-11-05 13:30:14 +0100195
196 if ((readl(intel_private.registers+I810_DRAM_CTL)
197 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
198 dev_info(&intel_private.pcidev->dev,
199 "detected 4MB dedicated video ram\n");
200 intel_private.num_dcache_entries = 1024;
201 }
202
203 return 0;
204}
205
206static void i810_cleanup(void)
207{
208 writel(0, intel_private.registers+I810_PGETBL_CTL);
209 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
210}
211
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200212#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterff268602010-11-05 15:43:35 +0100213static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
214 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200215{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200216 int i;
217
Daniel Vetterff268602010-11-05 15:43:35 +0100218 if ((pg_start + mem->page_count)
219 > intel_private.num_dcache_entries)
220 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100221
Daniel Vetterff268602010-11-05 15:43:35 +0100222 if (!mem->is_flushed)
223 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100224
Daniel Vetterff268602010-11-05 15:43:35 +0100225 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
226 dma_addr_t addr = i << PAGE_SHIFT;
227 intel_private.driver->write_entry(addr,
228 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200229 }
Daniel Vetterff268602010-11-05 15:43:35 +0100230 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200231
Daniel Vetterff268602010-11-05 15:43:35 +0100232 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200233}
234
235/*
236 * The i810/i830 requires a physical address to program its mouse
237 * pointer into hardware.
238 * However the Xserver still writes to it through the agp aperture.
239 */
240static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
241{
242 struct agp_memory *new;
243 struct page *page;
244
245 switch (pg_count) {
246 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
247 break;
248 case 4:
249 /* kludge to get 4 physical pages for ARGB cursor */
250 page = i8xx_alloc_pages();
251 break;
252 default:
253 return NULL;
254 }
255
256 if (page == NULL)
257 return NULL;
258
259 new = agp_create_memory(pg_count);
260 if (new == NULL)
261 return NULL;
262
263 new->pages[0] = page;
264 if (pg_count == 4) {
265 /* kludge to get 4 physical pages for ARGB cursor */
266 new->pages[1] = new->pages[0] + 1;
267 new->pages[2] = new->pages[1] + 1;
268 new->pages[3] = new->pages[2] + 1;
269 }
270 new->page_count = pg_count;
271 new->num_scratch_pages = pg_count;
272 new->type = AGP_PHYS_MEMORY;
273 new->physical = page_to_phys(new->pages[0]);
274 return new;
275}
276
Daniel Vetterf51b7662010-04-14 00:29:52 +0200277static void intel_i810_free_by_type(struct agp_memory *curr)
278{
279 agp_free_key(curr->key);
280 if (curr->type == AGP_PHYS_MEMORY) {
281 if (curr->page_count == 4)
282 i8xx_destroy_pages(curr->pages[0]);
283 else {
284 agp_bridge->driver->agp_destroy_page(curr->pages[0],
285 AGP_PAGE_DESTROY_UNMAP);
286 agp_bridge->driver->agp_destroy_page(curr->pages[0],
287 AGP_PAGE_DESTROY_FREE);
288 }
289 agp_free_page_array(curr);
290 }
291 kfree(curr);
292}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200293#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200294
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200295static int intel_gtt_setup_scratch_page(void)
296{
297 struct page *page;
298 dma_addr_t dma_addr;
299
300 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
301 if (page == NULL)
302 return -ENOMEM;
303 get_page(page);
304 set_pages_uc(page, 1);
305
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800306 if (intel_private.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200307 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
308 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
309 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
310 return -EINVAL;
311
Ben Widawsky9c61a322013-01-18 12:30:32 -0800312 intel_private.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200313 } else
Ben Widawsky9c61a322013-01-18 12:30:32 -0800314 intel_private.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200315
316 intel_private.scratch_page = page;
317
318 return 0;
319}
320
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100321static void i810_write_entry(dma_addr_t addr, unsigned int entry,
322 unsigned int flags)
323{
324 u32 pte_flags = I810_PTE_VALID;
325
326 switch (flags) {
327 case AGP_DCACHE_MEMORY:
328 pte_flags |= I810_PTE_LOCAL;
329 break;
330 case AGP_USER_CACHED_MEMORY:
331 pte_flags |= I830_PTE_SYSTEM_CACHED;
332 break;
333 }
334
335 writel(addr | pte_flags, intel_private.gtt + entry);
336}
337
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000338static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100339 {32, 8192, 3},
340 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200341 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200342 {256, 65536, 6},
343 {512, 131072, 7},
344};
345
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000346static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200347{
348 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200349 u8 rdct;
350 int local = 0;
351 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200352 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200353
Daniel Vetter820647b2010-11-05 13:30:14 +0100354 if (INTEL_GTT_GEN == 1)
355 return 0; /* no stolen mem on i81x */
356
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200357 pci_read_config_word(intel_private.bridge_dev,
358 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200359
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200360 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
361 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200362 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
363 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200364 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200365 break;
366 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200367 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200368 break;
369 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200370 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200371 break;
372 case I830_GMCH_GMS_LOCAL:
373 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200374 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200375 MB(ddt[I830_RDRAM_DDT(rdct)]);
376 local = 1;
377 break;
378 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200379 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200380 break;
381 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200382 } else {
383 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
384 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200385 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200386 break;
387 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200388 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200389 break;
390 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200391 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200392 break;
393 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200394 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200395 break;
396 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200397 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200398 break;
399 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200400 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200401 break;
402 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200403 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200404 break;
405 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200406 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200407 break;
408 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200409 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200410 break;
411 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200412 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200413 break;
414 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200415 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200416 break;
417 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200418 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200419 break;
420 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200421 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200422 break;
423 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200424 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200425 break;
426 }
427 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200428
Chris Wilson1b6064d2010-11-23 12:33:54 +0000429 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200430 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200431 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200432 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200433 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200434 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200435 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200436 }
437
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000438 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200439}
440
Daniel Vetter20172842010-09-24 18:25:59 +0200441static void i965_adjust_pgetbl_size(unsigned int size_flag)
442{
443 u32 pgetbl_ctl, pgetbl_ctl2;
444
445 /* ensure that ppgtt is disabled */
446 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
447 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
448 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
449
450 /* write the new ggtt size */
451 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
452 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
453 pgetbl_ctl |= size_flag;
454 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
455}
456
457static unsigned int i965_gtt_total_entries(void)
458{
459 int size;
460 u32 pgetbl_ctl;
461 u16 gmch_ctl;
462
463 pci_read_config_word(intel_private.bridge_dev,
464 I830_GMCH_CTRL, &gmch_ctl);
465
466 if (INTEL_GTT_GEN == 5) {
467 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
468 case G4x_GMCH_SIZE_1M:
469 case G4x_GMCH_SIZE_VT_1M:
470 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
471 break;
472 case G4x_GMCH_SIZE_VT_1_5M:
473 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
474 break;
475 case G4x_GMCH_SIZE_2M:
476 case G4x_GMCH_SIZE_VT_2M:
477 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
478 break;
479 }
480 }
481
482 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
483
484 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
485 case I965_PGETBL_SIZE_128KB:
486 size = KB(128);
487 break;
488 case I965_PGETBL_SIZE_256KB:
489 size = KB(256);
490 break;
491 case I965_PGETBL_SIZE_512KB:
492 size = KB(512);
493 break;
494 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
495 case I965_PGETBL_SIZE_1MB:
496 size = KB(1024);
497 break;
498 case I965_PGETBL_SIZE_2MB:
499 size = KB(2048);
500 break;
501 case I965_PGETBL_SIZE_1_5MB:
502 size = KB(1024 + 512);
503 break;
504 default:
505 dev_info(&intel_private.pcidev->dev,
506 "unknown page table size, assuming 512KB\n");
507 size = KB(512);
508 }
509
510 return size/4;
511}
512
Daniel Vetterfbe40782010-08-27 17:12:41 +0200513static unsigned int intel_gtt_total_entries(void)
514{
Daniel Vetter20172842010-09-24 18:25:59 +0200515 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
516 return i965_gtt_total_entries();
Ben Widawsky009946f2012-11-04 09:21:29 -0800517 else {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200518 /* On previous hardware, the GTT size was just what was
519 * required to map the aperture.
520 */
Ben Widawskya54c0c22013-01-24 14:45:00 -0800521 return intel_private.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200522 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200523}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200524
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200525static unsigned int intel_gtt_mappable_entries(void)
526{
527 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200528
Daniel Vetter820647b2010-11-05 13:30:14 +0100529 if (INTEL_GTT_GEN == 1) {
530 u32 smram_miscc;
531
532 pci_read_config_dword(intel_private.bridge_dev,
533 I810_SMRAM_MISCC, &smram_miscc);
534
535 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
536 == I810_GFX_MEM_WIN_32M)
537 aperture_size = MB(32);
538 else
539 aperture_size = MB(64);
540 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100541 u16 gmch_ctrl;
542
543 pci_read_config_word(intel_private.bridge_dev,
544 I830_GMCH_CTRL, &gmch_ctrl);
545
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200546 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100547 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200548 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100549 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200550 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200551 /* 9xx supports large sizes, just look at the length */
552 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200553 }
554
555 return aperture_size >> PAGE_SHIFT;
556}
557
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200558static void intel_gtt_teardown_scratch_page(void)
559{
560 set_pages_wb(intel_private.scratch_page, 1);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800561 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200562 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
563 put_page(intel_private.scratch_page);
564 __free_page(intel_private.scratch_page);
565}
566
567static void intel_gtt_cleanup(void)
568{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200569 intel_private.driver->cleanup();
570
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200571 iounmap(intel_private.gtt);
572 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100573
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200574 intel_gtt_teardown_scratch_page();
575}
576
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000577/* Certain Gen5 chipsets require require idling the GPU before
578 * unmapping anything from the GTT when VT-d is enabled.
579 */
580static inline int needs_ilk_vtd_wa(void)
581{
582#ifdef CONFIG_INTEL_IOMMU
583 const unsigned short gpu_devid = intel_private.pcidev->device;
584
585 /* Query intel_iommu to see if we need the workaround. Presumably that
586 * was loaded first.
587 */
588 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
589 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
590 intel_iommu_gfx_mapped)
591 return 1;
592#endif
593 return 0;
594}
595
596static bool intel_gtt_can_wc(void)
597{
598 if (INTEL_GTT_GEN <= 2)
599 return false;
600
601 if (INTEL_GTT_GEN >= 6)
602 return false;
603
604 /* Reports of major corruption with ILK vt'd enabled */
605 if (needs_ilk_vtd_wa())
606 return false;
607
608 return true;
609}
610
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200611static int intel_gtt_init(void)
612{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200613 u32 gtt_map_size;
Yinghai Lu545b0a72014-01-03 18:28:06 -0700614 int ret, bar;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200615
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200616 ret = intel_private.driver->setup();
617 if (ret != 0)
618 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200619
Ben Widawskya54c0c22013-01-24 14:45:00 -0800620 intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
621 intel_private.gtt_total_entries = intel_gtt_total_entries();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200622
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200623 /* save the PGETBL reg for resume */
624 intel_private.PGETBL_save =
625 readl(intel_private.registers+I810_PGETBL_CTL)
626 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000627 /* we only ever restore the register when enabling the PGTBL... */
628 if (HAS_PGTBL_EN)
629 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200630
Daniel Vetter0af9e922010-09-12 14:04:03 +0200631 dev_info(&intel_private.bridge_dev->dev,
632 "detected gtt size: %dK total, %dK mappable\n",
Ben Widawskya54c0c22013-01-24 14:45:00 -0800633 intel_private.gtt_total_entries * 4,
634 intel_private.gtt_mappable_entries * 4);
Daniel Vetter0af9e922010-09-12 14:04:03 +0200635
Ben Widawskya54c0c22013-01-24 14:45:00 -0800636 gtt_map_size = intel_private.gtt_total_entries * 4;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200637
Chris Wilsonedef7e62012-09-14 11:57:47 +0100638 intel_private.gtt = NULL;
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000639 if (intel_gtt_can_wc())
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700640 intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100641 gtt_map_size);
642 if (intel_private.gtt == NULL)
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700643 intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100644 gtt_map_size);
645 if (intel_private.gtt == NULL) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200646 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200647 iounmap(intel_private.registers);
648 return -ENOMEM;
649 }
650
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200651#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterf67eab62010-08-29 17:27:36 +0200652 global_cache_flush(); /* FIXME: ? */
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200653#endif
Daniel Vetterf67eab62010-08-29 17:27:36 +0200654
Ben Widawskya54c0c22013-01-24 14:45:00 -0800655 intel_private.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200656
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800657 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
Dave Airliea46f3102011-01-12 11:38:37 +1000658
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200659 ret = intel_gtt_setup_scratch_page();
660 if (ret != 0) {
661 intel_gtt_cleanup();
662 return ret;
663 }
664
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200665 if (INTEL_GTT_GEN <= 2)
Yinghai Lu545b0a72014-01-03 18:28:06 -0700666 bar = I810_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200667 else
Yinghai Lu545b0a72014-01-03 18:28:06 -0700668 bar = I915_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200669
Yinghai Lu545b0a72014-01-03 18:28:06 -0700670 intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200671 return 0;
672}
673
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200674#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter3e921f92010-08-27 15:33:26 +0200675static int intel_fake_agp_fetch_size(void)
676{
Chris Wilson9e76e7b82010-09-14 12:12:11 +0100677 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200678 unsigned int aper_size;
679 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200680
Ben Widawskya54c0c22013-01-24 14:45:00 -0800681 aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200682
683 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200684 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b82010-09-14 12:12:11 +0100685 agp_bridge->current_size =
686 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200687 return aper_size;
688 }
689 }
690
691 return 0;
692}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200693#endif
Daniel Vetter3e921f92010-08-27 15:33:26 +0200694
Daniel Vetterae83dd52010-09-12 17:11:15 +0200695static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200696{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200697}
698
699/* The chipset_flush interface needs to get data that has already been
700 * flushed out of the CPU all the way out to main memory, because the GPU
701 * doesn't snoop those buffers.
702 *
703 * The 8xx series doesn't have the same lovely interface for flushing the
704 * chipset write buffers that the later chips do. According to the 865
705 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
706 * that buffer out, we just fill 1KB and clflush it out, on the assumption
707 * that it'll push whatever was in there out. It appears to work.
708 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200709static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200710{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000711 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200712
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000713 /* Forcibly evict everything from the CPU write buffers.
714 * clflush appears to be insufficient.
715 */
716 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200717
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000718 /* Now we've only seen documents for this magic bit on 855GM,
719 * we hope it exists for the other gen2 chipsets...
720 *
721 * Also works as advertised on my 845G.
722 */
723 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
724 intel_private.registers+I830_HIC);
725
726 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
727 if (time_after(jiffies, timeout))
728 break;
729
730 udelay(50);
731 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200732}
733
Daniel Vetter351bb272010-09-07 22:41:04 +0200734static void i830_write_entry(dma_addr_t addr, unsigned int entry,
735 unsigned int flags)
736{
737 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100738
Daniel Vetterb47cf662010-11-04 18:41:50 +0100739 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200740 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200741
742 writel(addr | pte_flags, intel_private.gtt + entry);
743}
744
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200745bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200746{
Chris Wilsone380f602010-10-29 18:11:26 +0100747 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200748
Chris Wilson100519e2010-10-31 10:37:02 +0000749 if (INTEL_GTT_GEN == 2) {
750 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100751
Chris Wilson100519e2010-10-31 10:37:02 +0000752 pci_read_config_word(intel_private.bridge_dev,
753 I830_GMCH_CTRL, &gmch_ctrl);
754 gmch_ctrl |= I830_GMCH_ENABLED;
755 pci_write_config_word(intel_private.bridge_dev,
756 I830_GMCH_CTRL, gmch_ctrl);
757
758 pci_read_config_word(intel_private.bridge_dev,
759 I830_GMCH_CTRL, &gmch_ctrl);
760 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
761 dev_err(&intel_private.pcidev->dev,
762 "failed to enable the GTT: GMCH_CTRL=%x\n",
763 gmch_ctrl);
764 return false;
765 }
Chris Wilsone380f602010-10-29 18:11:26 +0100766 }
767
Chris Wilsonc97689d2010-12-23 10:40:38 +0000768 /* On the resume path we may be adjusting the PGTBL value, so
769 * be paranoid and flush all chipset write buffers...
770 */
771 if (INTEL_GTT_GEN >= 3)
772 writel(0, intel_private.registers+GFX_FLSH_CNTL);
773
Chris Wilsone380f602010-10-29 18:11:26 +0100774 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000775 writel(intel_private.PGETBL_save, reg);
776 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100777 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000778 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100779 readl(reg), intel_private.PGETBL_save);
780 return false;
781 }
782
Chris Wilsonc97689d2010-12-23 10:40:38 +0000783 if (INTEL_GTT_GEN >= 3)
784 writel(0, intel_private.registers+GFX_FLSH_CNTL);
785
Chris Wilsone380f602010-10-29 18:11:26 +0100786 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200787}
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200788EXPORT_SYMBOL(intel_enable_gtt);
Daniel Vetter73800422010-08-29 17:29:50 +0200789
790static int i830_setup(void)
791{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700792 phys_addr_t reg_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200793
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700794 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter73800422010-08-29 17:29:50 +0200795
796 intel_private.registers = ioremap(reg_addr, KB(64));
797 if (!intel_private.registers)
798 return -ENOMEM;
799
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700800 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter73800422010-08-29 17:29:50 +0200801
Daniel Vetter73800422010-08-29 17:29:50 +0200802 return 0;
803}
804
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200805#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200806static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200807{
Daniel Vetter73800422010-08-29 17:29:50 +0200808 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200809 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200810 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200811
812 return 0;
813}
814
Daniel Vetterffdd7512010-08-27 17:51:29 +0200815static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200816{
817 return 0;
818}
819
Daniel Vetter351bb272010-09-07 22:41:04 +0200820static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200821{
Chris Wilsone380f602010-10-29 18:11:26 +0100822 if (!intel_enable_gtt())
823 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200824
Chris Wilsonbee4a182011-01-21 10:54:32 +0000825 intel_private.clear_fake_agp = true;
Ben Widawskye5c65372013-01-18 12:30:34 -0800826 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200827
Daniel Vetterf51b7662010-04-14 00:29:52 +0200828 return 0;
829}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200830#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200831
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200832static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200833{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200834 switch (flags) {
835 case 0:
836 case AGP_PHYS_MEMORY:
837 case AGP_USER_CACHED_MEMORY:
838 case AGP_USER_MEMORY:
839 return true;
840 }
841
842 return false;
843}
844
Chris Wilson9da3da62012-06-01 15:20:22 +0100845void intel_gtt_insert_sg_entries(struct sg_table *st,
Daniel Vetter40807752010-11-06 11:18:58 +0100846 unsigned int pg_start,
847 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200848{
849 struct scatterlist *sg;
850 unsigned int len, m;
851 int i, j;
852
853 j = pg_start;
854
855 /* sg may merge pages, but we have to separate
856 * per-page addr for GTT */
Chris Wilson9da3da62012-06-01 15:20:22 +0100857 for_each_sg(st->sgl, sg, st->nents, i) {
Daniel Vetterfefaa702010-09-11 22:12:11 +0200858 len = sg_dma_len(sg) >> PAGE_SHIFT;
859 for (m = 0; m < len; m++) {
860 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Chris Wilson9da3da62012-06-01 15:20:22 +0100861 intel_private.driver->write_entry(addr, j, flags);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200862 j++;
863 }
864 }
865 readl(intel_private.gtt+j-1);
866}
Daniel Vetter40807752010-11-06 11:18:58 +0100867EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
868
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200869#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +0100870static void intel_gtt_insert_pages(unsigned int first_entry,
871 unsigned int num_entries,
872 struct page **pages,
873 unsigned int flags)
Daniel Vetter40807752010-11-06 11:18:58 +0100874{
875 int i, j;
876
877 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
878 dma_addr_t addr = page_to_phys(pages[i]);
879 intel_private.driver->write_entry(addr,
880 j, flags);
881 }
882 readl(intel_private.gtt+j-1);
883}
Daniel Vetterfefaa702010-09-11 22:12:11 +0200884
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200885static int intel_fake_agp_insert_entries(struct agp_memory *mem,
886 off_t pg_start, int type)
887{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200888 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200889
Chris Wilsonbee4a182011-01-21 10:54:32 +0000890 if (intel_private.clear_fake_agp) {
Ben Widawskya54c0c22013-01-24 14:45:00 -0800891 int start = intel_private.stolen_size / PAGE_SIZE;
892 int end = intel_private.gtt_mappable_entries;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000893 intel_gtt_clear_range(start, end - start);
894 intel_private.clear_fake_agp = false;
895 }
896
Daniel Vetterff268602010-11-05 15:43:35 +0100897 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
898 return i810_insert_dcache_entries(mem, pg_start, type);
899
Daniel Vetterf51b7662010-04-14 00:29:52 +0200900 if (mem->page_count == 0)
901 goto out;
902
Ben Widawskya54c0c22013-01-24 14:45:00 -0800903 if (pg_start + mem->page_count > intel_private.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200904 goto out_err;
905
Daniel Vetterf51b7662010-04-14 00:29:52 +0200906 if (type != mem->type)
907 goto out_err;
908
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200909 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200910 goto out_err;
911
912 if (!mem->is_flushed)
913 global_cache_flush();
914
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800915 if (intel_private.needs_dmar) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100916 struct sg_table st;
917
918 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200919 if (ret != 0)
920 return ret;
921
Chris Wilson9da3da62012-06-01 15:20:22 +0100922 intel_gtt_insert_sg_entries(&st, pg_start, type);
923 mem->sg_list = st.sgl;
924 mem->num_sg = st.nents;
Daniel Vetter40807752010-11-06 11:18:58 +0100925 } else
926 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
927 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200928
929out:
930 ret = 0;
931out_err:
932 mem->is_flushed = true;
933 return ret;
934}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200935#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200936
Daniel Vetter40807752010-11-06 11:18:58 +0100937void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200938{
Daniel Vetter40807752010-11-06 11:18:58 +0100939 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200940
Daniel Vetter40807752010-11-06 11:18:58 +0100941 for (i = first_entry; i < (first_entry + num_entries); i++) {
Ben Widawsky9c61a322013-01-18 12:30:32 -0800942 intel_private.driver->write_entry(intel_private.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200943 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200944 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200945 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100946}
947EXPORT_SYMBOL(intel_gtt_clear_range);
948
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200949#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter40807752010-11-06 11:18:58 +0100950static int intel_fake_agp_remove_entries(struct agp_memory *mem,
951 off_t pg_start, int type)
952{
953 if (mem->page_count == 0)
954 return 0;
955
Dave Airlied15eda52011-01-12 11:39:48 +1000956 intel_gtt_clear_range(pg_start, mem->page_count);
957
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800958 if (intel_private.needs_dmar) {
Daniel Vetter40807752010-11-06 11:18:58 +0100959 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
960 mem->sg_list = NULL;
961 mem->num_sg = 0;
962 }
963
Daniel Vetterf51b7662010-04-14 00:29:52 +0200964 return 0;
965}
966
Daniel Vetterffdd7512010-08-27 17:51:29 +0200967static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
968 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200969{
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100970 struct agp_memory *new;
971
972 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
973 if (pg_count != intel_private.num_dcache_entries)
974 return NULL;
975
976 new = agp_create_memory(1);
977 if (new == NULL)
978 return NULL;
979
980 new->type = AGP_DCACHE_MEMORY;
981 new->page_count = pg_count;
982 new->num_scratch_pages = 0;
983 agp_free_page_array(new);
984 return new;
985 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200986 if (type == AGP_PHYS_MEMORY)
987 return alloc_agpphysmem_i8xx(pg_count, type);
988 /* always return NULL for other allocation types for now */
989 return NULL;
990}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200991#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200992
993static int intel_alloc_chipset_flush_resource(void)
994{
995 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200996 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200997 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200998 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200999
1000 return ret;
1001}
1002
1003static void intel_i915_setup_chipset_flush(void)
1004{
1005 int ret;
1006 u32 temp;
1007
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001008 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001009 if (!(temp & 0x1)) {
1010 intel_alloc_chipset_flush_resource();
1011 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001012 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001013 } else {
1014 temp &= ~1;
1015
1016 intel_private.resource_valid = 1;
1017 intel_private.ifp_resource.start = temp;
1018 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1019 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1020 /* some BIOSes reserve this area in a pnp some don't */
1021 if (ret)
1022 intel_private.resource_valid = 0;
1023 }
1024}
1025
1026static void intel_i965_g33_setup_chipset_flush(void)
1027{
1028 u32 temp_hi, temp_lo;
1029 int ret;
1030
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001031 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1032 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001033
1034 if (!(temp_lo & 0x1)) {
1035
1036 intel_alloc_chipset_flush_resource();
1037
1038 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001039 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001040 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001041 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001042 } else {
1043 u64 l64;
1044
1045 temp_lo &= ~0x1;
1046 l64 = ((u64)temp_hi << 32) | temp_lo;
1047
1048 intel_private.resource_valid = 1;
1049 intel_private.ifp_resource.start = l64;
1050 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1051 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1052 /* some BIOSes reserve this area in a pnp some don't */
1053 if (ret)
1054 intel_private.resource_valid = 0;
1055 }
1056}
1057
1058static void intel_i9xx_setup_flush(void)
1059{
1060 /* return if already configured */
1061 if (intel_private.ifp_resource.start)
1062 return;
1063
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001064 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001065 return;
1066
1067 /* setup a resource for this object */
1068 intel_private.ifp_resource.name = "Intel Flush Page";
1069 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1070
1071 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001072 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001073 intel_i965_g33_setup_chipset_flush();
1074 } else {
1075 intel_i915_setup_chipset_flush();
1076 }
1077
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001078 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001079 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001080 if (!intel_private.i9xx_flush_page)
1081 dev_err(&intel_private.pcidev->dev,
1082 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001083}
1084
Daniel Vetterae83dd52010-09-12 17:11:15 +02001085static void i9xx_cleanup(void)
1086{
1087 if (intel_private.i9xx_flush_page)
1088 iounmap(intel_private.i9xx_flush_page);
1089 if (intel_private.resource_valid)
1090 release_resource(&intel_private.ifp_resource);
1091 intel_private.ifp_resource.start = 0;
1092 intel_private.resource_valid = 0;
1093}
1094
Daniel Vetter1b263f22010-09-12 00:27:24 +02001095static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001096{
1097 if (intel_private.i9xx_flush_page)
1098 writel(1, intel_private.i9xx_flush_page);
1099}
1100
Chris Wilson71f45662010-12-14 11:29:23 +00001101static void i965_write_entry(dma_addr_t addr,
1102 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001103 unsigned int flags)
1104{
Chris Wilson71f45662010-12-14 11:29:23 +00001105 u32 pte_flags;
1106
1107 pte_flags = I810_PTE_VALID;
1108 if (flags == AGP_USER_CACHED_MEMORY)
1109 pte_flags |= I830_PTE_SYSTEM_CACHED;
1110
Daniel Vettera6963592010-09-11 14:01:43 +02001111 /* Shift high bits down */
1112 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001113 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001114}
1115
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001116static int i9xx_setup(void)
1117{
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001118 phys_addr_t reg_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001119 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001120
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001121 reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001122
Jesse Barnes4b60d292012-03-28 13:39:33 -07001123 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001124 if (!intel_private.registers)
1125 return -ENOMEM;
1126
Ben Widawsky009946f2012-11-04 09:21:29 -08001127 switch (INTEL_GTT_GEN) {
1128 case 3:
Bjorn Helgaasb5e350f2014-01-03 18:29:00 -07001129 intel_private.gtt_phys_addr =
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001130 pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
Ben Widawsky009946f2012-11-04 09:21:29 -08001131 break;
1132 case 5:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001133 intel_private.gtt_phys_addr = reg_addr + MB(2);
Ben Widawsky009946f2012-11-04 09:21:29 -08001134 break;
1135 default:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001136 intel_private.gtt_phys_addr = reg_addr + KB(512);
Ben Widawsky009946f2012-11-04 09:21:29 -08001137 break;
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001138 }
1139
1140 intel_i9xx_setup_flush();
1141
1142 return 0;
1143}
1144
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001145#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001146static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001147 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001148 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b82010-09-14 12:12:11 +01001149 .aperture_sizes = intel_fake_agp_sizes,
1150 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001151 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001152 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001153 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001154 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001155 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001156 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001157 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001158 .insert_memory = intel_fake_agp_insert_entries,
1159 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001160 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001161 .free_by_type = intel_i810_free_by_type,
1162 .agp_alloc_page = agp_generic_alloc_page,
1163 .agp_alloc_pages = agp_generic_alloc_pages,
1164 .agp_destroy_page = agp_generic_destroy_page,
1165 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001166};
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001167#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001168
Daniel Vetterbdd30722010-09-12 12:34:44 +02001169static const struct intel_gtt_driver i81x_gtt_driver = {
1170 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001171 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001172 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001173 .setup = i810_setup,
1174 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001175 .check_flags = i830_check_flags,
1176 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001177};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001178static const struct intel_gtt_driver i8xx_gtt_driver = {
1179 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001180 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001181 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001182 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001183 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001184 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001185 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001186 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001187};
1188static const struct intel_gtt_driver i915_gtt_driver = {
1189 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001190 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001191 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001192 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001193 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001194 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001195 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001196 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001197 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001198};
1199static const struct intel_gtt_driver g33_gtt_driver = {
1200 .gen = 3,
1201 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001202 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001203 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001204 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001205 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001206 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001207 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001208};
1209static const struct intel_gtt_driver pineview_gtt_driver = {
1210 .gen = 3,
1211 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001212 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001213 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001214 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001215 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001216 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001217 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001218};
1219static const struct intel_gtt_driver i965_gtt_driver = {
1220 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001221 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001222 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001223 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001224 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001225 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001226 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001227 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001228};
1229static const struct intel_gtt_driver g4x_gtt_driver = {
1230 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001231 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001232 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001233 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001234 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001235 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001236 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001237};
1238static const struct intel_gtt_driver ironlake_gtt_driver = {
1239 .gen = 5,
1240 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001241 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001242 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001243 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001244 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001245 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001246 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001247};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001248
Daniel Vetter02c026c2010-08-24 19:39:48 +02001249/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1250 * driver and gmch_driver must be non-null, and find_gmch will determine
1251 * which one should be used if a gmch_chip_id is present.
1252 */
1253static const struct intel_gtt_driver_description {
1254 unsigned int gmch_chip_id;
1255 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001256 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001257} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001258 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001259 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001260 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001261 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001262 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001263 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001264 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001265 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001266 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001267 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001268 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001269 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001270 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001271 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001272 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001273 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001274 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001275 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001276 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001277 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001278 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001279 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001280 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001281 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001282 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001283 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001284 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001285 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001286 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001287 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001288 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001289 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001290 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001291 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001292 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001293 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001294 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001295 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001296 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001297 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001298 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001299 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001300 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001301 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001302 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001303 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001304 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001305 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001306 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001307 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001308 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001309 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001310 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001311 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001312 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001313 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001314 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001315 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001316 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001317 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001318 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001319 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001320 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001321 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001322 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001323 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001324 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001325 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001326 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001327 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001328 { 0, NULL, NULL }
1329};
1330
1331static int find_gmch(u16 device)
1332{
1333 struct pci_dev *gmch_device;
1334
1335 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1336 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1337 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1338 device, gmch_device);
1339 }
1340
1341 if (!gmch_device)
1342 return 0;
1343
1344 intel_private.pcidev = gmch_device;
1345 return 1;
1346}
1347
Daniel Vetter14be93d2012-06-08 15:55:40 +02001348int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1349 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001350{
1351 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001352
1353 /*
1354 * Can be called from the fake agp driver but also directly from
1355 * drm/i915.ko. Hence we need to check whether everything is set up
1356 * already.
1357 */
1358 if (intel_private.driver) {
1359 intel_private.refcount++;
1360 return 1;
1361 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001362
1363 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001364 if (gpu_pdev) {
1365 if (gpu_pdev->device ==
1366 intel_gtt_chipsets[i].gmch_chip_id) {
1367 intel_private.pcidev = pci_dev_get(gpu_pdev);
1368 intel_private.driver =
1369 intel_gtt_chipsets[i].gtt_driver;
1370
1371 break;
1372 }
1373 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001374 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001375 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001376 break;
1377 }
1378 }
1379
Daniel Vetterff268602010-11-05 15:43:35 +01001380 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001381 return 0;
1382
Daniel Vetter14be93d2012-06-08 15:55:40 +02001383 intel_private.refcount++;
1384
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001385#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001386 if (bridge) {
1387 bridge->driver = &intel_fake_agp_driver;
1388 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001389 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001390 }
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001391#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001392
Daniel Vetter14be93d2012-06-08 15:55:40 +02001393 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001394
Daniel Vetter14be93d2012-06-08 15:55:40 +02001395 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001396
Daniel Vetter22533b42010-09-12 16:38:55 +02001397 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001398 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1399 dev_err(&intel_private.pcidev->dev,
1400 "set gfx device dma mask %d-bit failed!\n", mask);
1401 else
1402 pci_set_consistent_dma_mask(intel_private.pcidev,
1403 DMA_BIT_MASK(mask));
1404
Daniel Vetter14be93d2012-06-08 15:55:40 +02001405 if (intel_gtt_init() != 0) {
1406 intel_gmch_remove();
1407
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001408 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001409 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001410
Daniel Vetter02c026c2010-08-24 19:39:48 +02001411 return 1;
1412}
Daniel Vettere2404e72010-09-08 17:29:51 +02001413EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001414
Ben Widawsky41907dd2013-02-08 11:32:47 -08001415void intel_gtt_get(size_t *gtt_total, size_t *stolen_size,
1416 phys_addr_t *mappable_base, unsigned long *mappable_end)
Daniel Vetter19966752010-09-06 20:08:44 +02001417{
Ben Widawskya54c0c22013-01-24 14:45:00 -08001418 *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1419 *stolen_size = intel_private.stolen_size;
Ben Widawsky41907dd2013-02-08 11:32:47 -08001420 *mappable_base = intel_private.gma_bus_addr;
1421 *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
Daniel Vetter19966752010-09-06 20:08:44 +02001422}
1423EXPORT_SYMBOL(intel_gtt_get);
1424
Daniel Vetter40ce6572010-11-05 18:12:18 +01001425void intel_gtt_chipset_flush(void)
1426{
1427 if (intel_private.driver->chipset_flush)
1428 intel_private.driver->chipset_flush();
1429}
1430EXPORT_SYMBOL(intel_gtt_chipset_flush);
1431
Daniel Vetter14be93d2012-06-08 15:55:40 +02001432void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001433{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001434 if (--intel_private.refcount)
1435 return;
1436
Daniel Vetter02c026c2010-08-24 19:39:48 +02001437 if (intel_private.pcidev)
1438 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001439 if (intel_private.bridge_dev)
1440 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001441 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001442}
Daniel Vettere2404e72010-09-08 17:29:51 +02001443EXPORT_SYMBOL(intel_gmch_remove);
1444
1445MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1446MODULE_LICENSE("GPL and additional rights");