blob: 4b66ecd6be99df7cc83048381896e500df137c92 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Marc Zyngier022c03a2012-01-11 17:25:17 +00002#ifndef __ASMARM_ARCH_TIMER_H
3#define __ASMARM_ARCH_TIMER_H
4
Mark Rutlandec944c92012-11-12 16:18:00 +00005#include <asm/barrier.h>
Will Deacon923df96b2012-07-06 15:46:45 +01006#include <asm/errno.h>
Marc Zyngiera1b2dde2012-09-07 18:09:58 +01007#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +00008#include <linux/init.h>
Mark Rutlandec944c92012-11-12 16:18:00 +00009#include <linux/types.h>
Will Deacon923df96b2012-07-06 15:46:45 +010010
Mark Rutland8a4da6e2012-11-12 14:33:44 +000011#include <clocksource/arm_arch_timer.h>
12
Marc Zyngier022c03a2012-01-11 17:25:17 +000013#ifdef CONFIG_ARM_ARCH_TIMER
Marc Zyngier5ef19a12019-04-08 16:49:04 +010014/* 32bit ARM doesn't know anything about timer errata... */
15#define has_erratum_handler(h) (false)
16#define erratum_handler(h) (arch_timer_##h)
17
Rob Herring0583fe42013-04-10 18:27:51 -050018int arch_timer_arch_init(void);
Mark Rutlandec944c92012-11-12 16:18:00 +000019
20/*
21 * These register accessors are marked inline so the compiler can
22 * nicely work out which register we want, and chuck away the rest of
23 * the code. At least it does so with a recent GCC (4.6.3).
24 */
Stephen Boyde09f3cc2013-07-18 16:59:28 -070025static __always_inline
Stephen Boyd60faddf2013-07-18 16:59:31 -070026void arch_timer_reg_write_cp15(int access, enum arch_timer_reg reg, u32 val)
Mark Rutlandec944c92012-11-12 16:18:00 +000027{
28 if (access == ARCH_TIMER_PHYS_ACCESS) {
29 switch (reg) {
30 case ARCH_TIMER_REG_CTRL:
31 asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" (val));
32 break;
33 case ARCH_TIMER_REG_TVAL:
34 asm volatile("mcr p15, 0, %0, c14, c2, 0" : : "r" (val));
35 break;
36 }
Stephen Boyde09f3cc2013-07-18 16:59:28 -070037 } else if (access == ARCH_TIMER_VIRT_ACCESS) {
Mark Rutlandec944c92012-11-12 16:18:00 +000038 switch (reg) {
39 case ARCH_TIMER_REG_CTRL:
40 asm volatile("mcr p15, 0, %0, c14, c3, 1" : : "r" (val));
41 break;
42 case ARCH_TIMER_REG_TVAL:
43 asm volatile("mcr p15, 0, %0, c14, c3, 0" : : "r" (val));
44 break;
45 }
46 }
Mark Rutland45801042013-01-11 14:32:33 +000047
48 isb();
Mark Rutlandec944c92012-11-12 16:18:00 +000049}
50
Stephen Boyde09f3cc2013-07-18 16:59:28 -070051static __always_inline
Stephen Boyd60faddf2013-07-18 16:59:31 -070052u32 arch_timer_reg_read_cp15(int access, enum arch_timer_reg reg)
Mark Rutlandec944c92012-11-12 16:18:00 +000053{
54 u32 val = 0;
55
56 if (access == ARCH_TIMER_PHYS_ACCESS) {
57 switch (reg) {
58 case ARCH_TIMER_REG_CTRL:
59 asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val));
60 break;
61 case ARCH_TIMER_REG_TVAL:
62 asm volatile("mrc p15, 0, %0, c14, c2, 0" : "=r" (val));
63 break;
64 }
Stephen Boyde09f3cc2013-07-18 16:59:28 -070065 } else if (access == ARCH_TIMER_VIRT_ACCESS) {
Mark Rutlandec944c92012-11-12 16:18:00 +000066 switch (reg) {
67 case ARCH_TIMER_REG_CTRL:
68 asm volatile("mrc p15, 0, %0, c14, c3, 1" : "=r" (val));
69 break;
70 case ARCH_TIMER_REG_TVAL:
71 asm volatile("mrc p15, 0, %0, c14, c3, 0" : "=r" (val));
72 break;
73 }
74 }
75
76 return val;
77}
78
79static inline u32 arch_timer_get_cntfrq(void)
80{
81 u32 val;
82 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val));
83 return val;
84}
85
Marc Zyngier0ea41532019-04-08 16:49:07 +010086static inline u64 __arch_counter_get_cntpct(void)
Sonny Rao0b46b8a2014-11-23 23:02:44 -080087{
88 u64 cval;
89
90 isb();
91 asm volatile("mrrc p15, 0, %Q0, %R0, c14" : "=r" (cval));
92 return cval;
93}
94
Marc Zyngier0ea41532019-04-08 16:49:07 +010095static inline u64 __arch_counter_get_cntpct_stable(void)
96{
97 return __arch_counter_get_cntpct();
98}
99
100static inline u64 __arch_counter_get_cntvct(void)
Mark Rutlandec944c92012-11-12 16:18:00 +0000101{
102 u64 cval;
103
Mark Rutland45801042013-01-11 14:32:33 +0000104 isb();
Mark Rutlandec944c92012-11-12 16:18:00 +0000105 asm volatile("mrrc p15, 1, %Q0, %R0, c14" : "=r" (cval));
106 return cval;
107}
Mark Rutlandb2deabe2012-11-14 10:32:24 +0000108
Marc Zyngier0ea41532019-04-08 16:49:07 +0100109static inline u64 __arch_counter_get_cntvct_stable(void)
110{
111 return __arch_counter_get_cntvct();
112}
113
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +0100114static inline u32 arch_timer_get_cntkctl(void)
Mark Rutlandb2deabe2012-11-14 10:32:24 +0000115{
116 u32 cntkctl;
Mark Rutlandb2deabe2012-11-14 10:32:24 +0000117 asm volatile("mrc p15, 0, %0, c14, c1, 0" : "=r" (cntkctl));
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +0100118 return cntkctl;
119}
120
121static inline void arch_timer_set_cntkctl(u32 cntkctl)
122{
123 asm volatile("mcr p15, 0, %0, c14, c1, 0" : : "r" (cntkctl));
Julien Thierryec5c8e42017-10-13 14:32:55 +0100124 isb();
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +0100125}
126
Marc Zyngier022c03a2012-01-11 17:25:17 +0000127#endif
128
129#endif