blob: 778c893f276bfde324ffff027b4f1ff72fb1727c [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Jeff Garzik669a5db2006-08-29 18:12:40 -04002/*
3 * Libata driver for the highpoint 366 and 368 UDMA66 ATA controllers.
4 *
5 * This driver is heavily based upon:
6 *
7 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
8 *
9 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
10 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
11 * Portions Copyright (C) 2003 Red Hat Inc
12 *
13 *
14 * TODO
Sergei Shtylyovd8178982009-12-07 23:39:38 +040015 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040016 */
Jeff Garzik669a5db2006-08-29 18:12:40 -040017#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
Jeff Garzik669a5db2006-08-29 18:12:40 -040020#include <linux/blkdev.h>
21#include <linux/delay.h>
22#include <scsi/scsi_host.h>
23#include <linux/libata.h>
24
25#define DRV_NAME "pata_hpt366"
Joe Perches8d7b1c72011-01-31 08:39:24 -080026#define DRV_VERSION "0.6.11"
Jeff Garzik669a5db2006-08-29 18:12:40 -040027
28struct hpt_clock {
Tejun Heo6ecb6f22009-01-08 16:29:20 -050029 u8 xfer_mode;
Jeff Garzik669a5db2006-08-29 18:12:40 -040030 u32 timing;
31};
32
33/* key for bus clock timings
34 * bit
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040035 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
36 * cycles = value + 1
37 * 4:7 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
38 * cycles = value + 1
39 * 8:11 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040040 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040041 * 12:15 cmd_low_time. Active time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040042 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040043 * 16:18 udma_cycle_time. Clock cycles for UDMA xfer?
44 * 19:21 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
45 * 22:24 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040046 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040047 * 28 UDMA enable.
48 * 29 DMA enable.
49 * 30 PIO_MST enable. If set, the chip is in bus master mode during
50 * PIO xfer.
Jeff Garzik669a5db2006-08-29 18:12:40 -040051 * 31 FIFO enable.
52 */
53
54static const struct hpt_clock hpt366_40[] = {
55 { XFER_UDMA_4, 0x900fd943 },
56 { XFER_UDMA_3, 0x900ad943 },
57 { XFER_UDMA_2, 0x900bd943 },
58 { XFER_UDMA_1, 0x9008d943 },
59 { XFER_UDMA_0, 0x9008d943 },
60
61 { XFER_MW_DMA_2, 0xa008d943 },
62 { XFER_MW_DMA_1, 0xa010d955 },
63 { XFER_MW_DMA_0, 0xa010d9fc },
64
65 { XFER_PIO_4, 0xc008d963 },
66 { XFER_PIO_3, 0xc010d974 },
67 { XFER_PIO_2, 0xc010d997 },
68 { XFER_PIO_1, 0xc010d9c7 },
69 { XFER_PIO_0, 0xc018d9d9 },
70 { 0, 0x0120d9d9 }
71};
72
73static const struct hpt_clock hpt366_33[] = {
74 { XFER_UDMA_4, 0x90c9a731 },
75 { XFER_UDMA_3, 0x90cfa731 },
76 { XFER_UDMA_2, 0x90caa731 },
77 { XFER_UDMA_1, 0x90cba731 },
78 { XFER_UDMA_0, 0x90c8a731 },
79
80 { XFER_MW_DMA_2, 0xa0c8a731 },
81 { XFER_MW_DMA_1, 0xa0c8a732 }, /* 0xa0c8a733 */
82 { XFER_MW_DMA_0, 0xa0c8a797 },
83
84 { XFER_PIO_4, 0xc0c8a731 },
85 { XFER_PIO_3, 0xc0c8a742 },
86 { XFER_PIO_2, 0xc0d0a753 },
87 { XFER_PIO_1, 0xc0d0a7a3 }, /* 0xc0d0a793 */
88 { XFER_PIO_0, 0xc0d0a7aa }, /* 0xc0d0a7a7 */
89 { 0, 0x0120a7a7 }
90};
91
92static const struct hpt_clock hpt366_25[] = {
93 { XFER_UDMA_4, 0x90c98521 },
94 { XFER_UDMA_3, 0x90cf8521 },
95 { XFER_UDMA_2, 0x90cf8521 },
96 { XFER_UDMA_1, 0x90cb8521 },
97 { XFER_UDMA_0, 0x90cb8521 },
98
99 { XFER_MW_DMA_2, 0xa0ca8521 },
100 { XFER_MW_DMA_1, 0xa0ca8532 },
101 { XFER_MW_DMA_0, 0xa0ca8575 },
102
103 { XFER_PIO_4, 0xc0ca8521 },
104 { XFER_PIO_3, 0xc0ca8532 },
105 { XFER_PIO_2, 0xc0ca8542 },
106 { XFER_PIO_1, 0xc0d08572 },
107 { XFER_PIO_0, 0xc0d08585 },
108 { 0, 0x01208585 }
109};
110
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200111/**
112 * hpt36x_find_mode - find the hpt36x timing
113 * @ap: ATA port
114 * @speed: transfer mode
115 *
116 * Return the 32bit register programming information for this channel
117 * that matches the speed provided.
118 */
119
120static u32 hpt36x_find_mode(struct ata_port *ap, int speed)
121{
122 struct hpt_clock *clocks = ap->host->private_data;
123
124 while (clocks->xfer_mode) {
125 if (clocks->xfer_mode == speed)
126 return clocks->timing;
127 clocks++;
128 }
129 BUG();
130 return 0xffffffffU; /* silence compiler warning */
131}
132
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300133static const char * const bad_ata33[] = {
134 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
135 "Maxtor 90845U3", "Maxtor 90650U2",
136 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
137 "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
138 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
139 "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400140 "Maxtor 90510D4",
141 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300142 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
143 "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
144 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
145 "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400146 NULL
147};
148
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300149static const char * const bad_ata66_4[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400150 "IBM-DTLA-307075",
151 "IBM-DTLA-307060",
152 "IBM-DTLA-307045",
153 "IBM-DTLA-307030",
154 "IBM-DTLA-307020",
155 "IBM-DTLA-307015",
156 "IBM-DTLA-305040",
157 "IBM-DTLA-305030",
158 "IBM-DTLA-305020",
159 "IC35L010AVER07-0",
160 "IC35L020AVER07-0",
161 "IC35L030AVER07-0",
162 "IC35L040AVER07-0",
163 "IC35L060AVER07-0",
164 "WDC AC310200R",
165 NULL
166};
167
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300168static const char * const bad_ata66_3[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400169 "WDC AC310200R",
170 NULL
171};
172
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300173static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
174 const char * const list[])
Jeff Garzik669a5db2006-08-29 18:12:40 -0400175{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900176 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Andy Shevchenko908913b2016-03-17 14:22:32 -0700177 int i;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400178
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900179 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400180
Andy Shevchenko908913b2016-03-17 14:22:32 -0700181 i = match_string(list, -1, model_num);
182 if (i >= 0) {
Hannes Reineckecbc59b82021-12-21 08:21:27 +0100183 ata_dev_warn(dev, "%s is not supported for %s\n", modestr, list[i]);
Andy Shevchenko908913b2016-03-17 14:22:32 -0700184 return 1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400185 }
186 return 0;
187}
188
189/**
190 * hpt366_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400191 * @adev: ATA device
Lee Jonesd6c2aaa2021-02-01 14:39:27 +0000192 * @mask: Current mask to manipulate and pass back
Jeff Garzik669a5db2006-08-29 18:12:40 -0400193 *
194 * Block UDMA on devices that cause trouble with this controller.
195 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400196
Alan Coxa76b62ca2007-03-09 09:34:07 -0500197static unsigned long hpt366_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400198{
199 if (adev->class == ATA_DEV_ATA) {
200 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
201 mask &= ~ATA_MASK_UDMA;
202 if (hpt_dma_blacklisted(adev, "UDMA3", bad_ata66_3))
Alan Cox6ddd6862008-02-26 13:35:54 -0800203 mask &= ~(0xF8 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400204 if (hpt_dma_blacklisted(adev, "UDMA4", bad_ata66_4))
Alan Cox6ddd6862008-02-26 13:35:54 -0800205 mask &= ~(0xF0 << ATA_SHIFT_UDMA);
Tejun Heo3ee89f12008-12-09 17:14:04 +0900206 } else if (adev->class == ATA_DEV_ATAPI)
207 mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
208
Tejun Heoc7087652010-05-10 21:41:34 +0200209 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400210}
211
Alan Coxfecfda52007-03-08 19:34:28 +0000212static int hpt36x_cable_detect(struct ata_port *ap)
213{
Alan Coxfecfda52007-03-08 19:34:28 +0000214 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heobab5b322008-12-09 17:13:19 +0900215 u8 ata66;
Alan Coxfecfda52007-03-08 19:34:28 +0000216
Tejun Heobab5b322008-12-09 17:13:19 +0900217 /*
218 * Each channel of pata_hpt366 occupies separate PCI function
219 * as the primary channel and bit1 indicates the cable type.
220 */
Alan Coxfecfda52007-03-08 19:34:28 +0000221 pci_read_config_byte(pdev, 0x5A, &ata66);
Tejun Heobab5b322008-12-09 17:13:19 +0900222 if (ata66 & 2)
Alan Coxfecfda52007-03-08 19:34:28 +0000223 return ATA_CBL_PATA40;
224 return ATA_CBL_PATA80;
225}
226
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500227static void hpt366_set_mode(struct ata_port *ap, struct ata_device *adev,
228 u8 mode)
229{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500230 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400231 u32 addr = 0x40 + 4 * adev->devno;
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200232 u32 mask, reg, t;
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500233
234 /* determine timing mask and find matching clock entry */
235 if (mode < XFER_MW_DMA_0)
236 mask = 0xc1f8ffff;
237 else if (mode < XFER_UDMA_0)
238 mask = 0x303800ff;
239 else
240 mask = 0x30070000;
241
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200242 t = hpt36x_find_mode(ap, mode);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500243
244 /*
245 * Combine new mode bits with old config bits and disable
246 * on-chip PIO FIFO/buffer (and PIO MST mode as well) to avoid
247 * problems handling I/O errors later.
248 */
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400249 pci_read_config_dword(pdev, addr, &reg);
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200250 reg = ((reg & ~mask) | (t & mask)) & ~0xc0000000;
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400251 pci_write_config_dword(pdev, addr, reg);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500252}
253
Jeff Garzik669a5db2006-08-29 18:12:40 -0400254/**
255 * hpt366_set_piomode - PIO setup
256 * @ap: ATA interface
257 * @adev: device on the interface
258 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400259 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400260 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400261
Jeff Garzik669a5db2006-08-29 18:12:40 -0400262static void hpt366_set_piomode(struct ata_port *ap, struct ata_device *adev)
263{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500264 hpt366_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400265}
266
267/**
268 * hpt366_set_dmamode - DMA timing setup
269 * @ap: ATA interface
270 * @adev: Device being configured
271 *
272 * Set up the channel for MWDMA or UDMA modes. Much the same as with
273 * PIO, load the mode number and then set MWDMA or UDMA flag.
274 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400275
Jeff Garzik669a5db2006-08-29 18:12:40 -0400276static void hpt366_set_dmamode(struct ata_port *ap, struct ata_device *adev)
277{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500278 hpt366_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400279}
280
281static struct scsi_host_template hpt36x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900282 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400283};
284
285/*
286 * Configuration for HPT366/68
287 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400288
Jeff Garzik669a5db2006-08-29 18:12:40 -0400289static struct ata_port_operations hpt366_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900290 .inherits = &ata_bmdma_port_ops,
291 .cable_detect = hpt36x_cable_detect,
292 .mode_filter = hpt366_filter,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400293 .set_piomode = hpt366_set_piomode,
294 .set_dmamode = hpt366_set_dmamode,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400295};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400296
297/**
Alanaa54ab1e2006-11-27 16:24:15 +0000298 * hpt36x_init_chipset - common chip setup
299 * @dev: PCI device
300 *
301 * Perform the chip setup work that must be done at both init and
302 * resume time
303 */
304
305static void hpt36x_init_chipset(struct pci_dev *dev)
306{
307 u8 drive_fast;
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300308
Alanaa54ab1e2006-11-27 16:24:15 +0000309 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
310 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
311 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
312 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
313
314 pci_read_config_byte(dev, 0x51, &drive_fast);
315 if (drive_fast & 0x80)
316 pci_write_config_byte(dev, 0x51, drive_fast & ~0x80);
317}
318
319/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400320 * hpt36x_init_one - Initialise an HPT366/368
321 * @dev: PCI device
322 * @id: Entry in match table
323 *
324 * Initialise an HPT36x device. There are some interesting complications
325 * here. Firstly the chip may report 366 and be one of several variants.
326 * Secondly all the timings depend on the clock for the chip which we must
327 * detect and look up
328 *
329 * This is the known chip mappings. It may be missing a couple of later
330 * releases.
331 *
332 * Chip version PCI Rev Notes
333 * HPT366 4 (HPT366) 0 UDMA66
334 * HPT366 4 (HPT366) 1 UDMA66
335 * HPT368 4 (HPT366) 2 UDMA66
336 * HPT37x/30x 4 (HPT366) 3+ Other driver
337 *
338 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400339
Jeff Garzik669a5db2006-08-29 18:12:40 -0400340static int hpt36x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
341{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200342 static const struct ata_port_info info_hpt366 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400343 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100344 .pio_mask = ATA_PIO4,
345 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400346 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400347 .port_ops = &hpt366_port_ops
348 };
Tejun Heo887125e2008-03-25 12:22:49 +0900349 const struct ata_port_info *ppi[] = { &info_hpt366, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400350
Arnd Bergmann6ec0a862015-05-19 16:34:05 +0200351 const void *hpriv = NULL;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400352 u32 reg1;
Tejun Heof08048e2008-03-25 12:22:47 +0900353 int rc;
354
355 rc = pcim_enable_device(dev);
356 if (rc)
357 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400358
Jeff Garzik669a5db2006-08-29 18:12:40 -0400359 /* May be a later chip in disguise. Check */
360 /* Newer chips are not in the HPT36x driver. Ignore them */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400361 if (dev->revision > 2)
362 return -ENODEV;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400363
Alanaa54ab1e2006-11-27 16:24:15 +0000364 hpt36x_init_chipset(dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400365
366 pci_read_config_dword(dev, 0x40, &reg1);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400367
Jeff Garzik669a5db2006-08-29 18:12:40 -0400368 /* PCI clocking determines the ATA timing values to use */
369 /* info_hpt366 is safe against re-entry so we can scribble on it */
Colin Ian Kinga548cc02016-07-12 12:16:19 +0100370 switch ((reg1 & 0xf00) >> 8) {
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300371 case 9:
372 hpriv = &hpt366_40;
373 break;
374 case 5:
375 hpriv = &hpt366_25;
376 break;
377 default:
378 hpriv = &hpt366_33;
379 break;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400380 }
381 /* Now kick off ATA set up */
Arnd Bergmann6ec0a862015-05-19 16:34:05 +0200382 return ata_pci_bmdma_init_one(dev, ppi, &hpt36x_sht, (void *)hpriv, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400383}
384
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200385#ifdef CONFIG_PM_SLEEP
Alanaa54ab1e2006-11-27 16:24:15 +0000386static int hpt36x_reinit_one(struct pci_dev *dev)
387{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900388 struct ata_host *host = pci_get_drvdata(dev);
Tejun Heof08048e2008-03-25 12:22:47 +0900389 int rc;
390
391 rc = ata_pci_device_do_resume(dev);
392 if (rc)
393 return rc;
Alanaa54ab1e2006-11-27 16:24:15 +0000394 hpt36x_init_chipset(dev);
Tejun Heof08048e2008-03-25 12:22:47 +0900395 ata_host_resume(host);
396 return 0;
Alanaa54ab1e2006-11-27 16:24:15 +0000397}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900398#endif
Alanaa54ab1e2006-11-27 16:24:15 +0000399
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400400static const struct pci_device_id hpt36x[] = {
401 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400402 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400403};
404
405static struct pci_driver hpt36x_pci_driver = {
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300406 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400407 .id_table = hpt36x,
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300408 .probe = hpt36x_init_one,
Alanaa54ab1e2006-11-27 16:24:15 +0000409 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200410#ifdef CONFIG_PM_SLEEP
Alanaa54ab1e2006-11-27 16:24:15 +0000411 .suspend = ata_pci_device_suspend,
412 .resume = hpt36x_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900413#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400414};
415
Axel Lin2fc75da2012-04-19 13:43:05 +0800416module_pci_driver(hpt36x_pci_driver);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400417
Jeff Garzik669a5db2006-08-29 18:12:40 -0400418MODULE_AUTHOR("Alan Cox");
419MODULE_DESCRIPTION("low-level driver for the Highpoint HPT366/368");
420MODULE_LICENSE("GPL");
421MODULE_DEVICE_TABLE(pci, hpt36x);
422MODULE_VERSION(DRV_VERSION);