Cédric Le Goater | eac1e73 | 2017-08-30 21:46:11 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2016,2017 IBM Corporation. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or |
| 5 | * modify it under the terms of the GNU General Public License |
| 6 | * as published by the Free Software Foundation; either version |
| 7 | * 2 of the License, or (at your option) any later version. |
| 8 | */ |
| 9 | |
| 10 | #define pr_fmt(fmt) "xive: " fmt |
| 11 | |
| 12 | #include <linux/types.h> |
| 13 | #include <linux/irq.h> |
| 14 | #include <linux/smp.h> |
| 15 | #include <linux/interrupt.h> |
| 16 | #include <linux/init.h> |
| 17 | #include <linux/of.h> |
| 18 | #include <linux/slab.h> |
| 19 | #include <linux/spinlock.h> |
| 20 | #include <linux/cpumask.h> |
| 21 | #include <linux/mm.h> |
| 22 | |
| 23 | #include <asm/prom.h> |
| 24 | #include <asm/io.h> |
| 25 | #include <asm/smp.h> |
| 26 | #include <asm/irq.h> |
| 27 | #include <asm/errno.h> |
| 28 | #include <asm/xive.h> |
| 29 | #include <asm/xive-regs.h> |
| 30 | #include <asm/hvcall.h> |
| 31 | |
| 32 | #include "xive-internal.h" |
| 33 | |
| 34 | static u32 xive_queue_shift; |
| 35 | |
| 36 | struct xive_irq_bitmap { |
| 37 | unsigned long *bitmap; |
| 38 | unsigned int base; |
| 39 | unsigned int count; |
| 40 | spinlock_t lock; |
| 41 | struct list_head list; |
| 42 | }; |
| 43 | |
| 44 | static LIST_HEAD(xive_irq_bitmaps); |
| 45 | |
| 46 | static int xive_irq_bitmap_add(int base, int count) |
| 47 | { |
| 48 | struct xive_irq_bitmap *xibm; |
| 49 | |
| 50 | xibm = kzalloc(sizeof(*xibm), GFP_ATOMIC); |
| 51 | if (!xibm) |
| 52 | return -ENOMEM; |
| 53 | |
| 54 | spin_lock_init(&xibm->lock); |
| 55 | xibm->base = base; |
| 56 | xibm->count = count; |
| 57 | xibm->bitmap = kzalloc(xibm->count, GFP_KERNEL); |
| 58 | list_add(&xibm->list, &xive_irq_bitmaps); |
| 59 | |
| 60 | pr_info("Using IRQ range [%x-%x]", xibm->base, |
| 61 | xibm->base + xibm->count - 1); |
| 62 | return 0; |
| 63 | } |
| 64 | |
| 65 | static int __xive_irq_bitmap_alloc(struct xive_irq_bitmap *xibm) |
| 66 | { |
| 67 | int irq; |
| 68 | |
| 69 | irq = find_first_zero_bit(xibm->bitmap, xibm->count); |
| 70 | if (irq != xibm->count) { |
| 71 | set_bit(irq, xibm->bitmap); |
| 72 | irq += xibm->base; |
| 73 | } else { |
| 74 | irq = -ENOMEM; |
| 75 | } |
| 76 | |
| 77 | return irq; |
| 78 | } |
| 79 | |
| 80 | static int xive_irq_bitmap_alloc(void) |
| 81 | { |
| 82 | struct xive_irq_bitmap *xibm; |
| 83 | unsigned long flags; |
| 84 | int irq = -ENOENT; |
| 85 | |
| 86 | list_for_each_entry(xibm, &xive_irq_bitmaps, list) { |
| 87 | spin_lock_irqsave(&xibm->lock, flags); |
| 88 | irq = __xive_irq_bitmap_alloc(xibm); |
| 89 | spin_unlock_irqrestore(&xibm->lock, flags); |
| 90 | if (irq >= 0) |
| 91 | break; |
| 92 | } |
| 93 | return irq; |
| 94 | } |
| 95 | |
| 96 | static void xive_irq_bitmap_free(int irq) |
| 97 | { |
| 98 | unsigned long flags; |
| 99 | struct xive_irq_bitmap *xibm; |
| 100 | |
| 101 | list_for_each_entry(xibm, &xive_irq_bitmaps, list) { |
| 102 | if ((irq >= xibm->base) && (irq < xibm->base + xibm->count)) { |
| 103 | spin_lock_irqsave(&xibm->lock, flags); |
| 104 | clear_bit(irq - xibm->base, xibm->bitmap); |
| 105 | spin_unlock_irqrestore(&xibm->lock, flags); |
| 106 | break; |
| 107 | } |
| 108 | } |
| 109 | } |
| 110 | |
| 111 | static long plpar_int_get_source_info(unsigned long flags, |
| 112 | unsigned long lisn, |
| 113 | unsigned long *src_flags, |
| 114 | unsigned long *eoi_page, |
| 115 | unsigned long *trig_page, |
| 116 | unsigned long *esb_shift) |
| 117 | { |
| 118 | unsigned long retbuf[PLPAR_HCALL_BUFSIZE]; |
| 119 | long rc; |
| 120 | |
| 121 | rc = plpar_hcall(H_INT_GET_SOURCE_INFO, retbuf, flags, lisn); |
| 122 | if (rc) { |
| 123 | pr_err("H_INT_GET_SOURCE_INFO lisn=%ld failed %ld\n", lisn, rc); |
| 124 | return rc; |
| 125 | } |
| 126 | |
| 127 | *src_flags = retbuf[0]; |
| 128 | *eoi_page = retbuf[1]; |
| 129 | *trig_page = retbuf[2]; |
| 130 | *esb_shift = retbuf[3]; |
| 131 | |
| 132 | pr_devel("H_INT_GET_SOURCE_INFO flags=%lx eoi=%lx trig=%lx shift=%lx\n", |
| 133 | retbuf[0], retbuf[1], retbuf[2], retbuf[3]); |
| 134 | |
| 135 | return 0; |
| 136 | } |
| 137 | |
| 138 | #define XIVE_SRC_SET_EISN (1ull << (63 - 62)) |
| 139 | #define XIVE_SRC_MASK (1ull << (63 - 63)) /* unused */ |
| 140 | |
| 141 | static long plpar_int_set_source_config(unsigned long flags, |
| 142 | unsigned long lisn, |
| 143 | unsigned long target, |
| 144 | unsigned long prio, |
| 145 | unsigned long sw_irq) |
| 146 | { |
| 147 | long rc; |
| 148 | |
| 149 | |
| 150 | pr_devel("H_INT_SET_SOURCE_CONFIG flags=%lx lisn=%lx target=%lx prio=%lx sw_irq=%lx\n", |
| 151 | flags, lisn, target, prio, sw_irq); |
| 152 | |
| 153 | |
| 154 | rc = plpar_hcall_norets(H_INT_SET_SOURCE_CONFIG, flags, lisn, |
| 155 | target, prio, sw_irq); |
| 156 | if (rc) { |
| 157 | pr_err("H_INT_SET_SOURCE_CONFIG lisn=%ld target=%lx prio=%lx failed %ld\n", |
| 158 | lisn, target, prio, rc); |
| 159 | return rc; |
| 160 | } |
| 161 | |
| 162 | return 0; |
| 163 | } |
| 164 | |
| 165 | static long plpar_int_get_queue_info(unsigned long flags, |
| 166 | unsigned long target, |
| 167 | unsigned long priority, |
| 168 | unsigned long *esn_page, |
| 169 | unsigned long *esn_size) |
| 170 | { |
| 171 | unsigned long retbuf[PLPAR_HCALL_BUFSIZE]; |
| 172 | long rc; |
| 173 | |
| 174 | rc = plpar_hcall(H_INT_GET_QUEUE_INFO, retbuf, flags, target, priority); |
| 175 | if (rc) { |
| 176 | pr_err("H_INT_GET_QUEUE_INFO cpu=%ld prio=%ld failed %ld\n", |
| 177 | target, priority, rc); |
| 178 | return rc; |
| 179 | } |
| 180 | |
| 181 | *esn_page = retbuf[0]; |
| 182 | *esn_size = retbuf[1]; |
| 183 | |
| 184 | pr_devel("H_INT_GET_QUEUE_INFO page=%lx size=%lx\n", |
| 185 | retbuf[0], retbuf[1]); |
| 186 | |
| 187 | return 0; |
| 188 | } |
| 189 | |
| 190 | #define XIVE_EQ_ALWAYS_NOTIFY (1ull << (63 - 63)) |
| 191 | |
| 192 | static long plpar_int_set_queue_config(unsigned long flags, |
| 193 | unsigned long target, |
| 194 | unsigned long priority, |
| 195 | unsigned long qpage, |
| 196 | unsigned long qsize) |
| 197 | { |
| 198 | long rc; |
| 199 | |
| 200 | pr_devel("H_INT_SET_QUEUE_CONFIG flags=%lx target=%lx priority=%lx qpage=%lx qsize=%lx\n", |
| 201 | flags, target, priority, qpage, qsize); |
| 202 | |
| 203 | rc = plpar_hcall_norets(H_INT_SET_QUEUE_CONFIG, flags, target, |
| 204 | priority, qpage, qsize); |
| 205 | if (rc) { |
| 206 | pr_err("H_INT_SET_QUEUE_CONFIG cpu=%ld prio=%ld qpage=%lx returned %ld\n", |
| 207 | target, priority, qpage, rc); |
| 208 | return rc; |
| 209 | } |
| 210 | |
| 211 | return 0; |
| 212 | } |
| 213 | |
| 214 | static long plpar_int_sync(unsigned long flags, unsigned long lisn) |
| 215 | { |
| 216 | long rc; |
| 217 | |
| 218 | rc = plpar_hcall_norets(H_INT_SYNC, flags, lisn); |
| 219 | if (rc) { |
| 220 | pr_err("H_INT_SYNC lisn=%ld returned %ld\n", lisn, rc); |
| 221 | return rc; |
| 222 | } |
| 223 | |
| 224 | return 0; |
| 225 | } |
| 226 | |
| 227 | #define XIVE_SRC_H_INT_ESB (1ull << (63 - 60)) /* TODO */ |
| 228 | #define XIVE_SRC_LSI (1ull << (63 - 61)) |
| 229 | #define XIVE_SRC_TRIGGER (1ull << (63 - 62)) |
| 230 | #define XIVE_SRC_STORE_EOI (1ull << (63 - 63)) |
| 231 | |
| 232 | static int xive_spapr_populate_irq_data(u32 hw_irq, struct xive_irq_data *data) |
| 233 | { |
| 234 | long rc; |
| 235 | unsigned long flags; |
| 236 | unsigned long eoi_page; |
| 237 | unsigned long trig_page; |
| 238 | unsigned long esb_shift; |
| 239 | |
| 240 | memset(data, 0, sizeof(*data)); |
| 241 | |
| 242 | rc = plpar_int_get_source_info(0, hw_irq, &flags, &eoi_page, &trig_page, |
| 243 | &esb_shift); |
| 244 | if (rc) |
| 245 | return -EINVAL; |
| 246 | |
| 247 | if (flags & XIVE_SRC_STORE_EOI) |
| 248 | data->flags |= XIVE_IRQ_FLAG_STORE_EOI; |
| 249 | if (flags & XIVE_SRC_LSI) |
| 250 | data->flags |= XIVE_IRQ_FLAG_LSI; |
| 251 | data->eoi_page = eoi_page; |
| 252 | data->esb_shift = esb_shift; |
| 253 | data->trig_page = trig_page; |
| 254 | |
| 255 | /* |
| 256 | * No chip-id for the sPAPR backend. This has an impact how we |
| 257 | * pick a target. See xive_pick_irq_target(). |
| 258 | */ |
| 259 | data->src_chip = XIVE_INVALID_CHIP_ID; |
| 260 | |
| 261 | data->eoi_mmio = ioremap(data->eoi_page, 1u << data->esb_shift); |
| 262 | if (!data->eoi_mmio) { |
| 263 | pr_err("Failed to map EOI page for irq 0x%x\n", hw_irq); |
| 264 | return -ENOMEM; |
| 265 | } |
| 266 | |
Cédric Le Goater | c58a14a | 2017-08-30 21:46:14 +0200 | [diff] [blame^] | 267 | data->hw_irq = hw_irq; |
| 268 | |
Cédric Le Goater | eac1e73 | 2017-08-30 21:46:11 +0200 | [diff] [blame] | 269 | /* Full function page supports trigger */ |
| 270 | if (flags & XIVE_SRC_TRIGGER) { |
| 271 | data->trig_mmio = data->eoi_mmio; |
| 272 | return 0; |
| 273 | } |
| 274 | |
| 275 | data->trig_mmio = ioremap(data->trig_page, 1u << data->esb_shift); |
| 276 | if (!data->trig_mmio) { |
| 277 | pr_err("Failed to map trigger page for irq 0x%x\n", hw_irq); |
| 278 | return -ENOMEM; |
| 279 | } |
| 280 | return 0; |
| 281 | } |
| 282 | |
| 283 | static int xive_spapr_configure_irq(u32 hw_irq, u32 target, u8 prio, u32 sw_irq) |
| 284 | { |
| 285 | long rc; |
| 286 | |
| 287 | rc = plpar_int_set_source_config(XIVE_SRC_SET_EISN, hw_irq, target, |
| 288 | prio, sw_irq); |
| 289 | |
| 290 | return rc == 0 ? 0 : -ENXIO; |
| 291 | } |
| 292 | |
| 293 | /* This can be called multiple time to change a queue configuration */ |
| 294 | static int xive_spapr_configure_queue(u32 target, struct xive_q *q, u8 prio, |
| 295 | __be32 *qpage, u32 order) |
| 296 | { |
| 297 | s64 rc = 0; |
| 298 | unsigned long esn_page; |
| 299 | unsigned long esn_size; |
| 300 | u64 flags, qpage_phys; |
| 301 | |
| 302 | /* If there's an actual queue page, clean it */ |
| 303 | if (order) { |
| 304 | if (WARN_ON(!qpage)) |
| 305 | return -EINVAL; |
| 306 | qpage_phys = __pa(qpage); |
| 307 | } else { |
| 308 | qpage_phys = 0; |
| 309 | } |
| 310 | |
| 311 | /* Initialize the rest of the fields */ |
| 312 | q->msk = order ? ((1u << (order - 2)) - 1) : 0; |
| 313 | q->idx = 0; |
| 314 | q->toggle = 0; |
| 315 | |
| 316 | rc = plpar_int_get_queue_info(0, target, prio, &esn_page, &esn_size); |
| 317 | if (rc) { |
| 318 | pr_err("Error %lld getting queue info prio %d\n", rc, prio); |
| 319 | rc = -EIO; |
| 320 | goto fail; |
| 321 | } |
| 322 | |
| 323 | /* TODO: add support for the notification page */ |
| 324 | q->eoi_phys = esn_page; |
| 325 | |
| 326 | /* Default is to always notify */ |
| 327 | flags = XIVE_EQ_ALWAYS_NOTIFY; |
| 328 | |
| 329 | /* Configure and enable the queue in HW */ |
| 330 | rc = plpar_int_set_queue_config(flags, target, prio, qpage_phys, order); |
| 331 | if (rc) { |
| 332 | pr_err("Error %lld setting queue for prio %d\n", rc, prio); |
| 333 | rc = -EIO; |
| 334 | } else { |
| 335 | q->qpage = qpage; |
| 336 | } |
| 337 | fail: |
| 338 | return rc; |
| 339 | } |
| 340 | |
| 341 | static int xive_spapr_setup_queue(unsigned int cpu, struct xive_cpu *xc, |
| 342 | u8 prio) |
| 343 | { |
| 344 | struct xive_q *q = &xc->queue[prio]; |
| 345 | __be32 *qpage; |
| 346 | |
| 347 | qpage = xive_queue_page_alloc(cpu, xive_queue_shift); |
| 348 | if (IS_ERR(qpage)) |
| 349 | return PTR_ERR(qpage); |
| 350 | |
| 351 | return xive_spapr_configure_queue(cpu, q, prio, qpage, |
| 352 | xive_queue_shift); |
| 353 | } |
| 354 | |
| 355 | static void xive_spapr_cleanup_queue(unsigned int cpu, struct xive_cpu *xc, |
| 356 | u8 prio) |
| 357 | { |
| 358 | struct xive_q *q = &xc->queue[prio]; |
| 359 | unsigned int alloc_order; |
| 360 | long rc; |
| 361 | |
| 362 | rc = plpar_int_set_queue_config(0, cpu, prio, 0, 0); |
| 363 | if (rc) |
| 364 | pr_err("Error %ld setting queue for prio %d\n", rc, prio); |
| 365 | |
| 366 | alloc_order = xive_alloc_order(xive_queue_shift); |
| 367 | free_pages((unsigned long)q->qpage, alloc_order); |
| 368 | q->qpage = NULL; |
| 369 | } |
| 370 | |
| 371 | static bool xive_spapr_match(struct device_node *node) |
| 372 | { |
| 373 | /* Ignore cascaded controllers for the moment */ |
| 374 | return 1; |
| 375 | } |
| 376 | |
| 377 | #ifdef CONFIG_SMP |
| 378 | static int xive_spapr_get_ipi(unsigned int cpu, struct xive_cpu *xc) |
| 379 | { |
| 380 | int irq = xive_irq_bitmap_alloc(); |
| 381 | |
| 382 | if (irq < 0) { |
| 383 | pr_err("Failed to allocate IPI on CPU %d\n", cpu); |
| 384 | return -ENXIO; |
| 385 | } |
| 386 | |
| 387 | xc->hw_ipi = irq; |
| 388 | return 0; |
| 389 | } |
| 390 | |
| 391 | static void xive_spapr_put_ipi(unsigned int cpu, struct xive_cpu *xc) |
| 392 | { |
| 393 | xive_irq_bitmap_free(xc->hw_ipi); |
| 394 | } |
| 395 | #endif /* CONFIG_SMP */ |
| 396 | |
| 397 | static void xive_spapr_shutdown(void) |
| 398 | { |
| 399 | long rc; |
| 400 | |
| 401 | rc = plpar_hcall_norets(H_INT_RESET, 0); |
| 402 | if (rc) |
| 403 | pr_err("H_INT_RESET failed %ld\n", rc); |
| 404 | } |
| 405 | |
| 406 | /* |
| 407 | * Perform an "ack" cycle on the current thread. Grab the pending |
| 408 | * active priorities and update the CPPR to the most favored one. |
| 409 | */ |
| 410 | static void xive_spapr_update_pending(struct xive_cpu *xc) |
| 411 | { |
| 412 | u8 nsr, cppr; |
| 413 | u16 ack; |
| 414 | |
| 415 | /* |
| 416 | * Perform the "Acknowledge O/S to Register" cycle. |
| 417 | * |
| 418 | * Let's speedup the access to the TIMA using the raw I/O |
| 419 | * accessor as we don't need the synchronisation routine of |
| 420 | * the higher level ones |
| 421 | */ |
| 422 | ack = be16_to_cpu(__raw_readw(xive_tima + TM_SPC_ACK_OS_REG)); |
| 423 | |
| 424 | /* Synchronize subsequent queue accesses */ |
| 425 | mb(); |
| 426 | |
| 427 | /* |
| 428 | * Grab the CPPR and the "NSR" field which indicates the source |
| 429 | * of the interrupt (if any) |
| 430 | */ |
| 431 | cppr = ack & 0xff; |
| 432 | nsr = ack >> 8; |
| 433 | |
| 434 | if (nsr & TM_QW1_NSR_EO) { |
| 435 | if (cppr == 0xff) |
| 436 | return; |
| 437 | /* Mark the priority pending */ |
| 438 | xc->pending_prio |= 1 << cppr; |
| 439 | |
| 440 | /* |
| 441 | * A new interrupt should never have a CPPR less favored |
| 442 | * than our current one. |
| 443 | */ |
| 444 | if (cppr >= xc->cppr) |
| 445 | pr_err("CPU %d odd ack CPPR, got %d at %d\n", |
| 446 | smp_processor_id(), cppr, xc->cppr); |
| 447 | |
| 448 | /* Update our idea of what the CPPR is */ |
| 449 | xc->cppr = cppr; |
| 450 | } |
| 451 | } |
| 452 | |
| 453 | static void xive_spapr_eoi(u32 hw_irq) |
| 454 | { |
| 455 | /* Not used */; |
| 456 | } |
| 457 | |
| 458 | static void xive_spapr_setup_cpu(unsigned int cpu, struct xive_cpu *xc) |
| 459 | { |
| 460 | /* Only some debug on the TIMA settings */ |
| 461 | pr_debug("(HW value: %08x %08x %08x)\n", |
| 462 | in_be32(xive_tima + TM_QW1_OS + TM_WORD0), |
| 463 | in_be32(xive_tima + TM_QW1_OS + TM_WORD1), |
| 464 | in_be32(xive_tima + TM_QW1_OS + TM_WORD2)); |
| 465 | } |
| 466 | |
| 467 | static void xive_spapr_teardown_cpu(unsigned int cpu, struct xive_cpu *xc) |
| 468 | { |
| 469 | /* Nothing to do */; |
| 470 | } |
| 471 | |
| 472 | static void xive_spapr_sync_source(u32 hw_irq) |
| 473 | { |
| 474 | /* Specs are unclear on what this is doing */ |
| 475 | plpar_int_sync(0, hw_irq); |
| 476 | } |
| 477 | |
| 478 | static const struct xive_ops xive_spapr_ops = { |
| 479 | .populate_irq_data = xive_spapr_populate_irq_data, |
| 480 | .configure_irq = xive_spapr_configure_irq, |
| 481 | .setup_queue = xive_spapr_setup_queue, |
| 482 | .cleanup_queue = xive_spapr_cleanup_queue, |
| 483 | .match = xive_spapr_match, |
| 484 | .shutdown = xive_spapr_shutdown, |
| 485 | .update_pending = xive_spapr_update_pending, |
| 486 | .eoi = xive_spapr_eoi, |
| 487 | .setup_cpu = xive_spapr_setup_cpu, |
| 488 | .teardown_cpu = xive_spapr_teardown_cpu, |
| 489 | .sync_source = xive_spapr_sync_source, |
| 490 | #ifdef CONFIG_SMP |
| 491 | .get_ipi = xive_spapr_get_ipi, |
| 492 | .put_ipi = xive_spapr_put_ipi, |
| 493 | #endif /* CONFIG_SMP */ |
| 494 | .name = "spapr", |
| 495 | }; |
| 496 | |
| 497 | /* |
| 498 | * get max priority from "/ibm,plat-res-int-priorities" |
| 499 | */ |
| 500 | static bool xive_get_max_prio(u8 *max_prio) |
| 501 | { |
| 502 | struct device_node *rootdn; |
| 503 | const __be32 *reg; |
| 504 | u32 len; |
| 505 | int prio, found; |
| 506 | |
| 507 | rootdn = of_find_node_by_path("/"); |
| 508 | if (!rootdn) { |
| 509 | pr_err("not root node found !\n"); |
| 510 | return false; |
| 511 | } |
| 512 | |
| 513 | reg = of_get_property(rootdn, "ibm,plat-res-int-priorities", &len); |
| 514 | if (!reg) { |
| 515 | pr_err("Failed to read 'ibm,plat-res-int-priorities' property\n"); |
| 516 | return false; |
| 517 | } |
| 518 | |
| 519 | if (len % (2 * sizeof(u32)) != 0) { |
| 520 | pr_err("invalid 'ibm,plat-res-int-priorities' property\n"); |
| 521 | return false; |
| 522 | } |
| 523 | |
| 524 | /* HW supports priorities in the range [0-7] and 0xFF is a |
| 525 | * wildcard priority used to mask. We scan the ranges reserved |
| 526 | * by the hypervisor to find the lowest priority we can use. |
| 527 | */ |
| 528 | found = 0xFF; |
| 529 | for (prio = 0; prio < 8; prio++) { |
| 530 | int reserved = 0; |
| 531 | int i; |
| 532 | |
| 533 | for (i = 0; i < len / (2 * sizeof(u32)); i++) { |
| 534 | int base = be32_to_cpu(reg[2 * i]); |
| 535 | int range = be32_to_cpu(reg[2 * i + 1]); |
| 536 | |
| 537 | if (prio >= base && prio < base + range) |
| 538 | reserved++; |
| 539 | } |
| 540 | |
| 541 | if (!reserved) |
| 542 | found = prio; |
| 543 | } |
| 544 | |
| 545 | if (found == 0xFF) { |
| 546 | pr_err("no valid priority found in 'ibm,plat-res-int-priorities'\n"); |
| 547 | return false; |
| 548 | } |
| 549 | |
| 550 | *max_prio = found; |
| 551 | return true; |
| 552 | } |
| 553 | |
| 554 | bool xive_spapr_init(void) |
| 555 | { |
| 556 | struct device_node *np; |
| 557 | struct resource r; |
| 558 | void __iomem *tima; |
| 559 | struct property *prop; |
| 560 | u8 max_prio; |
| 561 | u32 val; |
| 562 | u32 len; |
| 563 | const __be32 *reg; |
| 564 | int i; |
| 565 | |
| 566 | if (xive_cmdline_disabled) |
| 567 | return false; |
| 568 | |
| 569 | pr_devel("%s()\n", __func__); |
| 570 | np = of_find_compatible_node(NULL, NULL, "ibm,power-ivpe"); |
| 571 | if (!np) { |
| 572 | pr_devel("not found !\n"); |
| 573 | return false; |
| 574 | } |
| 575 | pr_devel("Found %s\n", np->full_name); |
| 576 | |
| 577 | /* Resource 1 is the OS ring TIMA */ |
| 578 | if (of_address_to_resource(np, 1, &r)) { |
| 579 | pr_err("Failed to get thread mgmnt area resource\n"); |
| 580 | return false; |
| 581 | } |
| 582 | tima = ioremap(r.start, resource_size(&r)); |
| 583 | if (!tima) { |
| 584 | pr_err("Failed to map thread mgmnt area\n"); |
| 585 | return false; |
| 586 | } |
| 587 | |
| 588 | if (!xive_get_max_prio(&max_prio)) |
| 589 | return false; |
| 590 | |
| 591 | /* Feed the IRQ number allocator with the ranges given in the DT */ |
| 592 | reg = of_get_property(np, "ibm,xive-lisn-ranges", &len); |
| 593 | if (!reg) { |
| 594 | pr_err("Failed to read 'ibm,xive-lisn-ranges' property\n"); |
| 595 | return false; |
| 596 | } |
| 597 | |
| 598 | if (len % (2 * sizeof(u32)) != 0) { |
| 599 | pr_err("invalid 'ibm,xive-lisn-ranges' property\n"); |
| 600 | return false; |
| 601 | } |
| 602 | |
| 603 | for (i = 0; i < len / (2 * sizeof(u32)); i++, reg += 2) |
| 604 | xive_irq_bitmap_add(be32_to_cpu(reg[0]), |
| 605 | be32_to_cpu(reg[1])); |
| 606 | |
| 607 | /* Iterate the EQ sizes and pick one */ |
| 608 | of_property_for_each_u32(np, "ibm,xive-eq-sizes", prop, reg, val) { |
| 609 | xive_queue_shift = val; |
| 610 | if (val == PAGE_SHIFT) |
| 611 | break; |
| 612 | } |
| 613 | |
| 614 | /* Initialize XIVE core with our backend */ |
| 615 | if (!xive_core_init(&xive_spapr_ops, tima, TM_QW1_OS, max_prio)) |
| 616 | return false; |
| 617 | |
| 618 | pr_info("Using %dkB queues\n", 1 << (xive_queue_shift - 10)); |
| 619 | return true; |
| 620 | } |