blob: 2f8038d69f677746e036cb3a639e9fe279d24092 [file] [log] [blame]
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001/*
2 * drivers/mmc/host/omap_hsmmc.c
3 *
4 * Driver for OMAP2430/3430 MMC controller.
5 *
6 * Copyright (C) 2007 Texas Instruments.
7 *
8 * Authors:
9 * Syed Mohammed Khasim <x0khasim@ti.com>
10 * Madhusudhan <madhu.cr@ti.com>
11 * Mohit Jalori <mjalori@ti.com>
12 *
13 * This file is licensed under the terms of the GNU General Public License
14 * version 2. This program is licensed "as is" without any warranty of any
15 * kind, whether express or implied.
16 */
17
18#include <linux/module.h>
19#include <linux/init.h>
Andy Shevchenkoac330f442011-05-10 15:51:54 +030020#include <linux/kernel.h>
Denis Karpovd900f712009-09-22 16:44:38 -070021#include <linux/debugfs.h>
Russell Kingc5c98922012-04-13 12:14:39 +010022#include <linux/dmaengine.h>
Denis Karpovd900f712009-09-22 16:44:38 -070023#include <linux/seq_file.h>
Felipe Balbi031cd032013-07-11 16:09:05 +030024#include <linux/sizes.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010025#include <linux/interrupt.h>
26#include <linux/delay.h>
27#include <linux/dma-mapping.h>
28#include <linux/platform_device.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010029#include <linux/timer.h>
30#include <linux/clk.h>
Rajendra Nayak46856a62012-03-12 20:32:37 +053031#include <linux/of.h>
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +020032#include <linux/of_irq.h>
Rajendra Nayak46856a62012-03-12 20:32:37 +053033#include <linux/of_device.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010034#include <linux/mmc/host.h>
Jarkko Lavinen13189e72009-09-22 16:44:53 -070035#include <linux/mmc/core.h>
Adrian Hunter93caf8e692010-08-11 14:17:48 -070036#include <linux/mmc/mmc.h>
NeilBrown41afa3142015-01-13 08:23:18 +130037#include <linux/mmc/slot-gpio.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010038#include <linux/io.h>
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +020039#include <linux/irq.h>
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080040#include <linux/regulator/consumer.h>
Daniel Mack46b76032012-10-15 21:35:05 +053041#include <linux/pinctrl/consumer.h>
Balaji T Kfa4aa2d2011-07-01 22:09:35 +053042#include <linux/pm_runtime.h>
Tony Lindgren5b83b222015-05-21 15:51:52 -070043#include <linux/pm_wakeirq.h>
Andreas Fenkart551434382014-11-08 15:33:09 +010044#include <linux/platform_data/hsmmc-omap.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010045
46/* OMAP HSMMC Host Controller Registers */
Denis Karpov11dd62a2009-09-22 16:44:43 -070047#define OMAP_HSMMC_SYSSTATUS 0x0014
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010048#define OMAP_HSMMC_CON 0x002C
Balaji T Ka2e77152014-01-21 19:54:42 +053049#define OMAP_HSMMC_SDMASA 0x0100
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010050#define OMAP_HSMMC_BLK 0x0104
51#define OMAP_HSMMC_ARG 0x0108
52#define OMAP_HSMMC_CMD 0x010C
53#define OMAP_HSMMC_RSP10 0x0110
54#define OMAP_HSMMC_RSP32 0x0114
55#define OMAP_HSMMC_RSP54 0x0118
56#define OMAP_HSMMC_RSP76 0x011C
57#define OMAP_HSMMC_DATA 0x0120
Andreas Fenkartbb0635f2014-05-29 10:28:01 +020058#define OMAP_HSMMC_PSTATE 0x0124
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010059#define OMAP_HSMMC_HCTL 0x0128
60#define OMAP_HSMMC_SYSCTL 0x012C
61#define OMAP_HSMMC_STAT 0x0130
62#define OMAP_HSMMC_IE 0x0134
63#define OMAP_HSMMC_ISE 0x0138
Balaji T Ka2e77152014-01-21 19:54:42 +053064#define OMAP_HSMMC_AC12 0x013C
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010065#define OMAP_HSMMC_CAPA 0x0140
66
67#define VS18 (1 << 26)
68#define VS30 (1 << 25)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053069#define HSS (1 << 21)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010070#define SDVS18 (0x5 << 9)
71#define SDVS30 (0x6 << 9)
David Brownelleb250822009-02-17 14:49:01 -080072#define SDVS33 (0x7 << 9)
Kim Kyuwon1b331e62009-02-20 13:10:08 +010073#define SDVS_MASK 0x00000E00
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010074#define SDVSCLR 0xFFFFF1FF
75#define SDVSDET 0x00000400
76#define AUTOIDLE 0x1
77#define SDBP (1 << 8)
78#define DTO 0xe
79#define ICE 0x1
80#define ICS 0x2
81#define CEN (1 << 2)
Balaji T Ked164182013-10-21 00:25:21 +053082#define CLKD_MAX 0x3FF /* max clock divisor: 1023 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010083#define CLKD_MASK 0x0000FFC0
84#define CLKD_SHIFT 6
85#define DTO_MASK 0x000F0000
86#define DTO_SHIFT 16
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010087#define INIT_STREAM (1 << 1)
Balaji T Ka2e77152014-01-21 19:54:42 +053088#define ACEN_ACMD23 (2 << 2)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010089#define DP_SELECT (1 << 21)
90#define DDIR (1 << 4)
Venkatraman Sa7e96872012-11-19 22:00:01 +053091#define DMAE 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010092#define MSBS (1 << 5)
93#define BCE (1 << 1)
94#define FOUR_BIT (1 << 1)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053095#define HSPE (1 << 2)
Balaji T K5a52b082014-05-29 10:28:02 +020096#define IWE (1 << 24)
Balaji T K03b5d9242012-04-09 12:08:33 +053097#define DDR (1 << 19)
Balaji T K5a52b082014-05-29 10:28:02 +020098#define CLKEXTFREE (1 << 16)
99#define CTPL (1 << 11)
Jarkko Lavinen73153012008-11-21 16:49:54 +0200100#define DW8 (1 << 5)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100101#define OD 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100102#define STAT_CLEAR 0xFFFFFFFF
103#define INIT_STREAM_CMD 0x00000000
104#define DUAL_VOLT_OCR_BIT 7
105#define SRC (1 << 25)
106#define SRD (1 << 26)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700107#define SOFTRESET (1 << 1)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100108
Andreas Fenkartf9459012014-05-29 10:28:03 +0200109/* PSTATE */
110#define DLEV_DAT(x) (1 << (20 + (x)))
111
Venkatraman Sa7e96872012-11-19 22:00:01 +0530112/* Interrupt masks for IE and ISE register */
113#define CC_EN (1 << 0)
114#define TC_EN (1 << 1)
115#define BWR_EN (1 << 4)
116#define BRR_EN (1 << 5)
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200117#define CIRQ_EN (1 << 8)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530118#define ERR_EN (1 << 15)
119#define CTO_EN (1 << 16)
120#define CCRC_EN (1 << 17)
121#define CEB_EN (1 << 18)
122#define CIE_EN (1 << 19)
123#define DTO_EN (1 << 20)
124#define DCRC_EN (1 << 21)
125#define DEB_EN (1 << 22)
Balaji T Ka2e77152014-01-21 19:54:42 +0530126#define ACE_EN (1 << 24)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530127#define CERR_EN (1 << 28)
128#define BADA_EN (1 << 29)
129
Balaji T Ka2e77152014-01-21 19:54:42 +0530130#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
Venkatraman Sa7e96872012-11-19 22:00:01 +0530131 DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
132 BRR_EN | BWR_EN | TC_EN | CC_EN)
133
Balaji T Ka2e77152014-01-21 19:54:42 +0530134#define CNI (1 << 7)
135#define ACIE (1 << 4)
136#define ACEB (1 << 3)
137#define ACCE (1 << 2)
138#define ACTO (1 << 1)
139#define ACNE (1 << 0)
140
Balaji T Kfa4aa2d2011-07-01 22:09:35 +0530141#define MMC_AUTOSUSPEND_DELAY 100
Jianpeng Ma1e881782013-10-21 00:25:20 +0530142#define MMC_TIMEOUT_MS 20 /* 20 mSec */
143#define MMC_TIMEOUT_US 20000 /* 20000 micro Sec */
Andy Shevchenko6b206ef2011-07-13 11:16:29 -0400144#define OMAP_MMC_MIN_CLOCK 400000
145#define OMAP_MMC_MAX_CLOCK 52000000
Kishore Kadiyala0005ae72011-02-28 20:48:05 +0530146#define DRIVER_NAME "omap_hsmmc"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100147
148/*
149 * One controller can have multiple slots, like on some omap boards using
150 * omap.c controller driver. Luckily this is not currently done on any known
151 * omap_hsmmc.c device.
152 */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100153#define mmc_pdata(host) host->pdata
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100154
155/*
156 * MMC Host controller read/write API's
157 */
158#define OMAP_HSMMC_READ(base, reg) \
159 __raw_readl((base) + OMAP_HSMMC_##reg)
160
161#define OMAP_HSMMC_WRITE(base, reg, val) \
162 __raw_writel((val), (base) + OMAP_HSMMC_##reg)
163
Per Forlin9782aff2011-07-01 18:55:23 +0200164struct omap_hsmmc_next {
165 unsigned int dma_len;
166 s32 cookie;
167};
168
Denis Karpov70a33412009-09-22 16:44:59 -0700169struct omap_hsmmc_host {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100170 struct device *dev;
171 struct mmc_host *mmc;
172 struct mmc_request *mrq;
173 struct mmc_command *cmd;
174 struct mmc_data *data;
175 struct clk *fclk;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100176 struct clk *dbclk;
Balaji T Ke99448f2014-02-19 20:26:40 +0530177 struct regulator *pbias;
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700178 bool pbias_enabled;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100179 void __iomem *base;
Yang Lieab234f2021-01-15 17:51:21 +0800180 bool vqmmc_enabled;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100181 resource_size_t mapbase;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700182 spinlock_t irq_lock; /* Prevent races with irq handler */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100183 unsigned int dma_len;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +0200184 unsigned int dma_sg_idx;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100185 unsigned char bus_mode;
Adrian Huntera3621462009-09-22 16:44:42 -0700186 unsigned char power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100187 int suspended;
Tony Lindgren0a82e062013-10-21 00:25:19 +0530188 u32 con;
189 u32 hctl;
190 u32 sysctl;
191 u32 capa;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100192 int irq;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200193 int wake_irq;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100194 int use_dma, dma_ch;
Russell Kingc5c98922012-04-13 12:14:39 +0100195 struct dma_chan *tx_chan;
196 struct dma_chan *rx_chan;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200197 int response_busy;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700198 int context_loss;
Adrian Hunterb62f6222009-09-22 16:45:01 -0700199 int reqs_blocked;
Adrian Hunterb4175772010-05-26 14:42:06 -0700200 int req_in_progress;
Balaji T K6e3076c2014-01-21 19:54:42 +0530201 unsigned long clk_rate;
Balaji T Ka2e77152014-01-21 19:54:42 +0530202 unsigned int flags;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200203#define AUTO_CMD23 (1 << 0) /* Auto CMD23 support */
204#define HSMMC_SDIO_IRQ_ENABLED (1 << 1) /* SDIO irq enabled */
Per Forlin9782aff2011-07-01 18:55:23 +0200205 struct omap_hsmmc_next next_data;
Andreas Fenkart551434382014-11-08 15:33:09 +0100206 struct omap_hsmmc_platform_data *pdata;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100207};
208
Nishanth Menon59445b12014-02-13 23:45:48 -0600209struct omap_mmc_of_data {
210 u32 reg_offset;
211 u8 controller_flags;
212};
213
Balaji T Kbf129e12014-01-21 19:54:42 +0530214static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);
215
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530216static int omap_hsmmc_enable_supply(struct mmc_host *mmc)
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530217{
218 int ret;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530219 struct omap_hsmmc_host *host = mmc_priv(mmc);
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530220 struct mmc_ios *ios = &mmc->ios;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530221
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530222 if (!IS_ERR(mmc->supply.vmmc)) {
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530223 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530224 if (ret)
225 return ret;
226 }
227
228 /* Enable interface voltage rail, if needed */
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530229 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530230 ret = regulator_enable(mmc->supply.vqmmc);
231 if (ret) {
232 dev_err(mmc_dev(mmc), "vmmc_aux reg enable failed\n");
233 goto err_vqmmc;
234 }
Yang Lieab234f2021-01-15 17:51:21 +0800235 host->vqmmc_enabled = true;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530236 }
237
238 return 0;
239
240err_vqmmc:
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530241 if (!IS_ERR(mmc->supply.vmmc))
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530242 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
243
244 return ret;
245}
246
247static int omap_hsmmc_disable_supply(struct mmc_host *mmc)
248{
249 int ret;
250 int status;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530251 struct omap_hsmmc_host *host = mmc_priv(mmc);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530252
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530253 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530254 ret = regulator_disable(mmc->supply.vqmmc);
255 if (ret) {
256 dev_err(mmc_dev(mmc), "vmmc_aux reg disable failed\n");
257 return ret;
258 }
Yang Lieab234f2021-01-15 17:51:21 +0800259 host->vqmmc_enabled = false;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530260 }
261
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530262 if (!IS_ERR(mmc->supply.vmmc)) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530263 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
264 if (ret)
265 goto err_set_ocr;
266 }
267
268 return 0;
269
270err_set_ocr:
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530271 if (!IS_ERR(mmc->supply.vqmmc)) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530272 status = regulator_enable(mmc->supply.vqmmc);
273 if (status)
274 dev_err(mmc_dev(mmc), "vmmc_aux re-enable failed\n");
275 }
276
277 return ret;
278}
279
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530280static int omap_hsmmc_set_pbias(struct omap_hsmmc_host *host, bool power_on)
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530281{
282 int ret;
283
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530284 if (IS_ERR(host->pbias))
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530285 return 0;
286
287 if (power_on) {
Yang Lieab234f2021-01-15 17:51:21 +0800288 if (!host->pbias_enabled) {
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530289 ret = regulator_enable(host->pbias);
290 if (ret) {
291 dev_err(host->dev, "pbias reg enable fail\n");
292 return ret;
293 }
Yang Lieab234f2021-01-15 17:51:21 +0800294 host->pbias_enabled = true;
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530295 }
296 } else {
Yang Lieab234f2021-01-15 17:51:21 +0800297 if (host->pbias_enabled) {
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530298 ret = regulator_disable(host->pbias);
299 if (ret) {
300 dev_err(host->dev, "pbias reg disable fail\n");
301 return ret;
302 }
Yang Lieab234f2021-01-15 17:51:21 +0800303 host->pbias_enabled = false;
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530304 }
305 }
306
307 return 0;
308}
309
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530310static int omap_hsmmc_set_power(struct omap_hsmmc_host *host, int power_on)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800311{
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530312 struct mmc_host *mmc = host->mmc;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800313 int ret = 0;
314
315 /*
316 * If we don't see a Vcc regulator, assume it's a fixed
317 * voltage always-on regulator.
318 */
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530319 if (IS_ERR(mmc->supply.vmmc))
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800320 return 0;
321
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530322 ret = omap_hsmmc_set_pbias(host, false);
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530323 if (ret)
324 return ret;
Balaji T Ke99448f2014-02-19 20:26:40 +0530325
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800326 /*
327 * Assume Vcc regulator is used only to power the card ... OMAP
328 * VDDS is used to power the pins, optionally with a transceiver to
329 * support cards using voltages other than VDDS (1.8V nominal). When a
330 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
331 *
332 * In some cases this regulator won't support enable/disable;
333 * e.g. it's a fixed rail for a WLAN chip.
334 *
335 * In other cases vcc_aux switches interface power. Example, for
336 * eMMC cards it represents VccQ. Sometimes transceivers or SDIO
337 * chips/cards need an interface voltage rail too.
338 */
339 if (power_on) {
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530340 ret = omap_hsmmc_enable_supply(mmc);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530341 if (ret)
342 return ret;
Kishon Vijay Abraham I97fe7e52015-08-27 14:44:02 +0530343
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530344 ret = omap_hsmmc_set_pbias(host, true);
Kishon Vijay Abraham I97fe7e52015-08-27 14:44:02 +0530345 if (ret)
346 goto err_set_voltage;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800347 } else {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530348 ret = omap_hsmmc_disable_supply(mmc);
349 if (ret)
350 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800351 }
352
Kishon Vijay Abraham I229f3292015-08-27 14:43:59 +0530353 return 0;
354
355err_set_voltage:
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530356 omap_hsmmc_disable_supply(mmc);
Kishon Vijay Abraham I229f3292015-08-27 14:43:59 +0530357
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800358 return ret;
359}
360
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530361static int omap_hsmmc_disable_boot_regulator(struct regulator *reg)
362{
363 int ret;
364
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530365 if (IS_ERR(reg))
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530366 return 0;
367
368 if (regulator_is_enabled(reg)) {
369 ret = regulator_enable(reg);
370 if (ret)
371 return ret;
372
373 ret = regulator_disable(reg);
374 if (ret)
375 return ret;
376 }
377
378 return 0;
379}
380
381static int omap_hsmmc_disable_boot_regulators(struct omap_hsmmc_host *host)
382{
383 struct mmc_host *mmc = host->mmc;
384 int ret;
385
386 /*
387 * disable regulators enabled during boot and get the usecount
388 * right so that regulators can be enabled/disabled by checking
389 * the return value of regulator_is_enabled
390 */
391 ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vmmc);
392 if (ret) {
393 dev_err(host->dev, "fail to disable boot enabled vmmc reg\n");
394 return ret;
395 }
396
397 ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vqmmc);
398 if (ret) {
399 dev_err(host->dev,
400 "fail to disable boot enabled vmmc_aux reg\n");
401 return ret;
402 }
403
404 ret = omap_hsmmc_disable_boot_regulator(host->pbias);
405 if (ret) {
406 dev_err(host->dev,
407 "failed to disable boot enabled pbias reg\n");
408 return ret;
409 }
410
411 return 0;
412}
413
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800414static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
415{
Kishon Vijay Abraham I7d607f92015-08-27 14:43:53 +0530416 int ret;
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530417 struct mmc_host *mmc = host->mmc;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800418
Andreas Fenkartf7f0f032015-07-07 20:38:43 +0200419
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530420 ret = mmc_regulator_get_supply(mmc);
Wolfram Sang3b649a72017-10-14 21:17:17 +0200421 if (ret)
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530422 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800423
Balaji T K987fd492014-02-19 20:26:40 +0530424 /* Allow an aux regulator */
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530425 if (IS_ERR(mmc->supply.vqmmc)) {
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530426 mmc->supply.vqmmc = devm_regulator_get_optional(host->dev,
427 "vmmc_aux");
428 if (IS_ERR(mmc->supply.vqmmc)) {
429 ret = PTR_ERR(mmc->supply.vqmmc);
430 if ((ret != -ENODEV) && host->dev->of_node)
431 return ret;
432 dev_dbg(host->dev, "unable to get vmmc_aux regulator %ld\n",
433 PTR_ERR(mmc->supply.vqmmc));
434 }
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530435 }
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800436
Kishon Vijay Abraham Ic299dc32015-08-27 14:43:55 +0530437 host->pbias = devm_regulator_get_optional(host->dev, "pbias");
438 if (IS_ERR(host->pbias)) {
439 ret = PTR_ERR(host->pbias);
Kishon Vijay Abraham I91437572016-01-14 14:45:20 +0530440 if ((ret != -ENODEV) && host->dev->of_node) {
441 dev_err(host->dev,
442 "SD card detect fail? enable CONFIG_REGULATOR_PBIAS\n");
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530443 return ret;
Kishon Vijay Abraham I91437572016-01-14 14:45:20 +0530444 }
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530445 dev_dbg(host->dev, "unable to get pbias regulator %ld\n",
Kishon Vijay Abraham Ic299dc32015-08-27 14:43:55 +0530446 PTR_ERR(host->pbias));
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530447 }
Balaji T Ke99448f2014-02-19 20:26:40 +0530448
Balaji T K987fd492014-02-19 20:26:40 +0530449 /* For eMMC do not power off when not in sleep state */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100450 if (mmc_pdata(host)->no_regulator_off_init)
Balaji T K987fd492014-02-19 20:26:40 +0530451 return 0;
Adrian Huntere840ce12011-05-06 12:14:10 +0300452
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530453 ret = omap_hsmmc_disable_boot_regulators(host);
454 if (ret)
455 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800456
457 return 0;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800458}
459
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100460/*
Andy Shevchenkoe0c7f992011-05-06 12:14:05 +0300461 * Start clock to the card
462 */
463static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
464{
465 OMAP_HSMMC_WRITE(host->base, SYSCTL,
466 OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
467}
468
469/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100470 * Stop clock to the card
471 */
Denis Karpov70a33412009-09-22 16:44:59 -0700472static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100473{
474 OMAP_HSMMC_WRITE(host->base, SYSCTL,
475 OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
476 if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
Masanari Iida7122bbb2012-08-05 23:25:40 +0900477 dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100478}
479
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700480static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
481 struct mmc_command *cmd)
Adrian Hunterb4175772010-05-26 14:42:06 -0700482{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200483 u32 irq_mask = INT_EN_MASK;
484 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700485
486 if (host->use_dma)
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200487 irq_mask &= ~(BRR_EN | BWR_EN);
Adrian Hunterb4175772010-05-26 14:42:06 -0700488
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700489 /* Disable timeout for erases */
490 if (cmd->opcode == MMC_ERASE)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530491 irq_mask &= ~DTO_EN;
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700492
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200493 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700494 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
495 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200496
497 /* latch pending CIRQ, but don't signal MMC core */
498 if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
499 irq_mask |= CIRQ_EN;
Adrian Hunterb4175772010-05-26 14:42:06 -0700500 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200501 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700502}
503
504static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
505{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200506 u32 irq_mask = 0;
507 unsigned long flags;
508
509 spin_lock_irqsave(&host->irq_lock, flags);
510 /* no transfer running but need to keep cirq if enabled */
511 if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
512 irq_mask |= CIRQ_EN;
513 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
514 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
Adrian Hunterb4175772010-05-26 14:42:06 -0700515 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200516 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700517}
518
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300519/* Calculate divisor for the given clock frequency */
Balaji TKd83b6e02011-12-20 15:12:00 +0530520static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300521{
522 u16 dsor = 0;
523
524 if (ios->clock) {
Balaji TKd83b6e02011-12-20 15:12:00 +0530525 dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
Balaji T Ked164182013-10-21 00:25:21 +0530526 if (dsor > CLKD_MAX)
527 dsor = CLKD_MAX;
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300528 }
529
530 return dsor;
531}
532
Andy Shevchenko5934df22011-05-06 12:14:06 +0300533static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
534{
535 struct mmc_ios *ios = &host->mmc->ios;
536 unsigned long regval;
537 unsigned long timeout;
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530538 unsigned long clkdiv;
Andy Shevchenko5934df22011-05-06 12:14:06 +0300539
Venkatraman S8986d312012-08-07 19:10:38 +0530540 dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300541
542 omap_hsmmc_stop_clock(host);
543
544 regval = OMAP_HSMMC_READ(host->base, SYSCTL);
545 regval = regval & ~(CLKD_MASK | DTO_MASK);
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530546 clkdiv = calc_divisor(host, ios);
547 regval = regval | (clkdiv << 6) | (DTO << 16);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300548 OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
549 OMAP_HSMMC_WRITE(host->base, SYSCTL,
550 OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
551
552 /* Wait till the ICS bit is set */
553 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
554 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
555 && time_before(jiffies, timeout))
556 cpu_relax();
557
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530558 /*
559 * Enable High-Speed Support
560 * Pre-Requisites
561 * - Controller should support High-Speed-Enable Bit
562 * - Controller should not be using DDR Mode
563 * - Controller should advertise that it supports High Speed
564 * in capabilities register
565 * - MMC/SD clock coming out of controller > 25MHz
566 */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100567 if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
Seungwon Jeon5438ad92014-03-14 21:12:27 +0900568 (ios->timing != MMC_TIMING_MMC_DDR52) &&
Ulf Hansson903101a2014-11-25 13:05:13 +0100569 (ios->timing != MMC_TIMING_UHS_DDR50) &&
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530570 ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
571 regval = OMAP_HSMMC_READ(host->base, HCTL);
572 if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
573 regval |= HSPE;
574 else
575 regval &= ~HSPE;
576
577 OMAP_HSMMC_WRITE(host->base, HCTL, regval);
578 }
579
Andy Shevchenko5934df22011-05-06 12:14:06 +0300580 omap_hsmmc_start_clock(host);
581}
582
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400583static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
584{
585 struct mmc_ios *ios = &host->mmc->ios;
586 u32 con;
587
588 con = OMAP_HSMMC_READ(host->base, CON);
Ulf Hansson903101a2014-11-25 13:05:13 +0100589 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
590 ios->timing == MMC_TIMING_UHS_DDR50)
Balaji T K03b5d9242012-04-09 12:08:33 +0530591 con |= DDR; /* configure in DDR mode */
592 else
593 con &= ~DDR;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400594 switch (ios->bus_width) {
595 case MMC_BUS_WIDTH_8:
596 OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
597 break;
598 case MMC_BUS_WIDTH_4:
599 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
600 OMAP_HSMMC_WRITE(host->base, HCTL,
601 OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
602 break;
603 case MMC_BUS_WIDTH_1:
604 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
605 OMAP_HSMMC_WRITE(host->base, HCTL,
606 OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
607 break;
608 }
609}
610
611static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
612{
613 struct mmc_ios *ios = &host->mmc->ios;
614 u32 con;
615
616 con = OMAP_HSMMC_READ(host->base, CON);
617 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
618 OMAP_HSMMC_WRITE(host->base, CON, con | OD);
619 else
620 OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
621}
622
Denis Karpov11dd62a2009-09-22 16:44:43 -0700623#ifdef CONFIG_PM
624
625/*
626 * Restore the MMC host context, if it was lost as result of a
627 * power state change.
628 */
Denis Karpov70a33412009-09-22 16:44:59 -0700629static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700630{
631 struct mmc_ios *ios = &host->mmc->ios;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400632 u32 hctl, capa;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700633 unsigned long timeout;
634
Tony Lindgren0a82e062013-10-21 00:25:19 +0530635 if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
636 host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
637 host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
638 host->capa == OMAP_HSMMC_READ(host->base, CAPA))
639 return 0;
640
641 host->context_loss++;
642
Balaji T Kc2200ef2012-03-07 09:55:30 -0500643 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Denis Karpov11dd62a2009-09-22 16:44:43 -0700644 if (host->power_mode != MMC_POWER_OFF &&
645 (1 << ios->vdd) <= MMC_VDD_23_24)
646 hctl = SDVS18;
647 else
648 hctl = SDVS30;
649 capa = VS30 | VS18;
650 } else {
651 hctl = SDVS18;
652 capa = VS18;
653 }
654
Balaji T K5a52b082014-05-29 10:28:02 +0200655 if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
656 hctl |= IWE;
657
Denis Karpov11dd62a2009-09-22 16:44:43 -0700658 OMAP_HSMMC_WRITE(host->base, HCTL,
659 OMAP_HSMMC_READ(host->base, HCTL) | hctl);
660
661 OMAP_HSMMC_WRITE(host->base, CAPA,
662 OMAP_HSMMC_READ(host->base, CAPA) | capa);
663
664 OMAP_HSMMC_WRITE(host->base, HCTL,
665 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
666
667 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
668 while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
669 && time_before(jiffies, timeout))
670 ;
671
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200672 OMAP_HSMMC_WRITE(host->base, ISE, 0);
673 OMAP_HSMMC_WRITE(host->base, IE, 0);
674 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700675
676 /* Do not initialize card-specific things if the power is off */
677 if (host->power_mode == MMC_POWER_OFF)
678 goto out;
679
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400680 omap_hsmmc_set_bus_width(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700681
Andy Shevchenko5934df22011-05-06 12:14:06 +0300682 omap_hsmmc_set_clock(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700683
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400684 omap_hsmmc_set_bus_mode(host);
685
Denis Karpov11dd62a2009-09-22 16:44:43 -0700686out:
Tony Lindgren0a82e062013-10-21 00:25:19 +0530687 dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
688 host->context_loss);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700689 return 0;
690}
691
692/*
693 * Save the MMC host context (store the number of power state changes so far).
694 */
Denis Karpov70a33412009-09-22 16:44:59 -0700695static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700696{
Tony Lindgren0a82e062013-10-21 00:25:19 +0530697 host->con = OMAP_HSMMC_READ(host->base, CON);
698 host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
699 host->sysctl = OMAP_HSMMC_READ(host->base, SYSCTL);
700 host->capa = OMAP_HSMMC_READ(host->base, CAPA);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700701}
702
703#else
704
Denis Karpov70a33412009-09-22 16:44:59 -0700705static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700706{
707 return 0;
708}
709
Denis Karpov70a33412009-09-22 16:44:59 -0700710static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700711{
712}
713
714#endif
715
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100716/*
717 * Send init stream sequence to card
718 * before sending IDLE command
719 */
Denis Karpov70a33412009-09-22 16:44:59 -0700720static void send_init_stream(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100721{
722 int reg = 0;
723 unsigned long timeout;
724
725 disable_irq(host->irq);
Adrian Hunterb4175772010-05-26 14:42:06 -0700726
727 OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100728 OMAP_HSMMC_WRITE(host->base, CON,
729 OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
730 OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
731
732 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
Venkatraman Sa7e96872012-11-19 22:00:01 +0530733 while ((reg != CC_EN) && time_before(jiffies, timeout))
734 reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100735
736 OMAP_HSMMC_WRITE(host->base, CON,
737 OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
Adrian Hunterc653a6d2009-09-22 16:44:56 -0700738
739 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
740 OMAP_HSMMC_READ(host->base, STAT);
741
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100742 enable_irq(host->irq);
743}
744
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100745static ssize_t
Denis Karpov70a33412009-09-22 16:44:59 -0700746omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100747 char *buf)
748{
749 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
Denis Karpov70a33412009-09-22 16:44:59 -0700750 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100751
Andreas Fenkart326119c2014-11-08 15:33:14 +0100752 return sprintf(buf, "%s\n", mmc_pdata(host)->name);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100753}
754
Denis Karpov70a33412009-09-22 16:44:59 -0700755static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100756
757/*
758 * Configure the response type and send the cmd.
759 */
760static void
Denis Karpov70a33412009-09-22 16:44:59 -0700761omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100762 struct mmc_data *data)
763{
764 int cmdreg = 0, resptype = 0, cmdtype = 0;
765
Venkatraman S8986d312012-08-07 19:10:38 +0530766 dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100767 mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
768 host->cmd = cmd;
769
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700770 omap_hsmmc_enable_irq(host, cmd);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100771
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200772 host->response_busy = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100773 if (cmd->flags & MMC_RSP_PRESENT) {
774 if (cmd->flags & MMC_RSP_136)
775 resptype = 1;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200776 else if (cmd->flags & MMC_RSP_BUSY) {
777 resptype = 3;
778 host->response_busy = 1;
779 } else
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100780 resptype = 2;
781 }
782
783 /*
784 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
785 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
786 * a val of 0x3, rest 0x0.
787 */
788 if (cmd == host->mrq->stop)
789 cmdtype = 0x3;
790
791 cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
792
Balaji T Ka2e77152014-01-21 19:54:42 +0530793 if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
794 host->mrq->sbc) {
795 cmdreg |= ACEN_ACMD23;
796 OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
797 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100798 if (data) {
799 cmdreg |= DP_SELECT | MSBS | BCE;
800 if (data->flags & MMC_DATA_READ)
801 cmdreg |= DDIR;
802 else
803 cmdreg &= ~(DDIR);
804 }
805
806 if (host->use_dma)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530807 cmdreg |= DMAE;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100808
Adrian Hunterb4175772010-05-26 14:42:06 -0700809 host->req_in_progress = 1;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700810
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100811 OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
812 OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
813}
814
Russell Kingc5c98922012-04-13 12:14:39 +0100815static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
816 struct mmc_data *data)
817{
818 return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
819}
820
Adrian Hunterb4175772010-05-26 14:42:06 -0700821static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
822{
823 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530824 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700825
Venkatraman S31463b12012-04-09 12:08:34 +0530826 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700827 host->req_in_progress = 0;
828 dma_ch = host->dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530829 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700830
831 omap_hsmmc_disable_irq(host);
832 /* Do not complete the request if DMA is still in progress */
833 if (mrq->data && host->use_dma && dma_ch != -1)
834 return;
835 host->mrq = NULL;
836 mmc_request_done(host->mmc, mrq);
837}
838
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100839/*
840 * Notify the transfer complete to MMC core
841 */
842static void
Denis Karpov70a33412009-09-22 16:44:59 -0700843omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100844{
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200845 if (!data) {
846 struct mmc_request *mrq = host->mrq;
847
Adrian Hunter23050102009-09-22 16:44:57 -0700848 /* TC before CC from CMD6 - don't know why, but it happens */
849 if (host->cmd && host->cmd->opcode == 6 &&
850 host->response_busy) {
851 host->response_busy = 0;
852 return;
853 }
854
Adrian Hunterb4175772010-05-26 14:42:06 -0700855 omap_hsmmc_request_done(host, mrq);
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200856 return;
857 }
858
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100859 host->data = NULL;
860
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100861 if (!data->error)
862 data->bytes_xfered += data->blocks * (data->blksz);
863 else
864 data->bytes_xfered = 0;
865
Balaji T Kbf129e12014-01-21 19:54:42 +0530866 if (data->stop && (data->error || !host->mrq->sbc))
867 omap_hsmmc_start_command(host, data->stop, NULL);
868 else
Adrian Hunterb4175772010-05-26 14:42:06 -0700869 omap_hsmmc_request_done(host, data->mrq);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100870}
871
872/*
873 * Notify the core about command completion
874 */
875static void
Denis Karpov70a33412009-09-22 16:44:59 -0700876omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100877{
Balaji T Kbf129e12014-01-21 19:54:42 +0530878 if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
Balaji T Ka2e77152014-01-21 19:54:42 +0530879 !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
Balaji T K2177fa92014-05-09 22:16:52 +0530880 host->cmd = NULL;
Balaji T Kbf129e12014-01-21 19:54:42 +0530881 omap_hsmmc_start_dma_transfer(host);
882 omap_hsmmc_start_command(host, host->mrq->cmd,
883 host->mrq->data);
884 return;
885 }
886
Balaji T K2177fa92014-05-09 22:16:52 +0530887 host->cmd = NULL;
888
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100889 if (cmd->flags & MMC_RSP_PRESENT) {
890 if (cmd->flags & MMC_RSP_136) {
891 /* response type 2 */
892 cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
893 cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
894 cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
895 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
896 } else {
897 /* response types 1, 1b, 3, 4, 5, 6 */
898 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
899 }
900 }
Adrian Hunterb4175772010-05-26 14:42:06 -0700901 if ((host->data == NULL && !host->response_busy) || cmd->error)
Balaji T Kd4b2c372014-01-21 19:54:42 +0530902 omap_hsmmc_request_done(host, host->mrq);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100903}
904
905/*
906 * DMA clean up for command errors
907 */
Denis Karpov70a33412009-09-22 16:44:59 -0700908static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100909{
Adrian Hunterb4175772010-05-26 14:42:06 -0700910 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530911 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700912
Jarkko Lavinen82788ff2008-12-05 12:31:46 +0200913 host->data->error = errno;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100914
Venkatraman S31463b12012-04-09 12:08:34 +0530915 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700916 dma_ch = host->dma_ch;
917 host->dma_ch = -1;
Venkatraman S31463b12012-04-09 12:08:34 +0530918 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700919
920 if (host->use_dma && dma_ch != -1) {
Russell Kingc5c98922012-04-13 12:14:39 +0100921 struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
922
923 dmaengine_terminate_all(chan);
924 dma_unmap_sg(chan->device->dev,
925 host->data->sg, host->data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200926 mmc_get_dma_dir(host->data));
Russell Kingc5c98922012-04-13 12:14:39 +0100927
Per Forlin053bf342011-11-07 21:55:11 +0530928 host->data->host_cookie = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100929 }
930 host->data = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100931}
932
933/*
934 * Readable error output
935 */
936#ifdef CONFIG_MMC_DEBUG
Adrian Hunter699b9582011-05-06 12:14:01 +0300937static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100938{
939 /* --- means reserved bit without definition at documentation */
Denis Karpov70a33412009-09-22 16:44:59 -0700940 static const char *omap_hsmmc_status_bits[] = {
Adrian Hunter699b9582011-05-06 12:14:01 +0300941 "CC" , "TC" , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
942 "CIRQ", "OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
943 "CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
944 "ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100945 };
946 char res[256];
947 char *buf = res;
948 int len, i;
949
950 len = sprintf(buf, "MMC IRQ 0x%x :", status);
951 buf += len;
952
Denis Karpov70a33412009-09-22 16:44:59 -0700953 for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100954 if (status & (1 << i)) {
Denis Karpov70a33412009-09-22 16:44:59 -0700955 len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100956 buf += len;
957 }
958
Venkatraman S8986d312012-08-07 19:10:38 +0530959 dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100960}
Adrian Hunter699b9582011-05-06 12:14:01 +0300961#else
962static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
963 u32 status)
964{
965}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100966#endif /* CONFIG_MMC_DEBUG */
967
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100968/*
969 * MMC controller internal state machines reset
970 *
971 * Used to reset command or data internal state machines, using respectively
972 * SRC or SRD bit of SYSCTL register
973 * Can be called from interrupt context
974 */
Denis Karpov70a33412009-09-22 16:44:59 -0700975static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
976 unsigned long bit)
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100977{
978 unsigned long i = 0;
Jianpeng Ma1e881782013-10-21 00:25:20 +0530979 unsigned long limit = MMC_TIMEOUT_US;
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100980
981 OMAP_HSMMC_WRITE(host->base, SYSCTL,
982 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
983
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -0700984 /*
985 * OMAP4 ES2 and greater has an updated reset logic.
986 * Monitor a 0->1 transition first
987 */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100988 if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
kishore kadiyalab432b4b2010-11-17 22:35:32 -0500989 while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -0700990 && (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +0530991 udelay(1);
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -0700992 }
993 i = 0;
994
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100995 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
996 (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +0530997 udelay(1);
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100998
999 if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
1000 dev_err(mmc_dev(host->mmc),
1001 "Timeout waiting on controller reset in %s\n",
1002 __func__);
1003}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001004
Balaji T K25e18972012-11-19 21:59:55 +05301005static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
1006 int err, int end_cmd)
Venkatraman Sae4bf782012-08-09 20:36:07 +05301007{
Balaji T K25e18972012-11-19 21:59:55 +05301008 if (end_cmd) {
Balaji T K94d4f272012-11-19 21:59:56 +05301009 omap_hsmmc_reset_controller_fsm(host, SRC);
Balaji T K25e18972012-11-19 21:59:55 +05301010 if (host->cmd)
1011 host->cmd->error = err;
1012 }
Venkatraman Sae4bf782012-08-09 20:36:07 +05301013
1014 if (host->data) {
1015 omap_hsmmc_reset_controller_fsm(host, SRD);
1016 omap_hsmmc_dma_cleanup(host, err);
Balaji T Kdc7745b2012-11-19 21:59:57 +05301017 } else if (host->mrq && host->mrq->cmd)
1018 host->mrq->cmd->error = err;
Venkatraman Sae4bf782012-08-09 20:36:07 +05301019}
1020
Adrian Hunterb4175772010-05-26 14:42:06 -07001021static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001022{
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001023 struct mmc_data *data;
Adrian Hunterb4175772010-05-26 14:42:06 -07001024 int end_cmd = 0, end_trans = 0;
Balaji T Ka2e77152014-01-21 19:54:42 +05301025 int error = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001026
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001027 data = host->data;
Venkatraman S8986d312012-08-07 19:10:38 +05301028 dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001029
Venkatraman Sa7e96872012-11-19 22:00:01 +05301030 if (status & ERR_EN) {
Adrian Hunter699b9582011-05-06 12:14:01 +03001031 omap_hsmmc_dbg_report_irq(host, status);
Adrian Hunter4a694dc2009-01-12 16:13:08 +02001032
Ravikumar Kattekola24380dd2017-01-30 15:41:56 +05301033 if (status & (CTO_EN | CCRC_EN | CEB_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301034 end_cmd = 1;
Kishon Vijay Abraham I408806f2015-06-16 16:07:17 +05301035 if (host->data || host->response_busy) {
1036 end_trans = !end_cmd;
1037 host->response_busy = 0;
1038 }
Venkatraman Sa7e96872012-11-19 22:00:01 +05301039 if (status & (CTO_EN | DTO_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301040 hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
Vignesh R5027cd12015-06-16 16:07:18 +05301041 else if (status & (CCRC_EN | DCRC_EN | DEB_EN | CEB_EN |
1042 BADA_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301043 hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1044
Balaji T Ka2e77152014-01-21 19:54:42 +05301045 if (status & ACE_EN) {
1046 u32 ac12;
1047 ac12 = OMAP_HSMMC_READ(host->base, AC12);
1048 if (!(ac12 & ACNE) && host->mrq->sbc) {
1049 end_cmd = 1;
1050 if (ac12 & ACTO)
1051 error = -ETIMEDOUT;
1052 else if (ac12 & (ACCE | ACEB | ACIE))
1053 error = -EILSEQ;
1054 host->mrq->sbc->error = error;
1055 hsmmc_command_incomplete(host, error, end_cmd);
1056 }
1057 dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
1058 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001059 }
1060
Francesco Lavra7472bab2013-06-29 08:25:12 +02001061 OMAP_HSMMC_WRITE(host->base, STAT, status);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301062 if (end_cmd || ((status & CC_EN) && host->cmd))
Denis Karpov70a33412009-09-22 16:44:59 -07001063 omap_hsmmc_cmd_done(host, host->cmd);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301064 if ((end_trans || (status & TC_EN)) && host->mrq)
Denis Karpov70a33412009-09-22 16:44:59 -07001065 omap_hsmmc_xfer_done(host, data);
Adrian Hunterb4175772010-05-26 14:42:06 -07001066}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001067
Adrian Hunterb4175772010-05-26 14:42:06 -07001068/*
1069 * MMC controller IRQ handler
1070 */
1071static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1072{
1073 struct omap_hsmmc_host *host = dev_id;
1074 int status;
1075
1076 status = OMAP_HSMMC_READ(host->base, STAT);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001077 while (status & (INT_EN_MASK | CIRQ_EN)) {
1078 if (host->req_in_progress)
1079 omap_hsmmc_do_irq(host, status);
1080
1081 if (status & CIRQ_EN)
1082 mmc_signal_sdio_irq(host->mmc);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301083
Adrian Hunterb4175772010-05-26 14:42:06 -07001084 /* Flush posted write */
1085 status = OMAP_HSMMC_READ(host->base, STAT);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301086 }
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07001087
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001088 return IRQ_HANDLED;
1089}
1090
Denis Karpov70a33412009-09-22 16:44:59 -07001091static void set_sd_bus_power(struct omap_hsmmc_host *host)
Adrian Huntere13bb302009-03-12 17:08:26 +02001092{
1093 unsigned long i;
1094
1095 OMAP_HSMMC_WRITE(host->base, HCTL,
1096 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1097 for (i = 0; i < loops_per_jiffy; i++) {
1098 if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1099 break;
1100 cpu_relax();
1101 }
1102}
1103
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001104/*
David Brownelleb250822009-02-17 14:49:01 -08001105 * Switch MMC interface voltage ... only relevant for MMC1.
1106 *
1107 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1108 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1109 * Some chips, like eMMC ones, use internal transceivers.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001110 */
Denis Karpov70a33412009-09-22 16:44:59 -07001111static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001112{
1113 u32 reg_val = 0;
1114 int ret;
1115
1116 /* Disable the clocks */
Xu Wang77811ffa2020-09-03 08:48:25 +00001117 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001118
1119 /* Turn the power off */
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301120 ret = omap_hsmmc_set_power(host, 0);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001121
1122 /* Turn the power ON with given VDD 1.8 or 3.0v */
Adrian Hunter2bec0892009-09-22 16:45:02 -07001123 if (!ret)
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301124 ret = omap_hsmmc_set_power(host, 1);
Xu Wang77811ffa2020-09-03 08:48:25 +00001125 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07001126
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001127 if (ret != 0)
1128 goto err;
1129
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001130 OMAP_HSMMC_WRITE(host->base, HCTL,
1131 OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1132 reg_val = OMAP_HSMMC_READ(host->base, HCTL);
David Brownelleb250822009-02-17 14:49:01 -08001133
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001134 /*
1135 * If a MMC dual voltage card is detected, the set_ios fn calls
1136 * this fn with VDD bit set for 1.8V. Upon card removal from the
Denis Karpov70a33412009-09-22 16:44:59 -07001137 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001138 *
David Brownelleb250822009-02-17 14:49:01 -08001139 * Cope with a bit of slop in the range ... per data sheets:
1140 * - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1141 * but recommended values are 1.71V to 1.89V
1142 * - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1143 * but recommended values are 2.7V to 3.3V
1144 *
1145 * Board setup code shouldn't permit anything very out-of-range.
1146 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1147 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001148 */
David Brownelleb250822009-02-17 14:49:01 -08001149 if ((1 << vdd) <= MMC_VDD_23_24)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001150 reg_val |= SDVS18;
David Brownelleb250822009-02-17 14:49:01 -08001151 else
1152 reg_val |= SDVS30;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001153
1154 OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
Adrian Huntere13bb302009-03-12 17:08:26 +02001155 set_sd_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001156
1157 return 0;
1158err:
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301159 dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001160 return ret;
1161}
1162
Russell Kingc5c98922012-04-13 12:14:39 +01001163static void omap_hsmmc_dma_callback(void *param)
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001164{
Russell Kingc5c98922012-04-13 12:14:39 +01001165 struct omap_hsmmc_host *host = param;
1166 struct dma_chan *chan;
Adrian Hunter770d7432011-05-06 12:14:11 +03001167 struct mmc_data *data;
Russell Kingc5c98922012-04-13 12:14:39 +01001168 int req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001169
Russell Kingc5c98922012-04-13 12:14:39 +01001170 spin_lock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001171 if (host->dma_ch < 0) {
Russell Kingc5c98922012-04-13 12:14:39 +01001172 spin_unlock_irq(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001173 return;
Adrian Hunterb4175772010-05-26 14:42:06 -07001174 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001175
Adrian Hunter770d7432011-05-06 12:14:11 +03001176 data = host->mrq->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001177 chan = omap_hsmmc_get_dma_chan(host, data);
Per Forlin9782aff2011-07-01 18:55:23 +02001178 if (!data->host_cookie)
Russell Kingc5c98922012-04-13 12:14:39 +01001179 dma_unmap_sg(chan->device->dev,
1180 data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001181 mmc_get_dma_dir(data));
Adrian Hunterb4175772010-05-26 14:42:06 -07001182
1183 req_in_progress = host->req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001184 host->dma_ch = -1;
Russell Kingc5c98922012-04-13 12:14:39 +01001185 spin_unlock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001186
1187 /* If DMA has finished after TC, complete the request */
1188 if (!req_in_progress) {
1189 struct mmc_request *mrq = host->mrq;
1190
1191 host->mrq = NULL;
1192 mmc_request_done(host->mmc, mrq);
1193 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001194}
1195
Per Forlin9782aff2011-07-01 18:55:23 +02001196static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
1197 struct mmc_data *data,
Russell Kingc5c98922012-04-13 12:14:39 +01001198 struct omap_hsmmc_next *next,
Russell King26b88522012-04-13 12:27:37 +01001199 struct dma_chan *chan)
Per Forlin9782aff2011-07-01 18:55:23 +02001200{
1201 int dma_len;
1202
1203 if (!next && data->host_cookie &&
1204 data->host_cookie != host->next_data.cookie) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301205 dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
Per Forlin9782aff2011-07-01 18:55:23 +02001206 " host->next_data.cookie %d\n",
1207 __func__, data->host_cookie, host->next_data.cookie);
1208 data->host_cookie = 0;
1209 }
1210
1211 /* Check if next job is already prepared */
Dan Carpenterb38313d2014-01-30 15:15:18 +03001212 if (next || data->host_cookie != host->next_data.cookie) {
Russell King26b88522012-04-13 12:27:37 +01001213 dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001214 mmc_get_dma_dir(data));
Per Forlin9782aff2011-07-01 18:55:23 +02001215
1216 } else {
1217 dma_len = host->next_data.dma_len;
1218 host->next_data.dma_len = 0;
1219 }
1220
1221
1222 if (dma_len == 0)
1223 return -EINVAL;
1224
1225 if (next) {
1226 next->dma_len = dma_len;
1227 data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
1228 } else
1229 host->dma_len = dma_len;
1230
1231 return 0;
1232}
1233
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001234/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001235 * Routine to configure and start DMA for the MMC card
1236 */
Balaji T K9d025332014-01-21 19:54:42 +05301237static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
Denis Karpov70a33412009-09-22 16:44:59 -07001238 struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001239{
Russell King26b88522012-04-13 12:27:37 +01001240 struct dma_async_tx_descriptor *tx;
1241 int ret = 0, i;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001242 struct mmc_data *data = req->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001243 struct dma_chan *chan;
Peter Ujfalusie5789602016-09-14 14:22:07 +03001244 struct dma_slave_config cfg = {
1245 .src_addr = host->mapbase + OMAP_HSMMC_DATA,
1246 .dst_addr = host->mapbase + OMAP_HSMMC_DATA,
1247 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
1248 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
1249 .src_maxburst = data->blksz / 4,
1250 .dst_maxburst = data->blksz / 4,
1251 };
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001252
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001253 /* Sanity check: all the SG entries must be aligned by block size. */
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001254 for (i = 0; i < data->sg_len; i++) {
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001255 struct scatterlist *sgl;
1256
1257 sgl = data->sg + i;
1258 if (sgl->length % data->blksz)
1259 return -EINVAL;
1260 }
1261 if ((data->blksz % 4) != 0)
1262 /* REVISIT: The MMC buffer increments only when MSB is written.
1263 * Return error for blksz which is non multiple of four.
1264 */
1265 return -EINVAL;
1266
Adrian Hunterb4175772010-05-26 14:42:06 -07001267 BUG_ON(host->dma_ch != -1);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001268
Russell Kingc5c98922012-04-13 12:14:39 +01001269 chan = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001270
Russell King26b88522012-04-13 12:27:37 +01001271 ret = dmaengine_slave_config(chan, &cfg);
Per Forlin9782aff2011-07-01 18:55:23 +02001272 if (ret)
1273 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001274
Russell King26b88522012-04-13 12:27:37 +01001275 ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1276 if (ret)
1277 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001278
Russell King26b88522012-04-13 12:27:37 +01001279 tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
1280 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1281 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1282 if (!tx) {
1283 dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
1284 /* FIXME: cleanup */
1285 return -1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001286 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001287
Russell King26b88522012-04-13 12:27:37 +01001288 tx->callback = omap_hsmmc_dma_callback;
1289 tx->callback_param = host;
1290
1291 /* Does not fail */
1292 dmaengine_submit(tx);
1293
1294 host->dma_ch = 1;
1295
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001296 return 0;
1297}
1298
Denis Karpov70a33412009-09-22 16:44:59 -07001299static void set_data_timeout(struct omap_hsmmc_host *host,
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301300 unsigned long long timeout_ns,
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001301 unsigned int timeout_clks)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001302{
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301303 unsigned long long timeout = timeout_ns;
1304 unsigned int cycle_ns;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001305 uint32_t reg, clkd, dto = 0;
1306
1307 reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1308 clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1309 if (clkd == 0)
1310 clkd = 1;
1311
Balaji T K6e3076c2014-01-21 19:54:42 +05301312 cycle_ns = 1000000000 / (host->clk_rate / clkd);
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301313 do_div(timeout, cycle_ns);
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001314 timeout += timeout_clks;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001315 if (timeout) {
1316 while ((timeout & 0x80000000) == 0) {
1317 dto += 1;
1318 timeout <<= 1;
1319 }
1320 dto = 31 - dto;
1321 timeout <<= 1;
1322 if (timeout && dto)
1323 dto += 1;
1324 if (dto >= 13)
1325 dto -= 13;
1326 else
1327 dto = 0;
1328 if (dto > 14)
1329 dto = 14;
1330 }
1331
1332 reg &= ~DTO_MASK;
1333 reg |= dto << DTO_SHIFT;
1334 OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1335}
1336
Balaji T K9d025332014-01-21 19:54:42 +05301337static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
1338{
1339 struct mmc_request *req = host->mrq;
1340 struct dma_chan *chan;
1341
1342 if (!req->data)
1343 return;
1344 OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
1345 | (req->data->blocks << 16));
1346 set_data_timeout(host, req->data->timeout_ns,
1347 req->data->timeout_clks);
1348 chan = omap_hsmmc_get_dma_chan(host, req->data);
1349 dma_async_issue_pending(chan);
1350}
1351
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001352/*
1353 * Configure block length for MMC/SD cards and initiate the transfer.
1354 */
1355static int
Denis Karpov70a33412009-09-22 16:44:59 -07001356omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001357{
1358 int ret;
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301359 unsigned long long timeout;
Kishon Vijay Abraham I8cc9a3e2017-01-30 15:41:57 +05301360
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001361 host->data = req->data;
1362
1363 if (req->data == NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001364 OMAP_HSMMC_WRITE(host->base, BLK, 0);
Kishon Vijay Abraham I8cc9a3e2017-01-30 15:41:57 +05301365 if (req->cmd->flags & MMC_RSP_BUSY) {
1366 timeout = req->cmd->busy_timeout * NSEC_PER_MSEC;
1367
1368 /*
1369 * Set an arbitrary 100ms data timeout for commands with
1370 * busy signal and no indication of busy_timeout.
1371 */
1372 if (!timeout)
1373 timeout = 100000000U;
1374
1375 set_data_timeout(host, timeout, 0);
1376 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001377 return 0;
1378 }
1379
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001380 if (host->use_dma) {
Balaji T K9d025332014-01-21 19:54:42 +05301381 ret = omap_hsmmc_setup_dma_transfer(host, req);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001382 if (ret != 0) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301383 dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001384 return ret;
1385 }
1386 }
1387 return 0;
1388}
1389
Per Forlin9782aff2011-07-01 18:55:23 +02001390static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
1391 int err)
1392{
1393 struct omap_hsmmc_host *host = mmc_priv(mmc);
1394 struct mmc_data *data = mrq->data;
1395
Russell King26b88522012-04-13 12:27:37 +01001396 if (host->use_dma && data->host_cookie) {
Russell Kingc5c98922012-04-13 12:14:39 +01001397 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001398
Russell King26b88522012-04-13 12:27:37 +01001399 dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001400 mmc_get_dma_dir(data));
Per Forlin9782aff2011-07-01 18:55:23 +02001401 data->host_cookie = 0;
1402 }
1403}
1404
Linus Walleijd3c6aac2016-11-23 11:02:24 +01001405static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
Per Forlin9782aff2011-07-01 18:55:23 +02001406{
1407 struct omap_hsmmc_host *host = mmc_priv(mmc);
1408
1409 if (mrq->data->host_cookie) {
1410 mrq->data->host_cookie = 0;
1411 return ;
1412 }
1413
Russell Kingc5c98922012-04-13 12:14:39 +01001414 if (host->use_dma) {
1415 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
Russell Kingc5c98922012-04-13 12:14:39 +01001416
Per Forlin9782aff2011-07-01 18:55:23 +02001417 if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
Russell King26b88522012-04-13 12:27:37 +01001418 &host->next_data, c))
Per Forlin9782aff2011-07-01 18:55:23 +02001419 mrq->data->host_cookie = 0;
Russell Kingc5c98922012-04-13 12:14:39 +01001420 }
Per Forlin9782aff2011-07-01 18:55:23 +02001421}
1422
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001423/*
1424 * Request function. for read/write operation
1425 */
Denis Karpov70a33412009-09-22 16:44:59 -07001426static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001427{
Denis Karpov70a33412009-09-22 16:44:59 -07001428 struct omap_hsmmc_host *host = mmc_priv(mmc);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001429 int err;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001430
Adrian Hunterb4175772010-05-26 14:42:06 -07001431 BUG_ON(host->req_in_progress);
1432 BUG_ON(host->dma_ch != -1);
Linus Walleij7838a8d2018-09-24 13:30:50 +02001433 if (host->reqs_blocked)
Adrian Hunterb4175772010-05-26 14:42:06 -07001434 host->reqs_blocked = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001435 WARN_ON(host->mrq != NULL);
1436 host->mrq = req;
Balaji T K6e3076c2014-01-21 19:54:42 +05301437 host->clk_rate = clk_get_rate(host->fclk);
Denis Karpov70a33412009-09-22 16:44:59 -07001438 err = omap_hsmmc_prepare_data(host, req);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001439 if (err) {
1440 req->cmd->error = err;
1441 if (req->data)
1442 req->data->error = err;
1443 host->mrq = NULL;
1444 mmc_request_done(mmc, req);
1445 return;
1446 }
Balaji T Ka2e77152014-01-21 19:54:42 +05301447 if (req->sbc && !(host->flags & AUTO_CMD23)) {
Balaji T Kbf129e12014-01-21 19:54:42 +05301448 omap_hsmmc_start_command(host, req->sbc, NULL);
1449 return;
1450 }
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001451
Balaji T K9d025332014-01-21 19:54:42 +05301452 omap_hsmmc_start_dma_transfer(host);
Denis Karpov70a33412009-09-22 16:44:59 -07001453 omap_hsmmc_start_command(host, req->cmd, req->data);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001454}
1455
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001456/* Routine to configure clock values. Exposed API to core */
Denis Karpov70a33412009-09-22 16:44:59 -07001457static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001458{
Denis Karpov70a33412009-09-22 16:44:59 -07001459 struct omap_hsmmc_host *host = mmc_priv(mmc);
Adrian Huntera3621462009-09-22 16:44:42 -07001460 int do_send_init_stream = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001461
Adrian Huntera3621462009-09-22 16:44:42 -07001462 if (ios->power_mode != host->power_mode) {
1463 switch (ios->power_mode) {
1464 case MMC_POWER_OFF:
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301465 omap_hsmmc_set_power(host, 0);
Adrian Huntera3621462009-09-22 16:44:42 -07001466 break;
1467 case MMC_POWER_UP:
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301468 omap_hsmmc_set_power(host, 1);
Adrian Huntera3621462009-09-22 16:44:42 -07001469 break;
1470 case MMC_POWER_ON:
1471 do_send_init_stream = 1;
1472 break;
1473 }
1474 host->power_mode = ios->power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001475 }
1476
Denis Karpovdd498ef2009-09-22 16:44:49 -07001477 /* FIXME: set registers based only on changes to ios */
1478
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001479 omap_hsmmc_set_bus_width(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001480
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301481 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
David Brownelleb250822009-02-17 14:49:01 -08001482 /* Only MMC1 can interface at 3V without some flavor
1483 * of external transceiver; but they all handle 1.8V.
1484 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001485 if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
Balaji T K2cf171c2014-02-19 20:26:40 +05301486 (ios->vdd == DUAL_VOLT_OCR_BIT)) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001487 /*
1488 * The mmc_select_voltage fn of the core does
1489 * not seem to set the power_mode to
1490 * MMC_POWER_UP upon recalculating the voltage.
1491 * vdd 1.8v.
1492 */
Denis Karpov70a33412009-09-22 16:44:59 -07001493 if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1494 dev_dbg(mmc_dev(host->mmc),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001495 "Switch operation failed\n");
1496 }
1497 }
1498
Andy Shevchenko5934df22011-05-06 12:14:06 +03001499 omap_hsmmc_set_clock(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001500
Adrian Huntera3621462009-09-22 16:44:42 -07001501 if (do_send_init_stream)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001502 send_init_stream(host);
1503
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001504 omap_hsmmc_set_bus_mode(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001505}
1506
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001507static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
1508{
1509 struct omap_hsmmc_host *host = mmc_priv(mmc);
1510
H. Nikolaus Schaller4d219f42019-11-07 11:30:41 +01001511 if (card->type == MMC_TYPE_SDIO || card->type == MMC_TYPE_SD_COMBO) {
H. Nikolaus Schallerf6498b92019-11-07 11:30:37 +01001512 struct device_node *np = mmc_dev(mmc)->of_node;
1513
1514 /*
1515 * REVISIT: should be moved to sdio core and made more
1516 * general e.g. by expanding the DT bindings of child nodes
1517 * to provide a mechanism to provide this information:
1518 * Documentation/devicetree/bindings/mmc/mmc-card.txt
1519 */
1520
1521 np = of_get_compatible_child(np, "ti,wl1251");
1522 if (np) {
1523 /*
1524 * We have TI wl1251 attached to MMC3. Pass this
1525 * information to the SDIO core because it can't be
1526 * probed by normal methods.
1527 */
1528
1529 dev_info(host->dev, "found wl1251\n");
1530 card->quirks |= MMC_QUIRK_NONSTD_SDIO;
1531 card->cccr.wide_bus = 1;
1532 card->cis.vendor = 0x104c;
1533 card->cis.device = 0x9066;
1534 card->cis.blksize = 512;
1535 card->cis.max_dtr = 24000000;
1536 card->ocr = 0x80;
1537 of_node_put(np);
1538 }
1539 }
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001540}
1541
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001542static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
1543{
1544 struct omap_hsmmc_host *host = mmc_priv(mmc);
Balaji T K5a52b082014-05-29 10:28:02 +02001545 u32 irq_mask, con;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001546 unsigned long flags;
1547
1548 spin_lock_irqsave(&host->irq_lock, flags);
1549
Balaji T K5a52b082014-05-29 10:28:02 +02001550 con = OMAP_HSMMC_READ(host->base, CON);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001551 irq_mask = OMAP_HSMMC_READ(host->base, ISE);
1552 if (enable) {
1553 host->flags |= HSMMC_SDIO_IRQ_ENABLED;
1554 irq_mask |= CIRQ_EN;
Balaji T K5a52b082014-05-29 10:28:02 +02001555 con |= CTPL | CLKEXTFREE;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001556 } else {
1557 host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
1558 irq_mask &= ~CIRQ_EN;
Balaji T K5a52b082014-05-29 10:28:02 +02001559 con &= ~(CTPL | CLKEXTFREE);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001560 }
Balaji T K5a52b082014-05-29 10:28:02 +02001561 OMAP_HSMMC_WRITE(host->base, CON, con);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001562 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
1563
1564 /*
1565 * if enable, piggy back detection on current request
1566 * but always disable immediately
1567 */
1568 if (!host->req_in_progress || !enable)
1569 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
1570
1571 /* flush posted write */
1572 OMAP_HSMMC_READ(host->base, IE);
1573
1574 spin_unlock_irqrestore(&host->irq_lock, flags);
1575}
1576
1577static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
1578{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001579 int ret;
1580
1581 /*
1582 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
1583 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
1584 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
1585 * with functional clock disabled.
1586 */
1587 if (!host->dev->of_node || !host->wake_irq)
1588 return -ENODEV;
1589
Tony Lindgren5b83b222015-05-21 15:51:52 -07001590 ret = dev_pm_set_dedicated_wake_irq(host->dev, host->wake_irq);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001591 if (ret) {
1592 dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
1593 goto err;
1594 }
1595
1596 /*
1597 * Some omaps don't have wake-up path from deeper idle states
1598 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
1599 */
1600 if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001601 struct pinctrl *p = devm_pinctrl_get(host->dev);
Dan Carpenterec5ab892017-04-10 16:54:17 +03001602 if (IS_ERR(p)) {
1603 ret = PTR_ERR(p);
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001604 goto err_free_irq;
1605 }
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001606
1607 if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
1608 dev_info(host->dev, "missing idle pinctrl state\n");
1609 devm_pinctrl_put(p);
1610 ret = -EINVAL;
1611 goto err_free_irq;
1612 }
1613 devm_pinctrl_put(p);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001614 }
1615
Balaji T K5a52b082014-05-29 10:28:02 +02001616 OMAP_HSMMC_WRITE(host->base, HCTL,
1617 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001618 return 0;
1619
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001620err_free_irq:
Tony Lindgren5b83b222015-05-21 15:51:52 -07001621 dev_pm_clear_wake_irq(host->dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001622err:
1623 dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
1624 host->wake_irq = 0;
1625 return ret;
1626}
1627
Denis Karpov70a33412009-09-22 16:44:59 -07001628static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001629{
1630 u32 hctl, capa, value;
1631
1632 /* Only MMC1 supports 3.0V */
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301633 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001634 hctl = SDVS30;
1635 capa = VS30 | VS18;
1636 } else {
1637 hctl = SDVS18;
1638 capa = VS18;
1639 }
1640
1641 value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
1642 OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
1643
1644 value = OMAP_HSMMC_READ(host->base, CAPA);
1645 OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
1646
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001647 /* Set SD bus power bit */
Adrian Huntere13bb302009-03-12 17:08:26 +02001648 set_sd_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001649}
1650
Kuninori Morimotoafd8c292014-09-08 23:44:51 -07001651static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
1652 unsigned int direction, int blk_size)
1653{
1654 /* This controller can't do multiblock reads due to hw bugs */
1655 if (direction == MMC_DATA_READ)
1656 return 1;
1657
1658 return blk_size;
1659}
1660
1661static struct mmc_host_ops omap_hsmmc_ops = {
Per Forlin9782aff2011-07-01 18:55:23 +02001662 .post_req = omap_hsmmc_post_req,
1663 .pre_req = omap_hsmmc_pre_req,
Denis Karpov70a33412009-09-22 16:44:59 -07001664 .request = omap_hsmmc_request,
1665 .set_ios = omap_hsmmc_set_ios,
Linus Walleije63201f2018-09-24 13:30:51 +02001666 .get_cd = mmc_gpio_get_cd,
Andreas Fenkarta49d8352015-03-03 13:28:14 +01001667 .get_ro = mmc_gpio_get_ro,
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001668 .init_card = omap_hsmmc_init_card,
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001669 .enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
Denis Karpovdd498ef2009-09-22 16:44:49 -07001670};
1671
Denis Karpovd900f712009-09-22 16:44:38 -07001672#ifdef CONFIG_DEBUG_FS
1673
Yangtao Li8ceb2942018-12-01 10:24:57 -05001674static int mmc_regs_show(struct seq_file *s, void *data)
Denis Karpovd900f712009-09-22 16:44:38 -07001675{
1676 struct mmc_host *mmc = s->private;
Denis Karpov70a33412009-09-22 16:44:59 -07001677 struct omap_hsmmc_host *host = mmc_priv(mmc);
Denis Karpov11dd62a2009-09-22 16:44:43 -07001678
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001679 seq_printf(s, "mmc%d:\n", mmc->index);
1680 seq_printf(s, "sdio irq mode\t%s\n",
1681 (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1682
1683 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1684 seq_printf(s, "sdio irq \t%s\n",
1685 (host->flags & HSMMC_SDIO_IRQ_ENABLED) ? "enabled"
1686 : "disabled");
1687 }
1688 seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001689
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301690 pm_runtime_get_sync(host->dev);
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001691 seq_puts(s, "\nregs:\n");
Denis Karpovd900f712009-09-22 16:44:38 -07001692 seq_printf(s, "CON:\t\t0x%08x\n",
1693 OMAP_HSMMC_READ(host->base, CON));
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001694 seq_printf(s, "PSTATE:\t\t0x%08x\n",
1695 OMAP_HSMMC_READ(host->base, PSTATE));
Denis Karpovd900f712009-09-22 16:44:38 -07001696 seq_printf(s, "HCTL:\t\t0x%08x\n",
1697 OMAP_HSMMC_READ(host->base, HCTL));
1698 seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1699 OMAP_HSMMC_READ(host->base, SYSCTL));
1700 seq_printf(s, "IE:\t\t0x%08x\n",
1701 OMAP_HSMMC_READ(host->base, IE));
1702 seq_printf(s, "ISE:\t\t0x%08x\n",
1703 OMAP_HSMMC_READ(host->base, ISE));
1704 seq_printf(s, "CAPA:\t\t0x%08x\n",
1705 OMAP_HSMMC_READ(host->base, CAPA));
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001706
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301707 pm_runtime_mark_last_busy(host->dev);
1708 pm_runtime_put_autosuspend(host->dev);
Denis Karpovdd498ef2009-09-22 16:44:49 -07001709
Denis Karpovd900f712009-09-22 16:44:38 -07001710 return 0;
1711}
1712
Yangtao Li8ceb2942018-12-01 10:24:57 -05001713DEFINE_SHOW_ATTRIBUTE(mmc_regs);
Denis Karpovd900f712009-09-22 16:44:38 -07001714
Denis Karpov70a33412009-09-22 16:44:59 -07001715static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001716{
1717 if (mmc->debugfs_root)
1718 debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1719 mmc, &mmc_regs_fops);
1720}
1721
1722#else
1723
Denis Karpov70a33412009-09-22 16:44:59 -07001724static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001725{
1726}
1727
1728#endif
1729
Rajendra Nayak46856a62012-03-12 20:32:37 +05301730#ifdef CONFIG_OF
Nishanth Menon59445b12014-02-13 23:45:48 -06001731static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
1732 /* See 35xx errata 2.1.1.128 in SPRZ278F */
1733 .controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1734};
1735
1736static const struct omap_mmc_of_data omap4_mmc_of_data = {
1737 .reg_offset = 0x100,
1738};
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001739static const struct omap_mmc_of_data am33xx_mmc_of_data = {
1740 .reg_offset = 0x100,
1741 .controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
1742};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301743
1744static const struct of_device_id omap_mmc_of_match[] = {
1745 {
1746 .compatible = "ti,omap2-hsmmc",
1747 },
1748 {
Nishanth Menon59445b12014-02-13 23:45:48 -06001749 .compatible = "ti,omap3-pre-es3-hsmmc",
1750 .data = &omap3_pre_es3_mmc_of_data,
1751 },
1752 {
Rajendra Nayak46856a62012-03-12 20:32:37 +05301753 .compatible = "ti,omap3-hsmmc",
1754 },
1755 {
1756 .compatible = "ti,omap4-hsmmc",
Nishanth Menon59445b12014-02-13 23:45:48 -06001757 .data = &omap4_mmc_of_data,
Rajendra Nayak46856a62012-03-12 20:32:37 +05301758 },
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001759 {
1760 .compatible = "ti,am33xx-hsmmc",
1761 .data = &am33xx_mmc_of_data,
1762 },
Rajendra Nayak46856a62012-03-12 20:32:37 +05301763 {},
Chris Ballb6d085f2012-04-10 09:57:36 -04001764};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301765MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
1766
Andreas Fenkart551434382014-11-08 15:33:09 +01001767static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
Rajendra Nayak46856a62012-03-12 20:32:37 +05301768{
Tony Lindgrendb863d82016-04-26 16:46:23 -07001769 struct omap_hsmmc_platform_data *pdata, *legacy;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301770 struct device_node *np = dev->of_node;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301771
1772 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
1773 if (!pdata)
Balaji T K19df45b2014-02-28 19:08:18 +05301774 return ERR_PTR(-ENOMEM); /* out of memory */
Rajendra Nayak46856a62012-03-12 20:32:37 +05301775
Tony Lindgrendb863d82016-04-26 16:46:23 -07001776 legacy = dev_get_platdata(dev);
1777 if (legacy && legacy->name)
1778 pdata->name = legacy->name;
1779
Rajendra Nayak46856a62012-03-12 20:32:37 +05301780 if (of_find_property(np, "ti,dual-volt", NULL))
1781 pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
1782
Rajendra Nayak46856a62012-03-12 20:32:37 +05301783 if (of_find_property(np, "ti,non-removable", NULL)) {
Andreas Fenkart326119c2014-11-08 15:33:14 +01001784 pdata->nonremovable = true;
1785 pdata->no_regulator_off_init = true;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301786 }
Rajendra Nayak46856a62012-03-12 20:32:37 +05301787
1788 if (of_find_property(np, "ti,needs-special-reset", NULL))
Andreas Fenkart326119c2014-11-08 15:33:14 +01001789 pdata->features |= HSMMC_HAS_UPDATED_RESET;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301790
Hebbar, Gururajacd587092012-11-19 21:59:58 +05301791 if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
Andreas Fenkart326119c2014-11-08 15:33:14 +01001792 pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
Hebbar, Gururajacd587092012-11-19 21:59:58 +05301793
Rajendra Nayak46856a62012-03-12 20:32:37 +05301794 return pdata;
1795}
1796#else
Andreas Fenkart551434382014-11-08 15:33:09 +01001797static inline struct omap_hsmmc_platform_data
Rajendra Nayak46856a62012-03-12 20:32:37 +05301798 *of_get_hsmmc_pdata(struct device *dev)
1799{
Balaji T K19df45b2014-02-28 19:08:18 +05301800 return ERR_PTR(-EINVAL);
Rajendra Nayak46856a62012-03-12 20:32:37 +05301801}
1802#endif
1803
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001804static int omap_hsmmc_probe(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001805{
Andreas Fenkart551434382014-11-08 15:33:09 +01001806 struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001807 struct mmc_host *mmc;
Denis Karpov70a33412009-09-22 16:44:59 -07001808 struct omap_hsmmc_host *host = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001809 struct resource *res;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001810 int ret, irq;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301811 const struct of_device_id *match;
Nishanth Menon59445b12014-02-13 23:45:48 -06001812 const struct omap_mmc_of_data *data;
Balaji T K77fae212014-05-09 22:16:51 +05301813 void __iomem *base;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301814
1815 match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
1816 if (match) {
1817 pdata = of_get_hsmmc_pdata(&pdev->dev);
Jan Luebbedc642c22013-01-30 10:07:17 +01001818
1819 if (IS_ERR(pdata))
1820 return PTR_ERR(pdata);
1821
Rajendra Nayak46856a62012-03-12 20:32:37 +05301822 if (match->data) {
Nishanth Menon59445b12014-02-13 23:45:48 -06001823 data = match->data;
1824 pdata->reg_offset = data->reg_offset;
1825 pdata->controller_flags |= data->controller_flags;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301826 }
1827 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001828
1829 if (pdata == NULL) {
1830 dev_err(&pdev->dev, "Platform Data is missing\n");
1831 return -ENXIO;
1832 }
1833
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001834 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1835 irq = platform_get_irq(pdev, 0);
1836 if (res == NULL || irq < 0)
1837 return -ENXIO;
1838
Balaji T K77fae212014-05-09 22:16:51 +05301839 base = devm_ioremap_resource(&pdev->dev, res);
1840 if (IS_ERR(base))
1841 return PTR_ERR(base);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001842
Denis Karpov70a33412009-09-22 16:44:59 -07001843 mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001844 if (!mmc) {
1845 ret = -ENOMEM;
Andreas Fenkart1e363e32014-11-08 15:33:15 +01001846 goto err;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001847 }
1848
NeilBrownfdb9de12015-01-13 08:23:18 +13001849 ret = mmc_of_parse(mmc);
1850 if (ret)
1851 goto err1;
1852
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001853 host = mmc_priv(mmc);
1854 host->mmc = mmc;
1855 host->pdata = pdata;
1856 host->dev = &pdev->dev;
1857 host->use_dma = 1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001858 host->dma_ch = -1;
1859 host->irq = irq;
Balaji T Kfc307df2012-04-02 12:26:47 +05301860 host->mapbase = res->start + pdata->reg_offset;
Balaji T K77fae212014-05-09 22:16:51 +05301861 host->base = base + pdata->reg_offset;
Adrian Hunter6da20c82010-02-15 10:03:34 -08001862 host->power_mode = MMC_POWER_OFF;
Per Forlin9782aff2011-07-01 18:55:23 +02001863 host->next_data.cookie = 1;
Yang Lieab234f2021-01-15 17:51:21 +08001864 host->pbias_enabled = false;
1865 host->vqmmc_enabled = false;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001866
1867 platform_set_drvdata(pdev, host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001868
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001869 if (pdev->dev.of_node)
1870 host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);
1871
Balaji T K7a8c2ce2011-07-01 22:09:34 +05301872 mmc->ops = &omap_hsmmc_ops;
Denis Karpovdd498ef2009-09-22 16:44:49 -07001873
Daniel Mackd418ed82012-02-19 13:20:33 +01001874 mmc->f_min = OMAP_MMC_MIN_CLOCK;
1875
1876 if (pdata->max_freq > 0)
1877 mmc->f_max = pdata->max_freq;
NeilBrownfdb9de12015-01-13 08:23:18 +13001878 else if (mmc->f_max == 0)
Daniel Mackd418ed82012-02-19 13:20:33 +01001879 mmc->f_max = OMAP_MMC_MAX_CLOCK;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001880
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07001881 spin_lock_init(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001882
Balaji T K96181952014-05-09 22:16:48 +05301883 host->fclk = devm_clk_get(&pdev->dev, "fck");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001884 if (IS_ERR(host->fclk)) {
1885 ret = PTR_ERR(host->fclk);
1886 host->fclk = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001887 goto err1;
1888 }
1889
Paul Walmsley9b682562011-10-06 14:50:35 -06001890 if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
1891 dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
Kuninori Morimotoafd8c292014-09-08 23:44:51 -07001892 omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
Paul Walmsley9b682562011-10-06 14:50:35 -06001893 }
Denis Karpovdd498ef2009-09-22 16:44:49 -07001894
Tony Lindgren5b83b222015-05-21 15:51:52 -07001895 device_init_wakeup(&pdev->dev, true);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301896 pm_runtime_enable(host->dev);
1897 pm_runtime_get_sync(host->dev);
1898 pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
1899 pm_runtime_use_autosuspend(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001900
Balaji T K92a3aeb2012-02-24 21:14:34 +05301901 omap_hsmmc_context_save(host);
1902
Balaji T K96181952014-05-09 22:16:48 +05301903 host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301904 /*
1905 * MMC can still work without debounce clock.
1906 */
1907 if (IS_ERR(host->dbclk)) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301908 host->dbclk = NULL;
Rajendra Nayak94c18142012-06-27 14:19:54 +05301909 } else if (clk_prepare_enable(host->dbclk) != 0) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301910 dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301911 host->dbclk = NULL;
Adrian Hunter2bec0892009-09-22 16:45:02 -07001912 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001913
Will Newton94424002017-06-22 11:57:53 +01001914 /* Set this to a value that allows allocating an entire descriptor
1915 * list within a page (zero order allocation). */
1916 mmc->max_segs = 64;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001917
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001918 mmc->max_blk_size = 512; /* Block Length at max can be 1024 */
1919 mmc->max_blk_count = 0xFFFF; /* No. of Blocks is 16 bits */
1920 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001921
Jarkko Lavinen13189e72009-09-22 16:44:53 -07001922 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Ulf Hansson1be64c72020-05-08 13:29:02 +02001923 MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_CMD23;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001924
Andreas Fenkart326119c2014-11-08 15:33:14 +01001925 mmc->caps |= mmc_pdata(host)->caps;
Sukumar Ghorai3a638332010-09-15 14:49:23 +00001926 if (mmc->caps & MMC_CAP_8_BIT_DATA)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001927 mmc->caps |= MMC_CAP_4_BIT_DATA;
1928
Andreas Fenkart326119c2014-11-08 15:33:14 +01001929 if (mmc_pdata(host)->nonremovable)
Adrian Hunter23d99bb2009-09-22 16:44:48 -07001930 mmc->caps |= MMC_CAP_NONREMOVABLE;
1931
NeilBrownfdb9de12015-01-13 08:23:18 +13001932 mmc->pm_caps |= mmc_pdata(host)->pm_caps;
Eliad Peller6fdc75d2011-11-22 16:02:18 +02001933
Denis Karpov70a33412009-09-22 16:44:59 -07001934 omap_hsmmc_conf_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001935
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03001936 host->rx_chan = dma_request_chan(&pdev->dev, "rx");
1937 if (IS_ERR(host->rx_chan)) {
1938 dev_err(mmc_dev(host->mmc), "RX DMA channel request failed\n");
1939 ret = PTR_ERR(host->rx_chan);
Russell King26b88522012-04-13 12:27:37 +01001940 goto err_irq;
1941 }
1942
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03001943 host->tx_chan = dma_request_chan(&pdev->dev, "tx");
1944 if (IS_ERR(host->tx_chan)) {
1945 dev_err(mmc_dev(host->mmc), "TX DMA channel request failed\n");
1946 ret = PTR_ERR(host->tx_chan);
Russell King26b88522012-04-13 12:27:37 +01001947 goto err_irq;
Russell Kingc5c98922012-04-13 12:14:39 +01001948 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001949
Russell King0b479792018-12-11 14:41:31 +00001950 /*
1951 * Limit the maximum segment size to the lower of the request size
1952 * and the DMA engine device segment size limits. In reality, with
1953 * 32-bit transfers, the DMA engine can do longer segments than this
1954 * but there is no way to represent that in the DMA model - if we
1955 * increase this figure here, we get warnings from the DMA API debug.
1956 */
1957 mmc->max_seg_size = min3(mmc->max_req_size,
1958 dma_get_max_seg_size(host->rx_chan->device->dev),
1959 dma_get_max_seg_size(host->tx_chan->device->dev));
1960
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001961 /* Request IRQ for MMC operations */
Balaji T Ke1538ed2014-05-09 22:16:49 +05301962 ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001963 mmc_hostname(mmc), host);
1964 if (ret) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301965 dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001966 goto err_irq;
1967 }
1968
Kishon Vijay Abraham I987e05c2015-08-27 14:44:07 +05301969 ret = omap_hsmmc_reg_get(host);
1970 if (ret)
1971 goto err_irq;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001972
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +05301973 if (!mmc->ocr_avail)
1974 mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001975
Adrian Hunterb4175772010-05-26 14:42:06 -07001976 omap_hsmmc_disable_irq(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001977
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001978 /*
1979 * For now, only support SDIO interrupt if we have a separate
1980 * wake-up interrupt configured from device tree. This is because
1981 * the wake-up interrupt is needed for idle state and some
1982 * platforms need special quirks. And we don't want to add new
1983 * legacy mux platform init code callbacks any longer as we
1984 * are moving to DT based booting anyways.
1985 */
1986 ret = omap_hsmmc_configure_wake_irq(host);
1987 if (!ret)
1988 mmc->caps |= MMC_CAP_SDIO_IRQ;
1989
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001990 mmc_add_host(mmc);
1991
Andreas Fenkart326119c2014-11-08 15:33:14 +01001992 if (mmc_pdata(host)->name != NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001993 ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
1994 if (ret < 0)
1995 goto err_slot_name;
1996 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001997
Denis Karpov70a33412009-09-22 16:44:59 -07001998 omap_hsmmc_debugfs(mmc);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301999 pm_runtime_mark_last_busy(host->dev);
2000 pm_runtime_put_autosuspend(host->dev);
Denis Karpovd900f712009-09-22 16:44:38 -07002001
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002002 return 0;
2003
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002004err_slot_name:
2005 mmc_remove_host(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002006err_irq:
Tony Lindgren5b83b222015-05-21 15:51:52 -07002007 device_init_wakeup(&pdev->dev, false);
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002008 if (!IS_ERR_OR_NULL(host->tx_chan))
Russell Kingc5c98922012-04-13 12:14:39 +01002009 dma_release_channel(host->tx_chan);
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002010 if (!IS_ERR_OR_NULL(host->rx_chan))
Russell Kingc5c98922012-04-13 12:14:39 +01002011 dma_release_channel(host->rx_chan);
Tony Lindgren814a3c02016-02-10 15:02:44 -08002012 pm_runtime_dont_use_autosuspend(host->dev);
Balaji T Kd59d77e2012-02-24 21:14:33 +05302013 pm_runtime_put_sync(host->dev);
Tony Lindgren37f61902012-03-08 23:41:35 -05002014 pm_runtime_disable(host->dev);
Xu Wang77811ffa2020-09-03 08:48:25 +00002015 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002016err1:
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002017 mmc_free_host(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002018err:
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002019 return ret;
2020}
2021
Bill Pemberton6e0ee712012-11-19 13:26:03 -05002022static int omap_hsmmc_remove(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002023{
Denis Karpov70a33412009-09-22 16:44:59 -07002024 struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002025
Felipe Balbi927ce942012-03-14 11:18:27 +02002026 pm_runtime_get_sync(host->dev);
2027 mmc_remove_host(host->mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002028
Peter Ujfalusidc285622015-11-03 13:37:31 +02002029 dma_release_channel(host->tx_chan);
2030 dma_release_channel(host->rx_chan);
Russell Kingc5c98922012-04-13 12:14:39 +01002031
Andreas Kemnade3c398f32018-09-02 09:30:58 +02002032 dev_pm_clear_wake_irq(host->dev);
Tony Lindgren814a3c02016-02-10 15:02:44 -08002033 pm_runtime_dont_use_autosuspend(host->dev);
Felipe Balbi927ce942012-03-14 11:18:27 +02002034 pm_runtime_put_sync(host->dev);
2035 pm_runtime_disable(host->dev);
Tony Lindgren5b83b222015-05-21 15:51:52 -07002036 device_init_wakeup(&pdev->dev, false);
Xu Wang77811ffa2020-09-03 08:48:25 +00002037 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002038
Balaji T K9d1f0282012-10-15 21:35:07 +05302039 mmc_free_host(host->mmc);
Felipe Balbi927ce942012-03-14 11:18:27 +02002040
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002041 return 0;
2042}
2043
Russ Dill3d3bbfb2015-02-27 13:24:34 +02002044#ifdef CONFIG_PM_SLEEP
Kevin Hilmana791daa2010-05-26 14:42:07 -07002045static int omap_hsmmc_suspend(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002046{
Felipe Balbi927ce942012-03-14 11:18:27 +02002047 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2048
2049 if (!host)
2050 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002051
Felipe Balbi927ce942012-03-14 11:18:27 +02002052 pm_runtime_get_sync(host->dev);
Felipe Balbi927ce942012-03-14 11:18:27 +02002053
2054 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002055 OMAP_HSMMC_WRITE(host->base, ISE, 0);
2056 OMAP_HSMMC_WRITE(host->base, IE, 0);
2057 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Felipe Balbi927ce942012-03-14 11:18:27 +02002058 OMAP_HSMMC_WRITE(host->base, HCTL,
2059 OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2060 }
2061
Xu Wang77811ffa2020-09-03 08:48:25 +00002062 clk_disable_unprepare(host->dbclk);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002063
Eliad Peller31f9d462011-11-22 16:02:17 +02002064 pm_runtime_put_sync(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002065 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002066}
2067
2068/* Routine to resume the MMC device */
Kevin Hilmana791daa2010-05-26 14:42:07 -07002069static int omap_hsmmc_resume(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002070{
Felipe Balbi927ce942012-03-14 11:18:27 +02002071 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2072
2073 if (!host)
2074 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002075
Felipe Balbi927ce942012-03-14 11:18:27 +02002076 pm_runtime_get_sync(host->dev);
Denis Karpov11dd62a2009-09-22 16:44:43 -07002077
Xu Wang77811ffa2020-09-03 08:48:25 +00002078 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07002079
Felipe Balbi927ce942012-03-14 11:18:27 +02002080 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
2081 omap_hsmmc_conf_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01002082
Felipe Balbi927ce942012-03-14 11:18:27 +02002083 pm_runtime_mark_last_busy(host->dev);
2084 pm_runtime_put_autosuspend(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002085 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002086}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002087#endif
2088
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302089static int omap_hsmmc_runtime_suspend(struct device *dev)
2090{
2091 struct omap_hsmmc_host *host;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002092 unsigned long flags;
Andreas Fenkartf9459012014-05-29 10:28:03 +02002093 int ret = 0;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302094
Kefeng Wang7fc13b82019-04-23 15:50:12 +08002095 host = dev_get_drvdata(dev);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302096 omap_hsmmc_context_save(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002097 dev_dbg(dev, "disabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302098
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002099 spin_lock_irqsave(&host->irq_lock, flags);
2100 if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
2101 (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
2102 /* disable sdio irq handling to prevent race */
2103 OMAP_HSMMC_WRITE(host->base, ISE, 0);
2104 OMAP_HSMMC_WRITE(host->base, IE, 0);
Andreas Fenkartf9459012014-05-29 10:28:03 +02002105
2106 if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
2107 /*
2108 * dat1 line low, pending sdio irq
2109 * race condition: possible irq handler running on
2110 * multi-core, abort
2111 */
2112 dev_dbg(dev, "pending sdio irq, abort suspend\n");
2113 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
2114 OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
2115 OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2116 pm_runtime_mark_last_busy(dev);
2117 ret = -EBUSY;
2118 goto abort;
2119 }
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002120
Andreas Fenkart97978a42014-05-29 10:28:04 +02002121 pinctrl_pm_select_idle_state(dev);
Andreas Fenkart97978a42014-05-29 10:28:04 +02002122 } else {
2123 pinctrl_pm_select_idle_state(dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002124 }
Andreas Fenkart97978a42014-05-29 10:28:04 +02002125
Andreas Fenkartf9459012014-05-29 10:28:03 +02002126abort:
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002127 spin_unlock_irqrestore(&host->irq_lock, flags);
Andreas Fenkartf9459012014-05-29 10:28:03 +02002128 return ret;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302129}
2130
2131static int omap_hsmmc_runtime_resume(struct device *dev)
2132{
2133 struct omap_hsmmc_host *host;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002134 unsigned long flags;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302135
Kefeng Wang7fc13b82019-04-23 15:50:12 +08002136 host = dev_get_drvdata(dev);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302137 omap_hsmmc_context_restore(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002138 dev_dbg(dev, "enabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302139
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002140 spin_lock_irqsave(&host->irq_lock, flags);
2141 if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
2142 (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002143
Ulf Hansson9f888b52019-12-06 18:08:17 +01002144 pinctrl_select_default_state(host->dev);
Andreas Fenkart97978a42014-05-29 10:28:04 +02002145
2146 /* irq lost, if pinmux incorrect */
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002147 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
2148 OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
2149 OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
Andreas Fenkart97978a42014-05-29 10:28:04 +02002150 } else {
Ulf Hansson9f888b52019-12-06 18:08:17 +01002151 pinctrl_select_default_state(host->dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002152 }
2153 spin_unlock_irqrestore(&host->irq_lock, flags);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302154 return 0;
2155}
2156
Arvind Yadav6bba4062017-06-29 13:39:29 +05302157static const struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
Russ Dill3d3bbfb2015-02-27 13:24:34 +02002158 SET_SYSTEM_SLEEP_PM_OPS(omap_hsmmc_suspend, omap_hsmmc_resume)
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302159 .runtime_suspend = omap_hsmmc_runtime_suspend,
2160 .runtime_resume = omap_hsmmc_runtime_resume,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002161};
2162
2163static struct platform_driver omap_hsmmc_driver = {
Felipe Balbiefa25fd2012-03-14 11:18:28 +02002164 .probe = omap_hsmmc_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05002165 .remove = omap_hsmmc_remove,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002166 .driver = {
2167 .name = DRIVER_NAME,
Douglas Anderson21b2cec2020-09-03 16:24:36 -07002168 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002169 .pm = &omap_hsmmc_dev_pm_ops,
Rajendra Nayak46856a62012-03-12 20:32:37 +05302170 .of_match_table = of_match_ptr(omap_mmc_of_match),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002171 },
2172};
2173
Felipe Balbib7964502012-03-14 11:18:32 +02002174module_platform_driver(omap_hsmmc_driver);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002175MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2176MODULE_LICENSE("GPL");
2177MODULE_ALIAS("platform:" DRIVER_NAME);
2178MODULE_AUTHOR("Texas Instruments Inc");