blob: 9d73f6976586d8c745ae555d05e52506b61c8155 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Maxime Coquelin48a60922015-06-10 21:19:36 +02002/*
3 * Copyright (C) Maxime Coquelin 2015
Bich HEMON3e5fcba2017-07-13 15:08:26 +00004 * Copyright (C) STMicroelectronics SA 2017
Alexandre TORGUEada86182016-09-15 18:42:33 +02005 * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com>
Erwan Le Ray8ebd9662021-01-06 17:21:59 +01006 * Gerald Baeza <gerald.baeza@foss.st.com>
7 * Erwan Le Ray <erwan.leray@foss.st.com>
Maxime Coquelin48a60922015-06-10 21:19:36 +02008 *
9 * Inspired by st-asc.c from STMicroelectronics (c)
10 */
11
Alexandre TORGUE34891872016-09-15 18:42:40 +020012#include <linux/clk.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020013#include <linux/console.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020014#include <linux/delay.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020015#include <linux/dma-direction.h>
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
18#include <linux/io.h>
19#include <linux/iopoll.h>
20#include <linux/irq.h>
21#include <linux/module.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020022#include <linux/of.h>
23#include <linux/of_platform.h>
Erwan Le Ray94616d92019-06-13 15:49:53 +020024#include <linux/pinctrl/consumer.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020025#include <linux/platform_device.h>
26#include <linux/pm_runtime.h>
Fabrice Gasnier270e5a72017-07-13 15:08:30 +000027#include <linux/pm_wakeirq.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020028#include <linux/serial_core.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020029#include <linux/serial.h>
30#include <linux/spinlock.h>
31#include <linux/sysrq.h>
32#include <linux/tty_flip.h>
33#include <linux/tty.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020034
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +053035#include "serial_mctrl_gpio.h"
Alexandre TORGUEbc5a0b52016-09-15 18:42:35 +020036#include "stm32-usart.h"
Maxime Coquelin48a60922015-06-10 21:19:36 +020037
Erwan Le Ray56f9a762021-01-06 17:21:58 +010038static void stm32_usart_stop_tx(struct uart_port *port);
39static void stm32_usart_transmit_chars(struct uart_port *port);
Maxime Coquelin48a60922015-06-10 21:19:36 +020040
41static inline struct stm32_port *to_stm32_port(struct uart_port *port)
42{
43 return container_of(port, struct stm32_port, port);
44}
45
Erwan Le Ray56f9a762021-01-06 17:21:58 +010046static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
Maxime Coquelin48a60922015-06-10 21:19:36 +020047{
48 u32 val;
49
50 val = readl_relaxed(port->membase + reg);
51 val |= bits;
52 writel_relaxed(val, port->membase + reg);
53}
54
Erwan Le Ray56f9a762021-01-06 17:21:58 +010055static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
Maxime Coquelin48a60922015-06-10 21:19:36 +020056{
57 u32 val;
58
59 val = readl_relaxed(port->membase + reg);
60 val &= ~bits;
61 writel_relaxed(val, port->membase + reg);
62}
63
Erwan Le Ray56f9a762021-01-06 17:21:58 +010064static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
65 u32 delay_DDE, u32 baud)
Bich HEMON1bcda092018-03-12 09:50:05 +000066{
67 u32 rs485_deat_dedt;
68 u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
69 bool over8;
70
71 *cr3 |= USART_CR3_DEM;
72 over8 = *cr1 & USART_CR1_OVER8;
73
74 if (over8)
75 rs485_deat_dedt = delay_ADE * baud * 8;
76 else
77 rs485_deat_dedt = delay_ADE * baud * 16;
78
79 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
80 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
81 rs485_deat_dedt_max : rs485_deat_dedt;
82 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
83 USART_CR1_DEAT_MASK;
84 *cr1 |= rs485_deat_dedt;
85
86 if (over8)
87 rs485_deat_dedt = delay_DDE * baud * 8;
88 else
89 rs485_deat_dedt = delay_DDE * baud * 16;
90
91 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
92 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
93 rs485_deat_dedt_max : rs485_deat_dedt;
94 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
95 USART_CR1_DEDT_MASK;
96 *cr1 |= rs485_deat_dedt;
97}
98
Erwan Le Ray56f9a762021-01-06 17:21:58 +010099static int stm32_usart_config_rs485(struct uart_port *port,
100 struct serial_rs485 *rs485conf)
Bich HEMON1bcda092018-03-12 09:50:05 +0000101{
102 struct stm32_port *stm32_port = to_stm32_port(port);
103 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
104 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
105 u32 usartdiv, baud, cr1, cr3;
106 bool over8;
Bich HEMON1bcda092018-03-12 09:50:05 +0000107
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100108 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Bich HEMON1bcda092018-03-12 09:50:05 +0000109
110 port->rs485 = *rs485conf;
111
112 rs485conf->flags |= SER_RS485_RX_DURING_TX;
113
114 if (rs485conf->flags & SER_RS485_ENABLED) {
115 cr1 = readl_relaxed(port->membase + ofs->cr1);
116 cr3 = readl_relaxed(port->membase + ofs->cr3);
117 usartdiv = readl_relaxed(port->membase + ofs->brr);
118 usartdiv = usartdiv & GENMASK(15, 0);
119 over8 = cr1 & USART_CR1_OVER8;
120
121 if (over8)
122 usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
123 << USART_BRR_04_R_SHIFT;
124
125 baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100126 stm32_usart_config_reg_rs485(&cr1, &cr3,
127 rs485conf->delay_rts_before_send,
128 rs485conf->delay_rts_after_send,
129 baud);
Bich HEMON1bcda092018-03-12 09:50:05 +0000130
131 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
132 cr3 &= ~USART_CR3_DEP;
133 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
134 } else {
135 cr3 |= USART_CR3_DEP;
136 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
137 }
138
139 writel_relaxed(cr3, port->membase + ofs->cr3);
140 writel_relaxed(cr1, port->membase + ofs->cr1);
141 } else {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100142 stm32_usart_clr_bits(port, ofs->cr3,
143 USART_CR3_DEM | USART_CR3_DEP);
144 stm32_usart_clr_bits(port, ofs->cr1,
145 USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
Bich HEMON1bcda092018-03-12 09:50:05 +0000146 }
147
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100148 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Bich HEMON1bcda092018-03-12 09:50:05 +0000149
150 return 0;
151}
152
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100153static int stm32_usart_init_rs485(struct uart_port *port,
154 struct platform_device *pdev)
Bich HEMON1bcda092018-03-12 09:50:05 +0000155{
156 struct serial_rs485 *rs485conf = &port->rs485;
157
158 rs485conf->flags = 0;
159 rs485conf->delay_rts_before_send = 0;
160 rs485conf->delay_rts_after_send = 0;
161
162 if (!pdev->dev.of_node)
163 return -ENODEV;
164
Lukas Wunnerc150c0f2020-05-12 14:40:02 +0200165 return uart_get_rs485_mode(port);
Bich HEMON1bcda092018-03-12 09:50:05 +0000166}
167
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100168static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr,
169 int *last_res, bool threaded)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200170{
171 struct stm32_port *stm32_port = to_stm32_port(port);
172 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
173 enum dma_status status;
174 struct dma_tx_state state;
175
176 *sr = readl_relaxed(port->membase + ofs->isr);
177
178 if (threaded && stm32_port->rx_ch) {
179 status = dmaengine_tx_status(stm32_port->rx_ch,
180 stm32_port->rx_ch->cookie,
181 &state);
Erwan Le Ray92fc0022021-01-06 17:21:57 +0100182 if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
Alexandre TORGUE34891872016-09-15 18:42:40 +0200183 return 1;
184 else
185 return 0;
186 } else if (*sr & USART_SR_RXNE) {
187 return 1;
188 }
189 return 0;
190}
191
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100192static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr,
193 int *last_res)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200194{
195 struct stm32_port *stm32_port = to_stm32_port(port);
196 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
197 unsigned long c;
198
199 if (stm32_port->rx_ch) {
200 c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
201 if ((*last_res) == 0)
202 *last_res = RX_BUF_L;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200203 } else {
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200204 c = readl_relaxed(port->membase + ofs->rdr);
205 /* apply RDR data mask */
206 c &= stm32_port->rdr_mask;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200207 }
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200208
209 return c;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200210}
211
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100212static void stm32_usart_receive_chars(struct uart_port *port, bool threaded)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200213{
214 struct tty_port *tport = &port->state->port;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200215 struct stm32_port *stm32_port = to_stm32_port(port);
216 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200217 unsigned long c;
218 u32 sr;
219 char flag;
220
Andy Shevchenko29d60982017-08-13 17:47:41 +0300221 if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
Maxime Coquelin48a60922015-06-10 21:19:36 +0200222 pm_wakeup_event(tport->tty->dev, 0);
223
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100224 while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res,
225 threaded)) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200226 sr |= USART_SR_DUMMY_RX;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200227 flag = TTY_NORMAL;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200228
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200229 /*
230 * Status bits has to be cleared before reading the RDR:
231 * In FIFO mode, reading the RDR will pop the next data
232 * (if any) along with its status bits into the SR.
233 * Not doing so leads to misalignement between RDR and SR,
234 * and clear status bits of the next rx data.
235 *
236 * Clear errors flags for stm32f7 and stm32h7 compatible
237 * devices. On stm32f4 compatible devices, the error bit is
238 * cleared by the sequence [read SR - read DR].
239 */
240 if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
Fabrice Gasnier1250ed72019-11-21 09:10:49 +0100241 writel_relaxed(sr & USART_SR_ERR_MASK,
242 port->membase + ofs->icr);
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200243
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100244 c = stm32_usart_get_char(port, &sr, &stm32_port->last_res);
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200245 port->icount.rx++;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200246 if (sr & USART_SR_ERR_MASK) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200247 if (sr & USART_SR_ORE) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200248 port->icount.overrun++;
249 } else if (sr & USART_SR_PE) {
250 port->icount.parity++;
251 } else if (sr & USART_SR_FE) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200252 /* Break detection if character is null */
253 if (!c) {
254 port->icount.brk++;
255 if (uart_handle_break(port))
256 continue;
257 } else {
258 port->icount.frame++;
259 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200260 }
261
262 sr &= port->read_status_mask;
263
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200264 if (sr & USART_SR_PE) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200265 flag = TTY_PARITY;
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200266 } else if (sr & USART_SR_FE) {
267 if (!c)
268 flag = TTY_BREAK;
269 else
270 flag = TTY_FRAME;
271 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200272 }
273
274 if (uart_handle_sysrq_char(port, c))
275 continue;
276 uart_insert_char(port, sr, USART_SR_ORE, c, flag);
277 }
278
279 spin_unlock(&port->lock);
280 tty_flip_buffer_push(tport);
281 spin_lock(&port->lock);
282}
283
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100284static void stm32_usart_tx_dma_complete(void *arg)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200285{
286 struct uart_port *port = arg;
287 struct stm32_port *stm32port = to_stm32_port(port);
288 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200289
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100290 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200291 stm32port->tx_dma_busy = false;
292
293 /* Let's see if we have pending data to send */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100294 stm32_usart_transmit_chars(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200295}
296
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100297static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
Erwan Le Rayd0757192019-06-18 12:02:24 +0200298{
299 struct stm32_port *stm32_port = to_stm32_port(port);
300 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
301
302 /*
303 * Enables TX FIFO threashold irq when FIFO is enabled,
304 * or TX empty irq when FIFO is disabled
305 */
306 if (stm32_port->fifoen)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100307 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200308 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100309 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200310}
311
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100312static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
Erwan Le Rayd0757192019-06-18 12:02:24 +0200313{
314 struct stm32_port *stm32_port = to_stm32_port(port);
315 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
316
317 if (stm32_port->fifoen)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100318 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200319 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100320 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200321}
322
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100323static void stm32_usart_transmit_chars_pio(struct uart_port *port)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200324{
325 struct stm32_port *stm32_port = to_stm32_port(port);
326 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
327 struct circ_buf *xmit = &port->state->xmit;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200328
329 if (stm32_port->tx_dma_busy) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100330 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200331 stm32_port->tx_dma_busy = false;
332 }
333
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200334 while (!uart_circ_empty(xmit)) {
335 /* Check that TDR is empty before filling FIFO */
336 if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
337 break;
338 writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
339 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
340 port->icount.tx++;
341 }
Alexandre TORGUE34891872016-09-15 18:42:40 +0200342
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200343 /* rely on TXE irq (mask or unmask) for sending remaining data */
344 if (uart_circ_empty(xmit))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100345 stm32_usart_tx_interrupt_disable(port);
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200346 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100347 stm32_usart_tx_interrupt_enable(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200348}
349
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100350static void stm32_usart_transmit_chars_dma(struct uart_port *port)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200351{
352 struct stm32_port *stm32port = to_stm32_port(port);
353 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
354 struct circ_buf *xmit = &port->state->xmit;
355 struct dma_async_tx_descriptor *desc = NULL;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200356 unsigned int count, i;
357
358 if (stm32port->tx_dma_busy)
359 return;
360
361 stm32port->tx_dma_busy = true;
362
363 count = uart_circ_chars_pending(xmit);
364
365 if (count > TX_BUF_L)
366 count = TX_BUF_L;
367
368 if (xmit->tail < xmit->head) {
369 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
370 } else {
371 size_t one = UART_XMIT_SIZE - xmit->tail;
372 size_t two;
373
374 if (one > count)
375 one = count;
376 two = count - one;
377
378 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
379 if (two)
380 memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
381 }
382
383 desc = dmaengine_prep_slave_single(stm32port->tx_ch,
384 stm32port->tx_dma_buf,
385 count,
386 DMA_MEM_TO_DEV,
387 DMA_PREP_INTERRUPT);
388
Erwan Le Raye7997f72021-01-06 17:21:56 +0100389 if (!desc)
390 goto fallback_err;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200391
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100392 desc->callback = stm32_usart_tx_dma_complete;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200393 desc->callback_param = port;
394
395 /* Push current DMA TX transaction in the pending queue */
Erwan Le Raye7997f72021-01-06 17:21:56 +0100396 if (dma_submit_error(dmaengine_submit(desc))) {
397 /* dma no yet started, safe to free resources */
398 dmaengine_terminate_async(stm32port->tx_ch);
399 goto fallback_err;
400 }
Alexandre TORGUE34891872016-09-15 18:42:40 +0200401
402 /* Issue pending DMA TX requests */
403 dma_async_issue_pending(stm32port->tx_ch);
404
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100405 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200406
407 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
408 port->icount.tx += count;
Erwan Le Raye7997f72021-01-06 17:21:56 +0100409 return;
410
411fallback_err:
412 for (i = count; i > 0; i--)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100413 stm32_usart_transmit_chars_pio(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200414}
415
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100416static void stm32_usart_transmit_chars(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200417{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200418 struct stm32_port *stm32_port = to_stm32_port(port);
419 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200420 struct circ_buf *xmit = &port->state->xmit;
421
422 if (port->x_char) {
Alexandre TORGUE34891872016-09-15 18:42:40 +0200423 if (stm32_port->tx_dma_busy)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100424 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUEada86182016-09-15 18:42:33 +0200425 writel_relaxed(port->x_char, port->membase + ofs->tdr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200426 port->x_char = 0;
427 port->icount.tx++;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200428 if (stm32_port->tx_dma_busy)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100429 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200430 return;
431 }
432
Erwan Le Rayb83b9572019-05-21 17:45:44 +0200433 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100434 stm32_usart_tx_interrupt_disable(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200435 return;
436 }
437
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200438 if (ofs->icr == UNDEF_REG)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100439 stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200440 else
Fabrice Gasnier1250ed72019-11-21 09:10:49 +0100441 writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200442
Alexandre TORGUE34891872016-09-15 18:42:40 +0200443 if (stm32_port->tx_ch)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100444 stm32_usart_transmit_chars_dma(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200445 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100446 stm32_usart_transmit_chars_pio(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200447
448 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
449 uart_write_wakeup(port);
450
451 if (uart_circ_empty(xmit))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100452 stm32_usart_tx_interrupt_disable(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200453}
454
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100455static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200456{
457 struct uart_port *port = ptr;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200458 struct stm32_port *stm32_port = to_stm32_port(port);
459 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200460 u32 sr;
461
Alexandre TORGUE01d32d72016-09-15 18:42:41 +0200462 spin_lock(&port->lock);
463
Alexandre TORGUEada86182016-09-15 18:42:33 +0200464 sr = readl_relaxed(port->membase + ofs->isr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200465
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200466 if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
467 writel_relaxed(USART_ICR_RTOCF,
468 port->membase + ofs->icr);
469
Erwan Le Ray92fc0022021-01-06 17:21:57 +0100470 if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +0000471 writel_relaxed(USART_ICR_WUCF,
472 port->membase + ofs->icr);
473
Alexandre TORGUE34891872016-09-15 18:42:40 +0200474 if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100475 stm32_usart_receive_chars(port, false);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200476
Alexandre TORGUE34891872016-09-15 18:42:40 +0200477 if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100478 stm32_usart_transmit_chars(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200479
Alexandre TORGUE01d32d72016-09-15 18:42:41 +0200480 spin_unlock(&port->lock);
481
Alexandre TORGUE34891872016-09-15 18:42:40 +0200482 if (stm32_port->rx_ch)
483 return IRQ_WAKE_THREAD;
484 else
485 return IRQ_HANDLED;
486}
487
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100488static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200489{
490 struct uart_port *port = ptr;
491 struct stm32_port *stm32_port = to_stm32_port(port);
492
493 spin_lock(&port->lock);
494
495 if (stm32_port->rx_ch)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100496 stm32_usart_receive_chars(port, true);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200497
Maxime Coquelin48a60922015-06-10 21:19:36 +0200498 spin_unlock(&port->lock);
499
500 return IRQ_HANDLED;
501}
502
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100503static unsigned int stm32_usart_tx_empty(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200504{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200505 struct stm32_port *stm32_port = to_stm32_port(port);
506 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
507
508 return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200509}
510
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100511static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200512{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200513 struct stm32_port *stm32_port = to_stm32_port(port);
514 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
515
Maxime Coquelin48a60922015-06-10 21:19:36 +0200516 if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100517 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200518 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100519 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530520
521 mctrl_gpio_set(stm32_port->gpios, mctrl);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200522}
523
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100524static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200525{
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530526 struct stm32_port *stm32_port = to_stm32_port(port);
527 unsigned int ret;
528
Maxime Coquelin48a60922015-06-10 21:19:36 +0200529 /* This routine is used to get signals of: DCD, DSR, RI, and CTS */
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530530 ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
531
532 return mctrl_gpio_get(stm32_port->gpios, &ret);
533}
534
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100535static void stm32_usart_enable_ms(struct uart_port *port)
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530536{
537 mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
538}
539
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100540static void stm32_usart_disable_ms(struct uart_port *port)
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530541{
542 mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200543}
544
545/* Transmit stop */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100546static void stm32_usart_stop_tx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200547{
Marek Vasutad0c2742020-08-31 19:10:45 +0200548 struct stm32_port *stm32_port = to_stm32_port(port);
549 struct serial_rs485 *rs485conf = &port->rs485;
550
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100551 stm32_usart_tx_interrupt_disable(port);
Marek Vasutad0c2742020-08-31 19:10:45 +0200552
553 if (rs485conf->flags & SER_RS485_ENABLED) {
554 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
555 mctrl_gpio_set(stm32_port->gpios,
556 stm32_port->port.mctrl & ~TIOCM_RTS);
557 } else {
558 mctrl_gpio_set(stm32_port->gpios,
559 stm32_port->port.mctrl | TIOCM_RTS);
560 }
561 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200562}
563
564/* There are probably characters waiting to be transmitted. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100565static void stm32_usart_start_tx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200566{
Marek Vasutad0c2742020-08-31 19:10:45 +0200567 struct stm32_port *stm32_port = to_stm32_port(port);
568 struct serial_rs485 *rs485conf = &port->rs485;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200569 struct circ_buf *xmit = &port->state->xmit;
570
571 if (uart_circ_empty(xmit))
572 return;
573
Marek Vasutad0c2742020-08-31 19:10:45 +0200574 if (rs485conf->flags & SER_RS485_ENABLED) {
575 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
576 mctrl_gpio_set(stm32_port->gpios,
577 stm32_port->port.mctrl | TIOCM_RTS);
578 } else {
579 mctrl_gpio_set(stm32_port->gpios,
580 stm32_port->port.mctrl & ~TIOCM_RTS);
581 }
582 }
583
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100584 stm32_usart_transmit_chars(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200585}
586
587/* Throttle the remote when input buffer is about to overflow. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100588static void stm32_usart_throttle(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200589{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200590 struct stm32_port *stm32_port = to_stm32_port(port);
591 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200592 unsigned long flags;
593
594 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100595 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200596 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100597 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200598
Maxime Coquelin48a60922015-06-10 21:19:36 +0200599 spin_unlock_irqrestore(&port->lock, flags);
600}
601
602/* Unthrottle the remote, the input buffer can now accept data. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100603static void stm32_usart_unthrottle(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200604{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200605 struct stm32_port *stm32_port = to_stm32_port(port);
606 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200607 unsigned long flags;
608
609 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100610 stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200611 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100612 stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200613
Maxime Coquelin48a60922015-06-10 21:19:36 +0200614 spin_unlock_irqrestore(&port->lock, flags);
615}
616
617/* Receive stop */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100618static void stm32_usart_stop_rx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200619{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200620 struct stm32_port *stm32_port = to_stm32_port(port);
621 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
622
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100623 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200624 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100625 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200626}
627
628/* Handle breaks - ignored by us */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100629static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200630{
631}
632
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100633static int stm32_usart_startup(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200634{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200635 struct stm32_port *stm32_port = to_stm32_port(port);
636 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200637 const char *name = to_platform_device(port->dev)->name;
638 u32 val;
639 int ret;
640
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100641 ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
642 stm32_usart_threaded_interrupt,
Alexandre TORGUE34891872016-09-15 18:42:40 +0200643 IRQF_NO_SUSPEND, name, port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200644 if (ret)
645 return ret;
646
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200647 /* RX FIFO Flush */
648 if (ofs->rqr != UNDEF_REG)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100649 stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200650
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200651 /* Tx and RX FIFO configuration */
Erwan Le Rayd0757192019-06-18 12:02:24 +0200652 if (stm32_port->fifoen) {
653 val = readl_relaxed(port->membase + ofs->cr3);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200654 val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200655 val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200656 val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200657 writel_relaxed(val, port->membase + ofs->cr3);
658 }
659
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200660 /* RX FIFO enabling */
661 val = stm32_port->cr1_irq | USART_CR1_RE;
662 if (stm32_port->fifoen)
663 val |= USART_CR1_FIFOEN;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100664 stm32_usart_set_bits(port, ofs->cr1, val);
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200665
Maxime Coquelin48a60922015-06-10 21:19:36 +0200666 return 0;
667}
668
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100669static void stm32_usart_shutdown(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200670{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200671 struct stm32_port *stm32_port = to_stm32_port(port);
672 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +0200673 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200674 u32 val, isr;
675 int ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200676
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530677 /* Disable modem control interrupts */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100678 stm32_usart_disable_ms(port);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530679
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200680 val = USART_CR1_TXEIE | USART_CR1_TE;
681 val |= stm32_port->cr1_irq | USART_CR1_RE;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +0200682 val |= BIT(cfg->uart_enable_bit);
Gerald Baeza351a7622017-07-13 15:08:30 +0000683 if (stm32_port->fifoen)
684 val |= USART_CR1_FIFOEN;
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200685
686 ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
687 isr, (isr & USART_SR_TC),
688 10, 100000);
689
690 if (ret)
691 dev_err(port->dev, "transmission complete not set\n");
692
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100693 stm32_usart_clr_bits(port, ofs->cr1, val);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200694
695 free_irq(port->irq, port);
696}
697
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100698static unsigned int stm32_usart_get_databits(struct ktermios *termios)
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200699{
700 unsigned int bits;
701
702 tcflag_t cflag = termios->c_cflag;
703
704 switch (cflag & CSIZE) {
705 /*
706 * CSIZE settings are not necessarily supported in hardware.
707 * CSIZE unsupported configurations are handled here to set word length
708 * to 8 bits word as default configuration and to print debug message.
709 */
710 case CS5:
711 bits = 5;
712 break;
713 case CS6:
714 bits = 6;
715 break;
716 case CS7:
717 bits = 7;
718 break;
719 /* default including CS8 */
720 default:
721 bits = 8;
722 break;
723 }
724
725 return bits;
726}
727
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100728static void stm32_usart_set_termios(struct uart_port *port,
729 struct ktermios *termios,
730 struct ktermios *old)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200731{
732 struct stm32_port *stm32_port = to_stm32_port(port);
Alexandre TORGUEada86182016-09-15 18:42:33 +0200733 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
734 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Bich HEMON1bcda092018-03-12 09:50:05 +0000735 struct serial_rs485 *rs485conf = &port->rs485;
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200736 unsigned int baud, bits;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200737 u32 usartdiv, mantissa, fraction, oversampling;
738 tcflag_t cflag = termios->c_cflag;
739 u32 cr1, cr2, cr3;
740 unsigned long flags;
741
742 if (!stm32_port->hw_flow_control)
743 cflag &= ~CRTSCTS;
744
745 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
746
747 spin_lock_irqsave(&port->lock, flags);
748
749 /* Stop serial port and reset value */
Alexandre TORGUEada86182016-09-15 18:42:33 +0200750 writel_relaxed(0, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200751
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200752 /* flush RX & TX FIFO */
753 if (ofs->rqr != UNDEF_REG)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100754 stm32_usart_set_bits(port, ofs->rqr,
755 USART_RQR_TXFRQ | USART_RQR_RXFRQ);
Bich HEMON1bcda092018-03-12 09:50:05 +0000756
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200757 cr1 = USART_CR1_TE | USART_CR1_RE;
Gerald Baeza351a7622017-07-13 15:08:30 +0000758 if (stm32_port->fifoen)
759 cr1 |= USART_CR1_FIFOEN;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200760 cr2 = 0;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200761 cr3 = readl_relaxed(port->membase + ofs->cr3);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200762 cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE
Erwan Le Rayd0757192019-06-18 12:02:24 +0200763 | USART_CR3_TXFTCFG_MASK;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200764
765 if (cflag & CSTOPB)
766 cr2 |= USART_CR2_STOP_2B;
767
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100768 bits = stm32_usart_get_databits(termios);
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200769 stm32_port->rdr_mask = (BIT(bits) - 1);
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200770
Maxime Coquelin48a60922015-06-10 21:19:36 +0200771 if (cflag & PARENB) {
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200772 bits++;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200773 cr1 |= USART_CR1_PCE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200774 }
775
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200776 /*
777 * Word length configuration:
778 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
779 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
780 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
781 * M0 and M1 already cleared by cr1 initialization.
782 */
783 if (bits == 9)
784 cr1 |= USART_CR1_M0;
785 else if ((bits == 7) && cfg->has_7bits_data)
786 cr1 |= USART_CR1_M1;
787 else if (bits != 8)
788 dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
789 , bits);
790
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200791 if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
792 stm32_port->fifoen)) {
793 if (cflag & CSTOPB)
794 bits = bits + 3; /* 1 start bit + 2 stop bits */
795 else
796 bits = bits + 2; /* 1 start bit + 1 stop bit */
797
798 /* RX timeout irq to occur after last stop bit + bits */
799 stm32_port->cr1_irq = USART_CR1_RTOIE;
800 writel_relaxed(bits, port->membase + ofs->rtor);
801 cr2 |= USART_CR2_RTOEN;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200802 /* Not using dma, enable fifo threshold irq */
803 if (!stm32_port->rx_ch)
804 stm32_port->cr3_irq = USART_CR3_RXFTIE;
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200805 }
806
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200807 cr1 |= stm32_port->cr1_irq;
808 cr3 |= stm32_port->cr3_irq;
809
Maxime Coquelin48a60922015-06-10 21:19:36 +0200810 if (cflag & PARODD)
811 cr1 |= USART_CR1_PS;
812
813 port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
814 if (cflag & CRTSCTS) {
815 port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Bich HEMON35abe982017-07-13 15:08:28 +0000816 cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200817 }
818
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530819 /* Handle modem control interrupts */
820 if (UART_ENABLE_MS(port, termios->c_cflag))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100821 stm32_usart_enable_ms(port);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530822 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100823 stm32_usart_disable_ms(port);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530824
Maxime Coquelin48a60922015-06-10 21:19:36 +0200825 usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
826
827 /*
828 * The USART supports 16 or 8 times oversampling.
829 * By default we prefer 16 times oversampling, so that the receiver
830 * has a better tolerance to clock deviations.
831 * 8 times oversampling is only used to achieve higher speeds.
832 */
833 if (usartdiv < 16) {
834 oversampling = 8;
Bich HEMON1bcda092018-03-12 09:50:05 +0000835 cr1 |= USART_CR1_OVER8;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100836 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200837 } else {
838 oversampling = 16;
Bich HEMON1bcda092018-03-12 09:50:05 +0000839 cr1 &= ~USART_CR1_OVER8;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100840 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200841 }
842
843 mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
844 fraction = usartdiv % oversampling;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200845 writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200846
847 uart_update_timeout(port, cflag, baud);
848
849 port->read_status_mask = USART_SR_ORE;
850 if (termios->c_iflag & INPCK)
851 port->read_status_mask |= USART_SR_PE | USART_SR_FE;
852 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200853 port->read_status_mask |= USART_SR_FE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200854
855 /* Characters to ignore */
856 port->ignore_status_mask = 0;
857 if (termios->c_iflag & IGNPAR)
858 port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
859 if (termios->c_iflag & IGNBRK) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200860 port->ignore_status_mask |= USART_SR_FE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200861 /*
862 * If we're ignoring parity and break indicators,
863 * ignore overruns too (for real raw support).
864 */
865 if (termios->c_iflag & IGNPAR)
866 port->ignore_status_mask |= USART_SR_ORE;
867 }
868
869 /* Ignore all characters if CREAD is not set */
870 if ((termios->c_cflag & CREAD) == 0)
871 port->ignore_status_mask |= USART_SR_DUMMY_RX;
872
Alexandre TORGUE34891872016-09-15 18:42:40 +0200873 if (stm32_port->rx_ch)
874 cr3 |= USART_CR3_DMAR;
875
Bich HEMON1bcda092018-03-12 09:50:05 +0000876 if (rs485conf->flags & SER_RS485_ENABLED) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100877 stm32_usart_config_reg_rs485(&cr1, &cr3,
878 rs485conf->delay_rts_before_send,
879 rs485conf->delay_rts_after_send,
880 baud);
Bich HEMON1bcda092018-03-12 09:50:05 +0000881 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
882 cr3 &= ~USART_CR3_DEP;
883 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
884 } else {
885 cr3 |= USART_CR3_DEP;
886 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
887 }
888
889 } else {
890 cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
891 cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
892 }
893
Alexandre TORGUEada86182016-09-15 18:42:33 +0200894 writel_relaxed(cr3, port->membase + ofs->cr3);
895 writel_relaxed(cr2, port->membase + ofs->cr2);
896 writel_relaxed(cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200897
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100898 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Maxime Coquelin48a60922015-06-10 21:19:36 +0200899 spin_unlock_irqrestore(&port->lock, flags);
900}
901
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100902static const char *stm32_usart_type(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200903{
904 return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
905}
906
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100907static void stm32_usart_release_port(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200908{
909}
910
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100911static int stm32_usart_request_port(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200912{
913 return 0;
914}
915
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100916static void stm32_usart_config_port(struct uart_port *port, int flags)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200917{
918 if (flags & UART_CONFIG_TYPE)
919 port->type = PORT_STM32;
920}
921
922static int
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100923stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200924{
925 /* No user changeable parameters */
926 return -EINVAL;
927}
928
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100929static void stm32_usart_pm(struct uart_port *port, unsigned int state,
930 unsigned int oldstate)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200931{
932 struct stm32_port *stm32port = container_of(port,
933 struct stm32_port, port);
Alexandre TORGUEada86182016-09-15 18:42:33 +0200934 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
935 struct stm32_usart_config *cfg = &stm32port->info->cfg;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200936 unsigned long flags = 0;
937
938 switch (state) {
939 case UART_PM_STATE_ON:
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +0200940 pm_runtime_get_sync(port->dev);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200941 break;
942 case UART_PM_STATE_OFF:
943 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100944 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Maxime Coquelin48a60922015-06-10 21:19:36 +0200945 spin_unlock_irqrestore(&port->lock, flags);
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +0200946 pm_runtime_put_sync(port->dev);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200947 break;
948 }
949}
950
951static const struct uart_ops stm32_uart_ops = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100952 .tx_empty = stm32_usart_tx_empty,
953 .set_mctrl = stm32_usart_set_mctrl,
954 .get_mctrl = stm32_usart_get_mctrl,
955 .stop_tx = stm32_usart_stop_tx,
956 .start_tx = stm32_usart_start_tx,
957 .throttle = stm32_usart_throttle,
958 .unthrottle = stm32_usart_unthrottle,
959 .stop_rx = stm32_usart_stop_rx,
960 .enable_ms = stm32_usart_enable_ms,
961 .break_ctl = stm32_usart_break_ctl,
962 .startup = stm32_usart_startup,
963 .shutdown = stm32_usart_shutdown,
964 .set_termios = stm32_usart_set_termios,
965 .pm = stm32_usart_pm,
966 .type = stm32_usart_type,
967 .release_port = stm32_usart_release_port,
968 .request_port = stm32_usart_request_port,
969 .config_port = stm32_usart_config_port,
970 .verify_port = stm32_usart_verify_port,
Maxime Coquelin48a60922015-06-10 21:19:36 +0200971};
972
Erwan Le Ray97f3a082021-01-06 17:22:02 +0100973static void stm32_usart_deinit_port(struct stm32_port *stm32port)
974{
975 clk_disable_unprepare(stm32port->clk);
976}
977
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100978static int stm32_usart_init_port(struct stm32_port *stm32port,
979 struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200980{
981 struct uart_port *port = &stm32port->port;
982 struct resource *res;
983 int ret;
984
Erwan Le Ray92fc0022021-01-06 17:21:57 +0100985 ret = platform_get_irq(pdev, 0);
986 if (ret <= 0)
987 return ret ? : -ENODEV;
988
Maxime Coquelin48a60922015-06-10 21:19:36 +0200989 port->iotype = UPIO_MEM;
990 port->flags = UPF_BOOT_AUTOCONF;
991 port->ops = &stm32_uart_ops;
992 port->dev = &pdev->dev;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200993 port->fifosize = stm32port->info->cfg.fifosize;
Dmitry Safonov9feedaa2019-12-13 00:06:43 +0000994 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
Erwan Le Ray2c58e562019-05-21 17:45:47 +0200995 port->irq = ret;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100996 port->rs485_config = stm32_usart_config_rs485;
Bich HEMON7d8f6862018-03-15 08:44:46 +0000997
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100998 ret = stm32_usart_init_rs485(port, pdev);
Lukas Wunnerc150c0f2020-05-12 14:40:02 +0200999 if (ret)
1000 return ret;
Bich HEMON7d8f6862018-03-15 08:44:46 +00001001
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001002 if (stm32port->info->cfg.has_wakeup) {
Holger Assmannfdf16d72020-08-13 17:27:57 +02001003 stm32port->wakeirq = platform_get_irq_optional(pdev, 1);
Stephen Boyd1df21782019-07-30 11:15:44 -07001004 if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
1005 return stm32port->wakeirq ? : -ENODEV;
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001006 }
1007
Gerald Baeza351a7622017-07-13 15:08:30 +00001008 stm32port->fifoen = stm32port->info->cfg.has_fifo;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001009
1010 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1011 port->membase = devm_ioremap_resource(&pdev->dev, res);
1012 if (IS_ERR(port->membase))
1013 return PTR_ERR(port->membase);
1014 port->mapbase = res->start;
1015
1016 spin_lock_init(&port->lock);
1017
1018 stm32port->clk = devm_clk_get(&pdev->dev, NULL);
1019 if (IS_ERR(stm32port->clk))
1020 return PTR_ERR(stm32port->clk);
1021
1022 /* Ensure that clk rate is correct by enabling the clk */
1023 ret = clk_prepare_enable(stm32port->clk);
1024 if (ret)
1025 return ret;
1026
1027 stm32port->port.uartclk = clk_get_rate(stm32port->clk);
Fabrice Gasnierada80042017-07-13 15:08:29 +00001028 if (!stm32port->port.uartclk) {
Maxime Coquelin48a60922015-06-10 21:19:36 +02001029 ret = -EINVAL;
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301030 goto err_clk;
Fabrice Gasnierada80042017-07-13 15:08:29 +00001031 }
Maxime Coquelin48a60922015-06-10 21:19:36 +02001032
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301033 stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
1034 if (IS_ERR(stm32port->gpios)) {
1035 ret = PTR_ERR(stm32port->gpios);
1036 goto err_clk;
1037 }
1038
Erwan Le Ray93593692021-01-06 17:22:01 +01001039 /*
1040 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
1041 * properties should not be specified.
1042 */
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301043 if (stm32port->hw_flow_control) {
1044 if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
1045 mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
1046 dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
1047 ret = -EINVAL;
1048 goto err_clk;
1049 }
1050 }
1051
1052 return ret;
1053
1054err_clk:
1055 clk_disable_unprepare(stm32port->clk);
1056
Maxime Coquelin48a60922015-06-10 21:19:36 +02001057 return ret;
1058}
1059
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001060static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001061{
1062 struct device_node *np = pdev->dev.of_node;
1063 int id;
1064
1065 if (!np)
1066 return NULL;
1067
1068 id = of_alias_get_id(np, "serial");
Gerald Baezae5707912017-07-13 15:08:27 +00001069 if (id < 0) {
1070 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1071 return NULL;
1072 }
Maxime Coquelin48a60922015-06-10 21:19:36 +02001073
1074 if (WARN_ON(id >= STM32_MAX_PORTS))
1075 return NULL;
1076
Erwan Le Ray6fd9fff2020-05-20 15:39:32 +02001077 stm32_ports[id].hw_flow_control =
1078 of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
1079 of_property_read_bool (np, "uart-has-rtscts");
Maxime Coquelin48a60922015-06-10 21:19:36 +02001080 stm32_ports[id].port.line = id;
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +02001081 stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +02001082 stm32_ports[id].cr3_irq = 0;
Gerald Baezae5707912017-07-13 15:08:27 +00001083 stm32_ports[id].last_res = RX_BUF_L;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001084 return &stm32_ports[id];
1085}
1086
1087#ifdef CONFIG_OF
1088static const struct of_device_id stm32_match[] = {
Alexandre TORGUEada86182016-09-15 18:42:33 +02001089 { .compatible = "st,stm32-uart", .data = &stm32f4_info},
Alexandre TORGUEada86182016-09-15 18:42:33 +02001090 { .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001091 { .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
Maxime Coquelin48a60922015-06-10 21:19:36 +02001092 {},
1093};
1094
1095MODULE_DEVICE_TABLE(of, stm32_match);
1096#endif
1097
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001098static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
1099 struct platform_device *pdev)
Alexandre TORGUE34891872016-09-15 18:42:40 +02001100{
1101 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1102 struct uart_port *port = &stm32port->port;
1103 struct device *dev = &pdev->dev;
1104 struct dma_slave_config config;
1105 struct dma_async_tx_descriptor *desc = NULL;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001106 int ret;
1107
1108 /* Request DMA RX channel */
1109 stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
1110 if (!stm32port->rx_ch) {
1111 dev_info(dev, "rx dma alloc failed\n");
1112 return -ENODEV;
1113 }
1114 stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001115 &stm32port->rx_dma_buf,
1116 GFP_KERNEL);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001117 if (!stm32port->rx_buf) {
1118 ret = -ENOMEM;
1119 goto alloc_err;
1120 }
1121
1122 /* Configure DMA channel */
1123 memset(&config, 0, sizeof(config));
Arnd Bergmann8e5481d2016-09-23 21:38:51 +02001124 config.src_addr = port->mapbase + ofs->rdr;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001125 config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1126
1127 ret = dmaengine_slave_config(stm32port->rx_ch, &config);
1128 if (ret < 0) {
1129 dev_err(dev, "rx dma channel config failed\n");
1130 ret = -ENODEV;
1131 goto config_err;
1132 }
1133
1134 /* Prepare a DMA cyclic transaction */
1135 desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
1136 stm32port->rx_dma_buf,
1137 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
1138 DMA_PREP_INTERRUPT);
1139 if (!desc) {
1140 dev_err(dev, "rx dma prep cyclic failed\n");
1141 ret = -ENODEV;
1142 goto config_err;
1143 }
1144
1145 /* No callback as dma buffer is drained on usart interrupt */
1146 desc->callback = NULL;
1147 desc->callback_param = NULL;
1148
1149 /* Push current DMA transaction in the pending queue */
Erwan Le Raye7997f72021-01-06 17:21:56 +01001150 ret = dma_submit_error(dmaengine_submit(desc));
1151 if (ret) {
1152 dmaengine_terminate_sync(stm32port->rx_ch);
1153 goto config_err;
1154 }
Alexandre TORGUE34891872016-09-15 18:42:40 +02001155
1156 /* Issue pending DMA requests */
1157 dma_async_issue_pending(stm32port->rx_ch);
1158
1159 return 0;
1160
1161config_err:
1162 dma_free_coherent(&pdev->dev,
1163 RX_BUF_L, stm32port->rx_buf,
1164 stm32port->rx_dma_buf);
1165
1166alloc_err:
1167 dma_release_channel(stm32port->rx_ch);
1168 stm32port->rx_ch = NULL;
1169
1170 return ret;
1171}
1172
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001173static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
1174 struct platform_device *pdev)
Alexandre TORGUE34891872016-09-15 18:42:40 +02001175{
1176 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1177 struct uart_port *port = &stm32port->port;
1178 struct device *dev = &pdev->dev;
1179 struct dma_slave_config config;
1180 int ret;
1181
1182 stm32port->tx_dma_busy = false;
1183
1184 /* Request DMA TX channel */
1185 stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
1186 if (!stm32port->tx_ch) {
1187 dev_info(dev, "tx dma alloc failed\n");
1188 return -ENODEV;
1189 }
1190 stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001191 &stm32port->tx_dma_buf,
1192 GFP_KERNEL);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001193 if (!stm32port->tx_buf) {
1194 ret = -ENOMEM;
1195 goto alloc_err;
1196 }
1197
1198 /* Configure DMA channel */
1199 memset(&config, 0, sizeof(config));
Arnd Bergmann8e5481d2016-09-23 21:38:51 +02001200 config.dst_addr = port->mapbase + ofs->tdr;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001201 config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1202
1203 ret = dmaengine_slave_config(stm32port->tx_ch, &config);
1204 if (ret < 0) {
1205 dev_err(dev, "tx dma channel config failed\n");
1206 ret = -ENODEV;
1207 goto config_err;
1208 }
1209
1210 return 0;
1211
1212config_err:
1213 dma_free_coherent(&pdev->dev,
1214 TX_BUF_L, stm32port->tx_buf,
1215 stm32port->tx_dma_buf);
1216
1217alloc_err:
1218 dma_release_channel(stm32port->tx_ch);
1219 stm32port->tx_ch = NULL;
1220
1221 return ret;
1222}
1223
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001224static int stm32_usart_serial_probe(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001225{
Alexandre TORGUEada86182016-09-15 18:42:33 +02001226 const struct of_device_id *match;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001227 struct stm32_port *stm32port;
Alexandre TORGUEada86182016-09-15 18:42:33 +02001228 int ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001229
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001230 stm32port = stm32_usart_of_get_port(pdev);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001231 if (!stm32port)
1232 return -ENODEV;
1233
Alexandre TORGUEada86182016-09-15 18:42:33 +02001234 match = of_match_device(stm32_match, &pdev->dev);
1235 if (match && match->data)
1236 stm32port->info = (struct stm32_usart_info *)match->data;
1237 else
1238 return -EINVAL;
1239
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001240 ret = stm32_usart_init_port(stm32port, pdev);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001241 if (ret)
1242 return ret;
1243
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001244 if (stm32port->wakeirq > 0) {
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001245 ret = device_init_wakeup(&pdev->dev, true);
1246 if (ret)
1247 goto err_uninit;
Erwan Le Ray5297f272019-05-21 17:45:46 +02001248
1249 ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
1250 stm32port->wakeirq);
1251 if (ret)
1252 goto err_nowup;
1253
1254 device_set_wakeup_enable(&pdev->dev, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001255 }
1256
Maxime Coquelin48a60922015-06-10 21:19:36 +02001257 ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1258 if (ret)
Erwan Le Ray5297f272019-05-21 17:45:46 +02001259 goto err_wirq;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001260
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001261 ret = stm32_usart_of_dma_rx_probe(stm32port, pdev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001262 if (ret)
1263 dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
1264
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001265 ret = stm32_usart_of_dma_tx_probe(stm32port, pdev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001266 if (ret)
1267 dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
1268
Maxime Coquelin48a60922015-06-10 21:19:36 +02001269 platform_set_drvdata(pdev, &stm32port->port);
1270
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001271 pm_runtime_get_noresume(&pdev->dev);
1272 pm_runtime_set_active(&pdev->dev);
1273 pm_runtime_enable(&pdev->dev);
1274 pm_runtime_put_sync(&pdev->dev);
1275
Maxime Coquelin48a60922015-06-10 21:19:36 +02001276 return 0;
Fabrice Gasnierada80042017-07-13 15:08:29 +00001277
Erwan Le Ray5297f272019-05-21 17:45:46 +02001278err_wirq:
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001279 if (stm32port->wakeirq > 0)
Erwan Le Ray5297f272019-05-21 17:45:46 +02001280 dev_pm_clear_wake_irq(&pdev->dev);
1281
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001282err_nowup:
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001283 if (stm32port->wakeirq > 0)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001284 device_init_wakeup(&pdev->dev, false);
1285
Fabrice Gasnierada80042017-07-13 15:08:29 +00001286err_uninit:
Erwan Le Ray97f3a082021-01-06 17:22:02 +01001287 stm32_usart_deinit_port(stm32port);
Fabrice Gasnierada80042017-07-13 15:08:29 +00001288
1289 return ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001290}
1291
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001292static int stm32_usart_serial_remove(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001293{
1294 struct uart_port *port = platform_get_drvdata(pdev);
Alexandre TORGUE511c7b12016-09-15 18:42:38 +02001295 struct stm32_port *stm32_port = to_stm32_port(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001296 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001297 int err;
1298
1299 pm_runtime_get_sync(&pdev->dev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001300
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001301 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001302
1303 if (stm32_port->rx_ch)
1304 dma_release_channel(stm32_port->rx_ch);
1305
1306 if (stm32_port->rx_dma_buf)
1307 dma_free_coherent(&pdev->dev,
1308 RX_BUF_L, stm32_port->rx_buf,
1309 stm32_port->rx_dma_buf);
1310
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001311 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001312
1313 if (stm32_port->tx_ch)
1314 dma_release_channel(stm32_port->tx_ch);
1315
1316 if (stm32_port->tx_dma_buf)
1317 dma_free_coherent(&pdev->dev,
1318 TX_BUF_L, stm32_port->tx_buf,
1319 stm32_port->tx_dma_buf);
Alexandre TORGUE511c7b12016-09-15 18:42:38 +02001320
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001321 if (stm32_port->wakeirq > 0) {
Erwan Le Ray5297f272019-05-21 17:45:46 +02001322 dev_pm_clear_wake_irq(&pdev->dev);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001323 device_init_wakeup(&pdev->dev, false);
Erwan Le Ray5297f272019-05-21 17:45:46 +02001324 }
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001325
Erwan Le Ray97f3a082021-01-06 17:22:02 +01001326 stm32_usart_deinit_port(stm32_port);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001327
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001328 err = uart_remove_one_port(&stm32_usart_driver, port);
1329
1330 pm_runtime_disable(&pdev->dev);
1331 pm_runtime_put_noidle(&pdev->dev);
1332
1333 return err;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001334}
1335
Maxime Coquelin48a60922015-06-10 21:19:36 +02001336#ifdef CONFIG_SERIAL_STM32_CONSOLE
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001337static void stm32_usart_console_putchar(struct uart_port *port, int ch)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001338{
Alexandre TORGUEada86182016-09-15 18:42:33 +02001339 struct stm32_port *stm32_port = to_stm32_port(port);
1340 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1341
1342 while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
Maxime Coquelin48a60922015-06-10 21:19:36 +02001343 cpu_relax();
1344
Alexandre TORGUEada86182016-09-15 18:42:33 +02001345 writel_relaxed(ch, port->membase + ofs->tdr);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001346}
1347
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001348static void stm32_usart_console_write(struct console *co, const char *s,
1349 unsigned int cnt)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001350{
1351 struct uart_port *port = &stm32_ports[co->index].port;
Alexandre TORGUEada86182016-09-15 18:42:33 +02001352 struct stm32_port *stm32_port = to_stm32_port(port);
1353 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001354 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001355 unsigned long flags;
1356 u32 old_cr1, new_cr1;
1357 int locked = 1;
1358
1359 local_irq_save(flags);
1360 if (port->sysrq)
1361 locked = 0;
1362 else if (oops_in_progress)
1363 locked = spin_trylock(&port->lock);
1364 else
1365 spin_lock(&port->lock);
1366
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001367 /* Save and disable interrupts, enable the transmitter */
Alexandre TORGUEada86182016-09-15 18:42:33 +02001368 old_cr1 = readl_relaxed(port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001369 new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001370 new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit);
Alexandre TORGUEada86182016-09-15 18:42:33 +02001371 writel_relaxed(new_cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001372
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001373 uart_console_write(port, s, cnt, stm32_usart_console_putchar);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001374
1375 /* Restore interrupt state */
Alexandre TORGUEada86182016-09-15 18:42:33 +02001376 writel_relaxed(old_cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001377
1378 if (locked)
1379 spin_unlock(&port->lock);
1380 local_irq_restore(flags);
1381}
1382
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001383static int stm32_usart_console_setup(struct console *co, char *options)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001384{
1385 struct stm32_port *stm32port;
1386 int baud = 9600;
1387 int bits = 8;
1388 int parity = 'n';
1389 int flow = 'n';
1390
1391 if (co->index >= STM32_MAX_PORTS)
1392 return -ENODEV;
1393
1394 stm32port = &stm32_ports[co->index];
1395
1396 /*
1397 * This driver does not support early console initialization
1398 * (use ARM early printk support instead), so we only expect
1399 * this to be called during the uart port registration when the
1400 * driver gets probed and the port should be mapped at that point.
1401 */
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001402 if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001403 return -ENXIO;
1404
1405 if (options)
1406 uart_parse_options(options, &baud, &parity, &bits, &flow);
1407
1408 return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
1409}
1410
1411static struct console stm32_console = {
1412 .name = STM32_SERIAL_NAME,
1413 .device = uart_console_device,
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001414 .write = stm32_usart_console_write,
1415 .setup = stm32_usart_console_setup,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001416 .flags = CON_PRINTBUFFER,
1417 .index = -1,
1418 .data = &stm32_usart_driver,
1419};
1420
1421#define STM32_SERIAL_CONSOLE (&stm32_console)
1422
1423#else
1424#define STM32_SERIAL_CONSOLE NULL
1425#endif /* CONFIG_SERIAL_STM32_CONSOLE */
1426
1427static struct uart_driver stm32_usart_driver = {
1428 .driver_name = DRIVER_NAME,
1429 .dev_name = STM32_SERIAL_NAME,
1430 .major = 0,
1431 .minor = 0,
1432 .nr = STM32_MAX_PORTS,
1433 .cons = STM32_SERIAL_CONSOLE,
1434};
1435
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001436static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1437 bool enable)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001438{
1439 struct stm32_port *stm32_port = to_stm32_port(port);
1440 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1441 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1442 u32 val;
1443
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001444 if (stm32_port->wakeirq <= 0)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001445 return;
1446
1447 if (enable) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001448 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1449 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001450 val = readl_relaxed(port->membase + ofs->cr3);
1451 val &= ~USART_CR3_WUS_MASK;
1452 /* Enable Wake up interrupt from low power on start bit */
1453 val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE;
1454 writel_relaxed(val, port->membase + ofs->cr3);
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001455 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001456 } else {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001457 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001458 }
1459}
1460
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001461static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001462{
1463 struct uart_port *port = dev_get_drvdata(dev);
1464
1465 uart_suspend_port(&stm32_usart_driver, port);
1466
1467 if (device_may_wakeup(dev))
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001468 stm32_usart_serial_en_wakeup(port, true);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001469 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001470 stm32_usart_serial_en_wakeup(port, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001471
Erwan Le Ray55484fc2020-05-19 11:41:04 +02001472 /*
1473 * When "no_console_suspend" is enabled, keep the pinctrl default state
1474 * and rely on bootloader stage to restore this state upon resume.
1475 * Otherwise, apply the idle or sleep states depending on wakeup
1476 * capabilities.
1477 */
1478 if (console_suspend_enabled || !uart_console(port)) {
1479 if (device_may_wakeup(dev))
1480 pinctrl_pm_select_idle_state(dev);
1481 else
1482 pinctrl_pm_select_sleep_state(dev);
1483 }
Erwan Le Ray94616d92019-06-13 15:49:53 +02001484
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001485 return 0;
1486}
1487
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001488static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001489{
1490 struct uart_port *port = dev_get_drvdata(dev);
1491
Erwan Le Ray94616d92019-06-13 15:49:53 +02001492 pinctrl_pm_select_default_state(dev);
1493
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001494 if (device_may_wakeup(dev))
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001495 stm32_usart_serial_en_wakeup(port, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001496
1497 return uart_resume_port(&stm32_usart_driver, port);
1498}
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001499
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001500static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001501{
1502 struct uart_port *port = dev_get_drvdata(dev);
1503 struct stm32_port *stm32port = container_of(port,
1504 struct stm32_port, port);
1505
1506 clk_disable_unprepare(stm32port->clk);
1507
1508 return 0;
1509}
1510
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001511static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001512{
1513 struct uart_port *port = dev_get_drvdata(dev);
1514 struct stm32_port *stm32port = container_of(port,
1515 struct stm32_port, port);
1516
1517 return clk_prepare_enable(stm32port->clk);
1518}
1519
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001520static const struct dev_pm_ops stm32_serial_pm_ops = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001521 SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
1522 stm32_usart_runtime_resume, NULL)
1523 SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
1524 stm32_usart_serial_resume)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001525};
1526
Maxime Coquelin48a60922015-06-10 21:19:36 +02001527static struct platform_driver stm32_serial_driver = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001528 .probe = stm32_usart_serial_probe,
1529 .remove = stm32_usart_serial_remove,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001530 .driver = {
1531 .name = DRIVER_NAME,
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001532 .pm = &stm32_serial_pm_ops,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001533 .of_match_table = of_match_ptr(stm32_match),
1534 },
1535};
1536
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001537static int __init stm32_usart_init(void)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001538{
1539 static char banner[] __initdata = "STM32 USART driver initialized";
1540 int ret;
1541
1542 pr_info("%s\n", banner);
1543
1544 ret = uart_register_driver(&stm32_usart_driver);
1545 if (ret)
1546 return ret;
1547
1548 ret = platform_driver_register(&stm32_serial_driver);
1549 if (ret)
1550 uart_unregister_driver(&stm32_usart_driver);
1551
1552 return ret;
1553}
1554
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001555static void __exit stm32_usart_exit(void)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001556{
1557 platform_driver_unregister(&stm32_serial_driver);
1558 uart_unregister_driver(&stm32_usart_driver);
1559}
1560
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001561module_init(stm32_usart_init);
1562module_exit(stm32_usart_exit);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001563
1564MODULE_ALIAS("platform:" DRIVER_NAME);
1565MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
1566MODULE_LICENSE("GPL v2");