blob: 3fd08435748836f6485c18680f499a5866cb1219 [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Sean Crossbb389192013-09-26 11:24:47 +08002/*
3 * PCIe host controller driver for Freescale i.MX6 SoCs
4 *
5 * Copyright (C) 2013 Kosagi
6 * http://www.kosagi.com
7 *
8 * Author: Sean Cross <xobs@kosagi.com>
Sean Crossbb389192013-09-26 11:24:47 +08009 */
10
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080011#include <linux/bitfield.h>
Sean Crossbb389192013-09-26 11:24:47 +080012#include <linux/clk.h>
13#include <linux/delay.h>
14#include <linux/gpio.h>
15#include <linux/kernel.h>
16#include <linux/mfd/syscon.h>
17#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070018#include <linux/mfd/syscon/imx7-iomuxc-gpr.h>
Sean Crossbb389192013-09-26 11:24:47 +080019#include <linux/module.h>
20#include <linux/of_gpio.h>
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050021#include <linux/of_device.h>
Trent Piepho1df82ec2019-02-05 00:17:41 +000022#include <linux/of_address.h>
Sean Crossbb389192013-09-26 11:24:47 +080023#include <linux/pci.h>
24#include <linux/platform_device.h>
25#include <linux/regmap.h>
Quentin Schulzc26ebe92017-06-08 10:07:42 +020026#include <linux/regulator/consumer.h>
Sean Crossbb389192013-09-26 11:24:47 +080027#include <linux/resource.h>
28#include <linux/signal.h>
29#include <linux/types.h>
Lucas Stachd1dc9742014-03-28 17:52:59 +010030#include <linux/interrupt.h>
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070031#include <linux/reset.h>
Leonard Crestez3f7ccee2018-10-08 18:06:21 +000032#include <linux/pm_domain.h>
33#include <linux/pm_runtime.h>
Sean Crossbb389192013-09-26 11:24:47 +080034
35#include "pcie-designware.h"
36
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080037#define IMX8MQ_GPR_PCIE_REF_USE_PAD BIT(9)
38#define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN BIT(10)
39#define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE BIT(11)
40#define IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE GENMASK(11, 8)
41#define IMX8MQ_PCIE2_BASE_ADDR 0x33c00000
42
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053043#define to_imx6_pcie(x) dev_get_drvdata((x)->dev)
Sean Crossbb389192013-09-26 11:24:47 +080044
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050045enum imx6_pcie_variants {
46 IMX6Q,
Andrey Smirnov4d31c612016-05-02 14:09:10 -050047 IMX6SX,
48 IMX6QP,
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070049 IMX7D,
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080050 IMX8MQ,
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050051};
52
Andrey Smirnov2f532d072019-02-01 16:15:21 -080053#define IMX6_PCIE_FLAG_IMX6_PHY BIT(0)
Andrey Smirnov4c458bb2019-02-01 16:15:22 -080054#define IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE BIT(1)
Andrey Smirnov2f532d072019-02-01 16:15:21 -080055
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -080056struct imx6_pcie_drvdata {
57 enum imx6_pcie_variants variant;
Andrey Smirnov2f532d072019-02-01 16:15:21 -080058 u32 flags;
Sean Crossbb389192013-09-26 11:24:47 +080059};
60
61struct imx6_pcie {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053062 struct dw_pcie *pci;
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -030063 int reset_gpio;
Petr Štetiar3ea8529a2016-04-19 19:42:07 -050064 bool gpio_active_high;
Lucas Stach57526132014-03-28 17:52:55 +010065 struct clk *pcie_bus;
66 struct clk *pcie_phy;
Christoph Fritze3c06cd2016-04-05 16:53:27 -050067 struct clk *pcie_inbound_axi;
Lucas Stach57526132014-03-28 17:52:55 +010068 struct clk *pcie;
Andrey Smirnov5278f652019-02-11 17:51:08 -080069 struct clk *pcie_aux;
Sean Crossbb389192013-09-26 11:24:47 +080070 struct regmap *iomuxc_gpr;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080071 u32 controller_id;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070072 struct reset_control *pciephy_reset;
73 struct reset_control *apps_reset;
Leonard Crestezf4e833b2018-07-19 17:02:10 +030074 struct reset_control *turnoff_reset;
Justin Waters28e3abe2016-01-15 10:24:35 -050075 u32 tx_deemph_gen1;
76 u32 tx_deemph_gen2_3p5db;
77 u32 tx_deemph_gen2_6db;
78 u32 tx_swing_full;
79 u32 tx_swing_low;
Tim Harveya5fcec42016-04-19 19:52:44 -050080 int link_gen;
Quentin Schulzc26ebe92017-06-08 10:07:42 +020081 struct regulator *vpcie;
Trent Piepho1df82ec2019-02-05 00:17:41 +000082 void __iomem *phy_base;
Leonard Crestez3f7ccee2018-10-08 18:06:21 +000083
84 /* power domain for pcie */
85 struct device *pd_pcie;
86 /* power domain for pcie phy */
87 struct device *pd_pcie_phy;
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -080088 const struct imx6_pcie_drvdata *drvdata;
Sean Crossbb389192013-09-26 11:24:47 +080089};
90
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070091/* Parameters for the waiting for PCIe PHY PLL to lock on i.MX7 */
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070092#define PHY_PLL_LOCK_WAIT_USLEEP_MAX 200
Andrey Smirnov9e303be2019-04-14 17:46:22 -070093#define PHY_PLL_LOCK_WAIT_TIMEOUT (2000 * PHY_PLL_LOCK_WAIT_USLEEP_MAX)
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070094
Marek Vasutfa33a6d2013-12-12 22:50:02 +010095/* PCIe Root Complex registers (memory-mapped) */
Richard Zhu75cb8d22018-12-21 04:33:38 +000096#define PCIE_RC_IMX6_MSI_CAP 0x50
Marek Vasutfa33a6d2013-12-12 22:50:02 +010097#define PCIE_RC_LCR 0x7c
98#define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1 0x1
99#define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2 0x2
100#define PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK 0xf
101
Bjorn Helgaas2393f792015-06-12 17:27:43 -0500102#define PCIE_RC_LCSR 0x80
103
Sean Crossbb389192013-09-26 11:24:47 +0800104/* PCIe Port Logic registers (memory-mapped) */
105#define PL_OFFSET 0x700
Sean Crossbb389192013-09-26 11:24:47 +0800106
107#define PCIE_PHY_CTRL (PL_OFFSET + 0x114)
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700108#define PCIE_PHY_CTRL_DATA(x) FIELD_PREP(GENMASK(15, 0), (x))
109#define PCIE_PHY_CTRL_CAP_ADR BIT(16)
110#define PCIE_PHY_CTRL_CAP_DAT BIT(17)
111#define PCIE_PHY_CTRL_WR BIT(18)
112#define PCIE_PHY_CTRL_RD BIT(19)
Sean Crossbb389192013-09-26 11:24:47 +0800113
114#define PCIE_PHY_STAT (PL_OFFSET + 0x110)
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700115#define PCIE_PHY_STAT_ACK BIT(16)
Sean Crossbb389192013-09-26 11:24:47 +0800116
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100117#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100118
Sean Crossbb389192013-09-26 11:24:47 +0800119/* PHY registers (not memory-mapped) */
Lucas Stachf18f42d2018-07-31 12:21:49 +0200120#define PCIE_PHY_ATEOVRD 0x10
Andrey Smirnov276c76d2019-04-14 17:46:27 -0700121#define PCIE_PHY_ATEOVRD_EN BIT(2)
Lucas Stachf18f42d2018-07-31 12:21:49 +0200122#define PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT 0
123#define PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK 0x1
124
125#define PCIE_PHY_MPLL_OVRD_IN_LO 0x11
126#define PCIE_PHY_MPLL_MULTIPLIER_SHIFT 2
127#define PCIE_PHY_MPLL_MULTIPLIER_MASK 0x7f
Andrey Smirnov276c76d2019-04-14 17:46:27 -0700128#define PCIE_PHY_MPLL_MULTIPLIER_OVRD BIT(9)
Lucas Stachf18f42d2018-07-31 12:21:49 +0200129
Sean Crossbb389192013-09-26 11:24:47 +0800130#define PCIE_PHY_RX_ASIC_OUT 0x100D
Fabio Estevam111feb72015-09-11 09:08:53 -0300131#define PCIE_PHY_RX_ASIC_OUT_VALID (1 << 0)
Sean Crossbb389192013-09-26 11:24:47 +0800132
Trent Piepho1df82ec2019-02-05 00:17:41 +0000133/* iMX7 PCIe PHY registers */
134#define PCIE_PHY_CMN_REG4 0x14
135/* These are probably the bits that *aren't* DCC_FB_EN */
136#define PCIE_PHY_CMN_REG4_DCC_FB_EN 0x29
137
138#define PCIE_PHY_CMN_REG15 0x54
139#define PCIE_PHY_CMN_REG15_DLY_4 BIT(2)
140#define PCIE_PHY_CMN_REG15_PLL_PD BIT(5)
141#define PCIE_PHY_CMN_REG15_OVRD_PLL_PD BIT(7)
142
143#define PCIE_PHY_CMN_REG24 0x90
144#define PCIE_PHY_CMN_REG24_RX_EQ BIT(6)
145#define PCIE_PHY_CMN_REG24_RX_EQ_SEL BIT(3)
146
147#define PCIE_PHY_CMN_REG26 0x98
148#define PCIE_PHY_CMN_REG26_ATT_MODE 0xBC
149
Sean Crossbb389192013-09-26 11:24:47 +0800150#define PHY_RX_OVRD_IN_LO 0x1005
Andrey Smirnov276c76d2019-04-14 17:46:27 -0700151#define PHY_RX_OVRD_IN_LO_RX_DATA_EN BIT(5)
152#define PHY_RX_OVRD_IN_LO_RX_PLL_EN BIT(3)
Sean Crossbb389192013-09-26 11:24:47 +0800153
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700154static int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, bool exp_val)
Sean Crossbb389192013-09-26 11:24:47 +0800155{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530156 struct dw_pcie *pci = imx6_pcie->pci;
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700157 bool val;
Sean Crossbb389192013-09-26 11:24:47 +0800158 u32 max_iterations = 10;
159 u32 wait_counter = 0;
160
161 do {
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700162 val = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT) &
163 PCIE_PHY_STAT_ACK;
Sean Crossbb389192013-09-26 11:24:47 +0800164 wait_counter++;
165
166 if (val == exp_val)
167 return 0;
168
169 udelay(1);
170 } while (wait_counter < max_iterations);
171
172 return -ETIMEDOUT;
173}
174
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500175static int pcie_phy_wait_ack(struct imx6_pcie *imx6_pcie, int addr)
Sean Crossbb389192013-09-26 11:24:47 +0800176{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530177 struct dw_pcie *pci = imx6_pcie->pci;
Sean Crossbb389192013-09-26 11:24:47 +0800178 u32 val;
179 int ret;
180
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700181 val = PCIE_PHY_CTRL_DATA(addr);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530182 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
Sean Crossbb389192013-09-26 11:24:47 +0800183
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700184 val |= PCIE_PHY_CTRL_CAP_ADR;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530185 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
Sean Crossbb389192013-09-26 11:24:47 +0800186
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700187 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800188 if (ret)
189 return ret;
190
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700191 val = PCIE_PHY_CTRL_DATA(addr);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530192 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
Sean Crossbb389192013-09-26 11:24:47 +0800193
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700194 return pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800195}
196
197/* Read from the 16-bit PCIe PHY control registers (not memory-mapped) */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500198static int pcie_phy_read(struct imx6_pcie *imx6_pcie, int addr, int *data)
Sean Crossbb389192013-09-26 11:24:47 +0800199{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530200 struct dw_pcie *pci = imx6_pcie->pci;
Sean Crossbb389192013-09-26 11:24:47 +0800201 u32 val, phy_ctl;
202 int ret;
203
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500204 ret = pcie_phy_wait_ack(imx6_pcie, addr);
Sean Crossbb389192013-09-26 11:24:47 +0800205 if (ret)
206 return ret;
207
208 /* assert Read signal */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700209 phy_ctl = PCIE_PHY_CTRL_RD;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530210 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, phy_ctl);
Sean Crossbb389192013-09-26 11:24:47 +0800211
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700212 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800213 if (ret)
214 return ret;
215
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530216 val = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT);
Sean Crossbb389192013-09-26 11:24:47 +0800217 *data = val & 0xffff;
218
219 /* deassert Read signal */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530220 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x00);
Sean Crossbb389192013-09-26 11:24:47 +0800221
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700222 return pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800223}
224
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500225static int pcie_phy_write(struct imx6_pcie *imx6_pcie, int addr, int data)
Sean Crossbb389192013-09-26 11:24:47 +0800226{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530227 struct dw_pcie *pci = imx6_pcie->pci;
Sean Crossbb389192013-09-26 11:24:47 +0800228 u32 var;
229 int ret;
230
231 /* write addr */
232 /* cap addr */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500233 ret = pcie_phy_wait_ack(imx6_pcie, addr);
Sean Crossbb389192013-09-26 11:24:47 +0800234 if (ret)
235 return ret;
236
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700237 var = PCIE_PHY_CTRL_DATA(data);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530238 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800239
240 /* capture data */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700241 var |= PCIE_PHY_CTRL_CAP_DAT;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530242 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800243
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700244 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800245 if (ret)
246 return ret;
247
248 /* deassert cap data */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700249 var = PCIE_PHY_CTRL_DATA(data);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530250 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800251
252 /* wait for ack de-assertion */
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700253 ret = pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800254 if (ret)
255 return ret;
256
257 /* assert wr signal */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700258 var = PCIE_PHY_CTRL_WR;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530259 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800260
261 /* wait for ack */
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700262 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800263 if (ret)
264 return ret;
265
266 /* deassert wr signal */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700267 var = PCIE_PHY_CTRL_DATA(data);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530268 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800269
270 /* wait for ack de-assertion */
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700271 ret = pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800272 if (ret)
273 return ret;
274
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530275 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x0);
Sean Crossbb389192013-09-26 11:24:47 +0800276
277 return 0;
278}
279
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500280static void imx6_pcie_reset_phy(struct imx6_pcie *imx6_pcie)
Lucas Stach53eeb482016-01-15 19:56:47 +0100281{
282 u32 tmp;
283
Andrey Smirnov2f532d072019-02-01 16:15:21 -0800284 if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY))
285 return;
286
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500287 pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100288 tmp |= (PHY_RX_OVRD_IN_LO_RX_DATA_EN |
289 PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500290 pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100291
292 usleep_range(2000, 3000);
293
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500294 pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100295 tmp &= ~(PHY_RX_OVRD_IN_LO_RX_DATA_EN |
296 PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500297 pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100298}
299
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800300#ifdef CONFIG_ARM
Sean Crossbb389192013-09-26 11:24:47 +0800301/* Added for PCI abort handling */
302static int imx6q_pcie_abort_handler(unsigned long addr,
303 unsigned int fsr, struct pt_regs *regs)
304{
Lucas Stach415b6182017-05-22 17:06:30 -0500305 unsigned long pc = instruction_pointer(regs);
306 unsigned long instr = *(unsigned long *)pc;
307 int reg = (instr >> 12) & 15;
308
309 /*
310 * If the instruction being executed was a read,
311 * make it look like it read all-ones.
312 */
313 if ((instr & 0x0c100000) == 0x04100000) {
314 unsigned long val;
315
316 if (instr & 0x00400000)
317 val = 255;
318 else
319 val = -1;
320
321 regs->uregs[reg] = val;
322 regs->ARM_pc += 4;
323 return 0;
324 }
325
326 if ((instr & 0x0e100090) == 0x00100090) {
327 regs->uregs[reg] = -1;
328 regs->ARM_pc += 4;
329 return 0;
330 }
331
332 return 1;
Sean Crossbb389192013-09-26 11:24:47 +0800333}
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800334#endif
Sean Crossbb389192013-09-26 11:24:47 +0800335
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000336static int imx6_pcie_attach_pd(struct device *dev)
337{
338 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
339 struct device_link *link;
340
341 /* Do nothing when in a single power domain */
342 if (dev->pm_domain)
343 return 0;
344
345 imx6_pcie->pd_pcie = dev_pm_domain_attach_by_name(dev, "pcie");
346 if (IS_ERR(imx6_pcie->pd_pcie))
347 return PTR_ERR(imx6_pcie->pd_pcie);
Leonard Cresteza6093ad2019-01-31 14:59:50 -0600348 /* Do nothing when power domain missing */
349 if (!imx6_pcie->pd_pcie)
350 return 0;
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000351 link = device_link_add(dev, imx6_pcie->pd_pcie,
352 DL_FLAG_STATELESS |
353 DL_FLAG_PM_RUNTIME |
354 DL_FLAG_RPM_ACTIVE);
355 if (!link) {
356 dev_err(dev, "Failed to add device_link to pcie pd.\n");
357 return -EINVAL;
358 }
359
360 imx6_pcie->pd_pcie_phy = dev_pm_domain_attach_by_name(dev, "pcie_phy");
361 if (IS_ERR(imx6_pcie->pd_pcie_phy))
362 return PTR_ERR(imx6_pcie->pd_pcie_phy);
363
Leonard Cresteza4ace4f2019-01-31 14:59:56 -0600364 link = device_link_add(dev, imx6_pcie->pd_pcie_phy,
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000365 DL_FLAG_STATELESS |
366 DL_FLAG_PM_RUNTIME |
367 DL_FLAG_RPM_ACTIVE);
Leonard Cresteza4ace4f2019-01-31 14:59:56 -0600368 if (!link) {
369 dev_err(dev, "Failed to add device_link to pcie_phy pd.\n");
370 return -EINVAL;
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000371 }
372
373 return 0;
374}
375
Bjorn Helgaas9ab021b2016-10-06 13:35:17 -0500376static void imx6_pcie_assert_core_reset(struct imx6_pcie *imx6_pcie)
Sean Crossbb389192013-09-26 11:24:47 +0800377{
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200378 struct device *dev = imx6_pcie->pci->dev;
379
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800380 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700381 case IMX7D:
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800382 case IMX8MQ:
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700383 reset_control_assert(imx6_pcie->pciephy_reset);
384 reset_control_assert(imx6_pcie->apps_reset);
385 break;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500386 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500387 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
388 IMX6SX_GPR12_PCIE_TEST_POWERDOWN,
389 IMX6SX_GPR12_PCIE_TEST_POWERDOWN);
390 /* Force PCIe PHY reset */
391 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
392 IMX6SX_GPR5_PCIE_BTNRST_RESET,
393 IMX6SX_GPR5_PCIE_BTNRST_RESET);
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500394 break;
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500395 case IMX6QP:
396 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
397 IMX6Q_GPR1_PCIE_SW_RST,
398 IMX6Q_GPR1_PCIE_SW_RST);
399 break;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500400 case IMX6Q:
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500401 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
402 IMX6Q_GPR1_PCIE_TEST_PD, 1 << 18);
403 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
404 IMX6Q_GPR1_PCIE_REF_CLK_EN, 0 << 16);
405 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500406 }
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200407
408 if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) {
409 int ret = regulator_disable(imx6_pcie->vpcie);
410
411 if (ret)
412 dev_err(dev, "failed to disable vpcie regulator: %d\n",
413 ret);
414 }
Sean Crossbb389192013-09-26 11:24:47 +0800415}
416
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800417static unsigned int imx6_pcie_grp_offset(const struct imx6_pcie *imx6_pcie)
418{
419 WARN_ON(imx6_pcie->drvdata->variant != IMX8MQ);
420 return imx6_pcie->controller_id == 1 ? IOMUXC_GPR16 : IOMUXC_GPR14;
421}
422
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100423static int imx6_pcie_enable_ref_clk(struct imx6_pcie *imx6_pcie)
424{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530425 struct dw_pcie *pci = imx6_pcie->pci;
426 struct device *dev = pci->dev;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800427 unsigned int offset;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500428 int ret = 0;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500429
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800430 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500431 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500432 ret = clk_prepare_enable(imx6_pcie->pcie_inbound_axi);
433 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500434 dev_err(dev, "unable to enable pcie_axi clock\n");
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500435 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500436 }
437
438 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
439 IMX6SX_GPR12_PCIE_TEST_POWERDOWN, 0);
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500440 break;
Fabio Estevamc27fd682018-05-09 14:01:48 -0300441 case IMX6QP: /* FALLTHROUGH */
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500442 case IMX6Q:
443 /* power up core phy and enable ref clock */
444 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
445 IMX6Q_GPR1_PCIE_TEST_PD, 0 << 18);
446 /*
447 * the async reset input need ref clock to sync internally,
448 * when the ref clock comes after reset, internal synced
449 * reset time is too short, cannot meet the requirement.
450 * add one ~10us delay here.
451 */
452 udelay(10);
453 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
454 IMX6Q_GPR1_PCIE_REF_CLK_EN, 1 << 16);
455 break;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700456 case IMX7D:
457 break;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800458 case IMX8MQ:
Andrey Smirnov5278f652019-02-11 17:51:08 -0800459 ret = clk_prepare_enable(imx6_pcie->pcie_aux);
460 if (ret) {
461 dev_err(dev, "unable to enable pcie_aux clock\n");
462 break;
463 }
464
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800465 offset = imx6_pcie_grp_offset(imx6_pcie);
466 /*
467 * Set the over ride low and enabled
468 * make sure that REF_CLK is turned on.
469 */
470 regmap_update_bits(imx6_pcie->iomuxc_gpr, offset,
471 IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE,
472 0);
473 regmap_update_bits(imx6_pcie->iomuxc_gpr, offset,
474 IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN,
475 IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN);
476 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500477 }
478
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500479 return ret;
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100480}
481
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700482static void imx7d_pcie_wait_for_phy_pll_lock(struct imx6_pcie *imx6_pcie)
483{
484 u32 val;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700485 struct device *dev = imx6_pcie->pci->dev;
486
Andrey Smirnov9e303be2019-04-14 17:46:22 -0700487 if (regmap_read_poll_timeout(imx6_pcie->iomuxc_gpr,
488 IOMUXC_GPR22, val,
489 val & IMX7D_GPR22_PCIE_PHY_PLL_LOCKED,
490 PHY_PLL_LOCK_WAIT_USLEEP_MAX,
491 PHY_PLL_LOCK_WAIT_TIMEOUT))
492 dev_err(dev, "PCIe PLL lock timeout\n");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700493}
494
Bjorn Helgaas9ab021b2016-10-06 13:35:17 -0500495static void imx6_pcie_deassert_core_reset(struct imx6_pcie *imx6_pcie)
Sean Crossbb389192013-09-26 11:24:47 +0800496{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530497 struct dw_pcie *pci = imx6_pcie->pci;
498 struct device *dev = pci->dev;
Sean Crossbb389192013-09-26 11:24:47 +0800499 int ret;
500
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200501 if (imx6_pcie->vpcie && !regulator_is_enabled(imx6_pcie->vpcie)) {
502 ret = regulator_enable(imx6_pcie->vpcie);
503 if (ret) {
504 dev_err(dev, "failed to enable vpcie regulator: %d\n",
505 ret);
506 return;
507 }
508 }
509
Lucas Stach57526132014-03-28 17:52:55 +0100510 ret = clk_prepare_enable(imx6_pcie->pcie_phy);
Sean Crossbb389192013-09-26 11:24:47 +0800511 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500512 dev_err(dev, "unable to enable pcie_phy clock\n");
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200513 goto err_pcie_phy;
Sean Crossbb389192013-09-26 11:24:47 +0800514 }
515
Lucas Stach57526132014-03-28 17:52:55 +0100516 ret = clk_prepare_enable(imx6_pcie->pcie_bus);
Sean Crossbb389192013-09-26 11:24:47 +0800517 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500518 dev_err(dev, "unable to enable pcie_bus clock\n");
Lucas Stach57526132014-03-28 17:52:55 +0100519 goto err_pcie_bus;
Sean Crossbb389192013-09-26 11:24:47 +0800520 }
521
Lucas Stach57526132014-03-28 17:52:55 +0100522 ret = clk_prepare_enable(imx6_pcie->pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800523 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500524 dev_err(dev, "unable to enable pcie clock\n");
Lucas Stach57526132014-03-28 17:52:55 +0100525 goto err_pcie;
Sean Crossbb389192013-09-26 11:24:47 +0800526 }
527
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100528 ret = imx6_pcie_enable_ref_clk(imx6_pcie);
529 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500530 dev_err(dev, "unable to enable pcie ref clock\n");
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100531 goto err_ref_clk;
532 }
Tim Harvey3fce0e82014-08-07 23:36:40 -0700533
Richard Zhua2fa6f62014-10-27 13:17:32 +0800534 /* allow the clocks to stabilize */
535 usleep_range(200, 500);
536
Richard Zhubc9ef772013-12-12 22:50:03 +0100537 /* Some boards don't have PCIe reset GPIO. */
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -0300538 if (gpio_is_valid(imx6_pcie->reset_gpio)) {
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500539 gpio_set_value_cansleep(imx6_pcie->reset_gpio,
540 imx6_pcie->gpio_active_high);
Richard Zhubc9ef772013-12-12 22:50:03 +0100541 msleep(100);
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500542 gpio_set_value_cansleep(imx6_pcie->reset_gpio,
543 !imx6_pcie->gpio_active_high);
Richard Zhubc9ef772013-12-12 22:50:03 +0100544 }
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500545
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800546 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800547 case IMX8MQ:
548 reset_control_deassert(imx6_pcie->pciephy_reset);
549 break;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700550 case IMX7D:
551 reset_control_deassert(imx6_pcie->pciephy_reset);
Trent Piepho1df82ec2019-02-05 00:17:41 +0000552
553 /* Workaround for ERR010728, failure of PCI-e PLL VCO to
554 * oscillate, especially when cold. This turns off "Duty-cycle
555 * Corrector" and other mysterious undocumented things.
556 */
557 if (likely(imx6_pcie->phy_base)) {
558 /* De-assert DCC_FB_EN */
559 writel(PCIE_PHY_CMN_REG4_DCC_FB_EN,
560 imx6_pcie->phy_base + PCIE_PHY_CMN_REG4);
561 /* Assert RX_EQS and RX_EQS_SEL */
562 writel(PCIE_PHY_CMN_REG24_RX_EQ_SEL
563 | PCIE_PHY_CMN_REG24_RX_EQ,
564 imx6_pcie->phy_base + PCIE_PHY_CMN_REG24);
565 /* Assert ATT_MODE */
566 writel(PCIE_PHY_CMN_REG26_ATT_MODE,
567 imx6_pcie->phy_base + PCIE_PHY_CMN_REG26);
568 } else {
569 dev_warn(dev, "Unable to apply ERR010728 workaround. DT missing fsl,imx7d-pcie-phy phandle ?\n");
570 }
571
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700572 imx7d_pcie_wait_for_phy_pll_lock(imx6_pcie);
573 break;
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500574 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500575 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
576 IMX6SX_GPR5_PCIE_BTNRST_RESET, 0);
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500577 break;
578 case IMX6QP:
579 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
580 IMX6Q_GPR1_PCIE_SW_RST, 0);
581
582 usleep_range(200, 500);
583 break;
584 case IMX6Q: /* Nothing to do */
585 break;
586 }
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500587
Bjorn Helgaas9ab021b2016-10-06 13:35:17 -0500588 return;
Sean Crossbb389192013-09-26 11:24:47 +0800589
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100590err_ref_clk:
591 clk_disable_unprepare(imx6_pcie->pcie);
Lucas Stach57526132014-03-28 17:52:55 +0100592err_pcie:
593 clk_disable_unprepare(imx6_pcie->pcie_bus);
594err_pcie_bus:
595 clk_disable_unprepare(imx6_pcie->pcie_phy);
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200596err_pcie_phy:
597 if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) {
598 ret = regulator_disable(imx6_pcie->vpcie);
599 if (ret)
600 dev_err(dev, "failed to disable vpcie regulator: %d\n",
601 ret);
602 }
Sean Crossbb389192013-09-26 11:24:47 +0800603}
604
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800605static void imx6_pcie_configure_type(struct imx6_pcie *imx6_pcie)
606{
607 unsigned int mask, val;
608
609 if (imx6_pcie->drvdata->variant == IMX8MQ &&
610 imx6_pcie->controller_id == 1) {
611 mask = IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE;
612 val = FIELD_PREP(IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE,
613 PCI_EXP_TYPE_ROOT_PORT);
614 } else {
615 mask = IMX6Q_GPR12_DEVICE_TYPE;
616 val = FIELD_PREP(IMX6Q_GPR12_DEVICE_TYPE,
617 PCI_EXP_TYPE_ROOT_PORT);
618 }
619
620 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, mask, val);
621}
622
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500623static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie)
Sean Crossbb389192013-09-26 11:24:47 +0800624{
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800625 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800626 case IMX8MQ:
627 /*
628 * TODO: Currently this code assumes external
629 * oscillator is being used
630 */
631 regmap_update_bits(imx6_pcie->iomuxc_gpr,
632 imx6_pcie_grp_offset(imx6_pcie),
633 IMX8MQ_GPR_PCIE_REF_USE_PAD,
634 IMX8MQ_GPR_PCIE_REF_USE_PAD);
635 break;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700636 case IMX7D:
637 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
638 IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, 0);
639 break;
640 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500641 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
642 IMX6SX_GPR12_PCIE_RX_EQ_MASK,
643 IMX6SX_GPR12_PCIE_RX_EQ_2);
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700644 /* FALLTHROUGH */
645 default:
646 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
647 IMX6Q_GPR12_PCIE_CTL_2, 0 << 10);
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500648
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700649 /* configure constant input signal to the pcie ctrl and phy */
650 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
651 IMX6Q_GPR12_LOS_LEVEL, 9 << 4);
Sean Crossbb389192013-09-26 11:24:47 +0800652
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700653 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
654 IMX6Q_GPR8_TX_DEEMPH_GEN1,
655 imx6_pcie->tx_deemph_gen1 << 0);
656 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
657 IMX6Q_GPR8_TX_DEEMPH_GEN2_3P5DB,
658 imx6_pcie->tx_deemph_gen2_3p5db << 6);
659 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
660 IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB,
661 imx6_pcie->tx_deemph_gen2_6db << 12);
662 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
663 IMX6Q_GPR8_TX_SWING_FULL,
664 imx6_pcie->tx_swing_full << 18);
665 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
666 IMX6Q_GPR8_TX_SWING_LOW,
667 imx6_pcie->tx_swing_low << 25);
668 break;
669 }
670
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800671 imx6_pcie_configure_type(imx6_pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800672}
673
Lucas Stachf18f42d2018-07-31 12:21:49 +0200674static int imx6_setup_phy_mpll(struct imx6_pcie *imx6_pcie)
675{
676 unsigned long phy_rate = clk_get_rate(imx6_pcie->pcie_phy);
677 int mult, div;
678 u32 val;
679
Andrey Smirnov2f532d072019-02-01 16:15:21 -0800680 if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY))
681 return 0;
682
Lucas Stachf18f42d2018-07-31 12:21:49 +0200683 switch (phy_rate) {
684 case 125000000:
685 /*
686 * The default settings of the MPLL are for a 125MHz input
687 * clock, so no need to reconfigure anything in that case.
688 */
689 return 0;
690 case 100000000:
691 mult = 25;
692 div = 0;
693 break;
694 case 200000000:
695 mult = 25;
696 div = 1;
697 break;
698 default:
699 dev_err(imx6_pcie->pci->dev,
700 "Unsupported PHY reference clock rate %lu\n", phy_rate);
701 return -EINVAL;
702 }
703
704 pcie_phy_read(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, &val);
705 val &= ~(PCIE_PHY_MPLL_MULTIPLIER_MASK <<
706 PCIE_PHY_MPLL_MULTIPLIER_SHIFT);
707 val |= mult << PCIE_PHY_MPLL_MULTIPLIER_SHIFT;
708 val |= PCIE_PHY_MPLL_MULTIPLIER_OVRD;
709 pcie_phy_write(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, val);
710
711 pcie_phy_read(imx6_pcie, PCIE_PHY_ATEOVRD, &val);
712 val &= ~(PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK <<
713 PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT);
714 val |= div << PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT;
715 val |= PCIE_PHY_ATEOVRD_EN;
716 pcie_phy_write(imx6_pcie, PCIE_PHY_ATEOVRD, val);
717
718 return 0;
719}
720
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500721static int imx6_pcie_wait_for_speed_change(struct imx6_pcie *imx6_pcie)
Troy Kiskya0427462015-06-12 14:30:16 -0500722{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530723 struct dw_pcie *pci = imx6_pcie->pci;
724 struct device *dev = pci->dev;
Bjorn Helgaas1c7fae12015-06-12 15:02:49 -0500725 u32 tmp;
Troy Kiskya0427462015-06-12 14:30:16 -0500726 unsigned int retries;
727
728 for (retries = 0; retries < 200; retries++) {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530729 tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
Troy Kiskya0427462015-06-12 14:30:16 -0500730 /* Test if the speed change finished. */
731 if (!(tmp & PORT_LOGIC_SPEED_CHANGE))
732 return 0;
733 usleep_range(100, 1000);
734 }
735
Bjorn Helgaas13957652016-10-06 13:35:18 -0500736 dev_err(dev, "Speed change timeout\n");
Andrey Smirnovc3776902019-04-14 17:46:24 -0700737 return -ETIMEDOUT;
Marek Vasut66a60f92013-12-12 22:50:01 +0100738}
739
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300740static void imx6_pcie_ltssm_enable(struct device *dev)
741{
742 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
743
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800744 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300745 case IMX6Q:
746 case IMX6SX:
747 case IMX6QP:
748 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
749 IMX6Q_GPR12_PCIE_CTL_2,
750 IMX6Q_GPR12_PCIE_CTL_2);
751 break;
752 case IMX7D:
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800753 case IMX8MQ:
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300754 reset_control_deassert(imx6_pcie->apps_reset);
755 break;
756 }
757}
758
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500759static int imx6_pcie_establish_link(struct imx6_pcie *imx6_pcie)
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100760{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530761 struct dw_pcie *pci = imx6_pcie->pci;
762 struct device *dev = pci->dev;
Bjorn Helgaas1c7fae12015-06-12 15:02:49 -0500763 u32 tmp;
Troy Kiskya0427462015-06-12 14:30:16 -0500764 int ret;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100765
766 /*
767 * Force Gen1 operation when starting the link. In case the link is
768 * started in Gen2 mode, there is a possibility the devices on the
769 * bus will not be detected at all. This happens with PCIe switches.
770 */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530771 tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100772 tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK;
773 tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530774 dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100775
776 /* Start LTSSM. */
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300777 imx6_pcie_ltssm_enable(dev);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100778
Andrey Smirnovee6f3712019-04-14 17:46:23 -0700779 ret = dw_pcie_wait_for_link(pci);
Fabio Estevamcaf3f562016-12-27 12:40:43 -0200780 if (ret)
Lucas Stach54a47a82016-01-25 16:49:53 -0600781 goto err_reset_phy;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100782
Tim Harveya5fcec42016-04-19 19:52:44 -0500783 if (imx6_pcie->link_gen == 2) {
784 /* Allow Gen2 mode after the link is up. */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530785 tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR);
Tim Harveya5fcec42016-04-19 19:52:44 -0500786 tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK;
787 tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530788 dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100789
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700790 /*
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700791 * Start Directed Speed Change so the best possible
792 * speed both link partners support can be negotiated.
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700793 */
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700794 tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
795 tmp |= PORT_LOGIC_SPEED_CHANGE;
796 dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, tmp);
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700797
Andrey Smirnov4c458bb2019-02-01 16:15:22 -0800798 if (imx6_pcie->drvdata->flags &
799 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE) {
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700800 /*
801 * On i.MX7, DIRECT_SPEED_CHANGE behaves differently
802 * from i.MX6 family when no link speed transition
803 * occurs and we go Gen1 -> yep, Gen1. The difference
804 * is that, in such case, it will not be cleared by HW
805 * which will cause the following code to report false
806 * failure.
807 */
808
809 ret = imx6_pcie_wait_for_speed_change(imx6_pcie);
810 if (ret) {
811 dev_err(dev, "Failed to bring link up!\n");
812 goto err_reset_phy;
813 }
814 }
815
816 /* Make sure link training is finished as well! */
Andrey Smirnovee6f3712019-04-14 17:46:23 -0700817 ret = dw_pcie_wait_for_link(pci);
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700818 if (ret) {
819 dev_err(dev, "Failed to bring link up!\n");
820 goto err_reset_phy;
821 }
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700822 } else {
823 dev_info(dev, "Link: Gen2 disabled\n");
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100824 }
825
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530826 tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCSR);
Bjorn Helgaas13957652016-10-06 13:35:18 -0500827 dev_info(dev, "Link up, Gen%i\n", (tmp >> 16) & 0xf);
Troy Kiskya0427462015-06-12 14:30:16 -0500828 return 0;
Lucas Stach54a47a82016-01-25 16:49:53 -0600829
830err_reset_phy:
Bjorn Helgaas13957652016-10-06 13:35:18 -0500831 dev_dbg(dev, "PHY DEBUG_R0=0x%08x DEBUG_R1=0x%08x\n",
Andrey Smirnov60ef4b02019-04-14 17:46:26 -0700832 dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0),
833 dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG1));
Bjorn Helgaas2a6a85d2016-10-11 22:18:26 -0500834 imx6_pcie_reset_phy(imx6_pcie);
Lucas Stach54a47a82016-01-25 16:49:53 -0600835 return ret;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100836}
837
Bjorn Andersson4a301762017-07-15 23:39:45 -0700838static int imx6_pcie_host_init(struct pcie_port *pp)
Sean Crossbb389192013-09-26 11:24:47 +0800839{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530840 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
841 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci);
Sean Crossbb389192013-09-26 11:24:47 +0800842
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500843 imx6_pcie_assert_core_reset(imx6_pcie);
844 imx6_pcie_init_phy(imx6_pcie);
845 imx6_pcie_deassert_core_reset(imx6_pcie);
Lucas Stachf18f42d2018-07-31 12:21:49 +0200846 imx6_setup_phy_mpll(imx6_pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800847 dw_pcie_setup_rc(pp);
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500848 imx6_pcie_establish_link(imx6_pcie);
Lucas Stachd1dc9742014-03-28 17:52:59 +0100849
850 if (IS_ENABLED(CONFIG_PCI_MSI))
851 dw_pcie_msi_init(pp);
Bjorn Andersson4a301762017-07-15 23:39:45 -0700852
853 return 0;
Sean Crossbb389192013-09-26 11:24:47 +0800854}
855
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +0800856static const struct dw_pcie_host_ops imx6_pcie_host_ops = {
Sean Crossbb389192013-09-26 11:24:47 +0800857 .host_init = imx6_pcie_host_init,
858};
859
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -0700860static int imx6_add_pcie_port(struct imx6_pcie *imx6_pcie,
861 struct platform_device *pdev)
Sean Crossbb389192013-09-26 11:24:47 +0800862{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530863 struct dw_pcie *pci = imx6_pcie->pci;
864 struct pcie_port *pp = &pci->pp;
865 struct device *dev = &pdev->dev;
Sean Crossbb389192013-09-26 11:24:47 +0800866 int ret;
867
Lucas Stachd1dc9742014-03-28 17:52:59 +0100868 if (IS_ENABLED(CONFIG_PCI_MSI)) {
869 pp->msi_irq = platform_get_irq_byname(pdev, "msi");
870 if (pp->msi_irq <= 0) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500871 dev_err(dev, "failed to get MSI irq\n");
Lucas Stachd1dc9742014-03-28 17:52:59 +0100872 return -ENODEV;
873 }
Lucas Stachd1dc9742014-03-28 17:52:59 +0100874 }
875
Sean Crossbb389192013-09-26 11:24:47 +0800876 pp->ops = &imx6_pcie_host_ops;
877
Sean Crossbb389192013-09-26 11:24:47 +0800878 ret = dw_pcie_host_init(pp);
879 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500880 dev_err(dev, "failed to initialize host\n");
Sean Crossbb389192013-09-26 11:24:47 +0800881 return ret;
882 }
883
884 return 0;
885}
886
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530887static const struct dw_pcie_ops dw_pcie_ops = {
Trent Piepho68bc10b2018-11-05 18:11:36 +0000888 /* No special ops needed, but pcie-designware still expects this struct */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530889};
890
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300891#ifdef CONFIG_PM_SLEEP
892static void imx6_pcie_ltssm_disable(struct device *dev)
893{
894 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
895
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800896 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300897 case IMX6SX:
898 case IMX6QP:
899 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
900 IMX6Q_GPR12_PCIE_CTL_2, 0);
901 break;
902 case IMX7D:
903 reset_control_assert(imx6_pcie->apps_reset);
904 break;
905 default:
906 dev_err(dev, "ltssm_disable not supported\n");
907 }
908}
909
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300910static void imx6_pcie_pm_turnoff(struct imx6_pcie *imx6_pcie)
911{
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000912 struct device *dev = imx6_pcie->pci->dev;
913
914 /* Some variants have a turnoff reset in DT */
915 if (imx6_pcie->turnoff_reset) {
916 reset_control_assert(imx6_pcie->turnoff_reset);
917 reset_control_deassert(imx6_pcie->turnoff_reset);
918 goto pm_turnoff_sleep;
919 }
920
921 /* Others poke directly at IOMUXC registers */
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800922 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000923 case IMX6SX:
924 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
925 IMX6SX_GPR12_PCIE_PM_TURN_OFF,
926 IMX6SX_GPR12_PCIE_PM_TURN_OFF);
927 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
928 IMX6SX_GPR12_PCIE_PM_TURN_OFF, 0);
929 break;
930 default:
931 dev_err(dev, "PME_Turn_Off not implemented\n");
932 return;
933 }
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300934
935 /*
936 * Components with an upstream port must respond to
937 * PME_Turn_Off with PME_TO_Ack but we can't check.
938 *
939 * The standard recommends a 1-10ms timeout after which to
940 * proceed anyway as if acks were received.
941 */
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000942pm_turnoff_sleep:
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300943 usleep_range(1000, 10000);
944}
945
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300946static void imx6_pcie_clk_disable(struct imx6_pcie *imx6_pcie)
947{
948 clk_disable_unprepare(imx6_pcie->pcie);
949 clk_disable_unprepare(imx6_pcie->pcie_phy);
950 clk_disable_unprepare(imx6_pcie->pcie_bus);
951
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800952 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000953 case IMX6SX:
954 clk_disable_unprepare(imx6_pcie->pcie_inbound_axi);
955 break;
956 case IMX7D:
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300957 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
958 IMX7D_GPR12_PCIE_PHY_REFCLK_SEL,
959 IMX7D_GPR12_PCIE_PHY_REFCLK_SEL);
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000960 break;
Andrey Smirnov5278f652019-02-11 17:51:08 -0800961 case IMX8MQ:
962 clk_disable_unprepare(imx6_pcie->pcie_aux);
963 break;
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000964 default:
965 break;
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300966 }
967}
968
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000969static inline bool imx6_pcie_supports_suspend(struct imx6_pcie *imx6_pcie)
970{
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800971 return (imx6_pcie->drvdata->variant == IMX7D ||
972 imx6_pcie->drvdata->variant == IMX6SX);
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000973}
974
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300975static int imx6_pcie_suspend_noirq(struct device *dev)
976{
977 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
978
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000979 if (!imx6_pcie_supports_suspend(imx6_pcie))
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300980 return 0;
981
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300982 imx6_pcie_pm_turnoff(imx6_pcie);
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300983 imx6_pcie_clk_disable(imx6_pcie);
984 imx6_pcie_ltssm_disable(dev);
985
986 return 0;
987}
988
989static int imx6_pcie_resume_noirq(struct device *dev)
990{
991 int ret;
992 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
993 struct pcie_port *pp = &imx6_pcie->pci->pp;
994
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000995 if (!imx6_pcie_supports_suspend(imx6_pcie))
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300996 return 0;
997
998 imx6_pcie_assert_core_reset(imx6_pcie);
999 imx6_pcie_init_phy(imx6_pcie);
1000 imx6_pcie_deassert_core_reset(imx6_pcie);
1001 dw_pcie_setup_rc(pp);
1002
1003 ret = imx6_pcie_establish_link(imx6_pcie);
1004 if (ret < 0)
1005 dev_info(dev, "pcie link is down after resume.\n");
1006
1007 return 0;
1008}
1009#endif
1010
1011static const struct dev_pm_ops imx6_pcie_pm_ops = {
1012 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(imx6_pcie_suspend_noirq,
1013 imx6_pcie_resume_noirq)
1014};
1015
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001016static int imx6_pcie_probe(struct platform_device *pdev)
Sean Crossbb389192013-09-26 11:24:47 +08001017{
Bjorn Helgaas13957652016-10-06 13:35:18 -05001018 struct device *dev = &pdev->dev;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +05301019 struct dw_pcie *pci;
Sean Crossbb389192013-09-26 11:24:47 +08001020 struct imx6_pcie *imx6_pcie;
Trent Piepho1df82ec2019-02-05 00:17:41 +00001021 struct device_node *np;
Sean Crossbb389192013-09-26 11:24:47 +08001022 struct resource *dbi_base;
Bjorn Helgaas13957652016-10-06 13:35:18 -05001023 struct device_node *node = dev->of_node;
Sean Crossbb389192013-09-26 11:24:47 +08001024 int ret;
Richard Zhu75cb8d22018-12-21 04:33:38 +00001025 u16 val;
Sean Crossbb389192013-09-26 11:24:47 +08001026
Bjorn Helgaas13957652016-10-06 13:35:18 -05001027 imx6_pcie = devm_kzalloc(dev, sizeof(*imx6_pcie), GFP_KERNEL);
Sean Crossbb389192013-09-26 11:24:47 +08001028 if (!imx6_pcie)
1029 return -ENOMEM;
1030
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +05301031 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1032 if (!pci)
1033 return -ENOMEM;
1034
1035 pci->dev = dev;
1036 pci->ops = &dw_pcie_ops;
Sean Crossbb389192013-09-26 11:24:47 +08001037
Guenter Roeckc0464062017-02-25 02:08:12 -08001038 imx6_pcie->pci = pci;
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001039 imx6_pcie->drvdata = of_device_get_match_data(dev);
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001040
Trent Piepho1df82ec2019-02-05 00:17:41 +00001041 /* Find the PHY if one is defined, only imx7d uses it */
1042 np = of_parse_phandle(node, "fsl,imx7d-pcie-phy", 0);
1043 if (np) {
1044 struct resource res;
1045
1046 ret = of_address_to_resource(np, 0, &res);
1047 if (ret) {
1048 dev_err(dev, "Unable to map PCIe PHY\n");
1049 return ret;
1050 }
1051 imx6_pcie->phy_base = devm_ioremap_resource(dev, &res);
1052 if (IS_ERR(imx6_pcie->phy_base)) {
1053 dev_err(dev, "Unable to map PCIe PHY\n");
1054 return PTR_ERR(imx6_pcie->phy_base);
1055 }
1056 }
Sean Crossbb389192013-09-26 11:24:47 +08001057
Sean Crossbb389192013-09-26 11:24:47 +08001058 dbi_base = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +05301059 pci->dbi_base = devm_ioremap_resource(dev, dbi_base);
1060 if (IS_ERR(pci->dbi_base))
1061 return PTR_ERR(pci->dbi_base);
Sean Crossbb389192013-09-26 11:24:47 +08001062
1063 /* Fetch GPIOs */
Bjorn Helgaasc5af4072016-10-06 13:35:18 -05001064 imx6_pcie->reset_gpio = of_get_named_gpio(node, "reset-gpio", 0);
1065 imx6_pcie->gpio_active_high = of_property_read_bool(node,
Petr Štetiar3ea8529a2016-04-19 19:42:07 -05001066 "reset-gpio-active-high");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001067 if (gpio_is_valid(imx6_pcie->reset_gpio)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001068 ret = devm_gpio_request_one(dev, imx6_pcie->reset_gpio,
Petr Štetiar3ea8529a2016-04-19 19:42:07 -05001069 imx6_pcie->gpio_active_high ?
1070 GPIOF_OUT_INIT_HIGH :
1071 GPIOF_OUT_INIT_LOW,
1072 "PCIe reset");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001073 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001074 dev_err(dev, "unable to get reset gpio\n");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001075 return ret;
1076 }
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001077 } else if (imx6_pcie->reset_gpio == -EPROBE_DEFER) {
1078 return imx6_pcie->reset_gpio;
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001079 }
Sean Crossbb389192013-09-26 11:24:47 +08001080
Sean Crossbb389192013-09-26 11:24:47 +08001081 /* Fetch clocks */
Bjorn Helgaas13957652016-10-06 13:35:18 -05001082 imx6_pcie->pcie_phy = devm_clk_get(dev, "pcie_phy");
Lucas Stach57526132014-03-28 17:52:55 +01001083 if (IS_ERR(imx6_pcie->pcie_phy)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001084 dev_err(dev, "pcie_phy clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +01001085 return PTR_ERR(imx6_pcie->pcie_phy);
Sean Crossbb389192013-09-26 11:24:47 +08001086 }
1087
Bjorn Helgaas13957652016-10-06 13:35:18 -05001088 imx6_pcie->pcie_bus = devm_clk_get(dev, "pcie_bus");
Lucas Stach57526132014-03-28 17:52:55 +01001089 if (IS_ERR(imx6_pcie->pcie_bus)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001090 dev_err(dev, "pcie_bus clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +01001091 return PTR_ERR(imx6_pcie->pcie_bus);
Sean Crossbb389192013-09-26 11:24:47 +08001092 }
1093
Bjorn Helgaas13957652016-10-06 13:35:18 -05001094 imx6_pcie->pcie = devm_clk_get(dev, "pcie");
Lucas Stach57526132014-03-28 17:52:55 +01001095 if (IS_ERR(imx6_pcie->pcie)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001096 dev_err(dev, "pcie clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +01001097 return PTR_ERR(imx6_pcie->pcie);
Sean Crossbb389192013-09-26 11:24:47 +08001098 }
1099
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001100 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001101 case IMX6SX:
Bjorn Helgaas13957652016-10-06 13:35:18 -05001102 imx6_pcie->pcie_inbound_axi = devm_clk_get(dev,
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001103 "pcie_inbound_axi");
1104 if (IS_ERR(imx6_pcie->pcie_inbound_axi)) {
Andrey Smirnov21b72452017-02-07 07:50:25 -08001105 dev_err(dev, "pcie_inbound_axi clock missing or invalid\n");
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001106 return PTR_ERR(imx6_pcie->pcie_inbound_axi);
1107 }
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001108 break;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001109 case IMX8MQ:
Andrey Smirnov5278f652019-02-11 17:51:08 -08001110 imx6_pcie->pcie_aux = devm_clk_get(dev, "pcie_aux");
1111 if (IS_ERR(imx6_pcie->pcie_aux)) {
1112 dev_err(dev, "pcie_aux clock source missing or invalid\n");
1113 return PTR_ERR(imx6_pcie->pcie_aux);
1114 }
1115 /* fall through */
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001116 case IMX7D:
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001117 if (dbi_base->start == IMX8MQ_PCIE2_BASE_ADDR)
1118 imx6_pcie->controller_id = 1;
1119
Philipp Zabel7c180582017-07-19 17:25:56 +02001120 imx6_pcie->pciephy_reset = devm_reset_control_get_exclusive(dev,
1121 "pciephy");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001122 if (IS_ERR(imx6_pcie->pciephy_reset)) {
Colin Ian King72215472017-04-21 08:02:30 +01001123 dev_err(dev, "Failed to get PCIEPHY reset control\n");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001124 return PTR_ERR(imx6_pcie->pciephy_reset);
1125 }
1126
Philipp Zabel7c180582017-07-19 17:25:56 +02001127 imx6_pcie->apps_reset = devm_reset_control_get_exclusive(dev,
1128 "apps");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001129 if (IS_ERR(imx6_pcie->apps_reset)) {
Colin Ian King72215472017-04-21 08:02:30 +01001130 dev_err(dev, "Failed to get PCIE APPS reset control\n");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001131 return PTR_ERR(imx6_pcie->apps_reset);
1132 }
1133 break;
1134 default:
1135 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001136 }
1137
Leonard Crestezf4e833b2018-07-19 17:02:10 +03001138 /* Grab turnoff reset */
1139 imx6_pcie->turnoff_reset = devm_reset_control_get_optional_exclusive(dev, "turnoff");
1140 if (IS_ERR(imx6_pcie->turnoff_reset)) {
1141 dev_err(dev, "Failed to get TURNOFF reset control\n");
1142 return PTR_ERR(imx6_pcie->turnoff_reset);
1143 }
1144
Sean Crossbb389192013-09-26 11:24:47 +08001145 /* Grab GPR config register range */
1146 imx6_pcie->iomuxc_gpr =
1147 syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
1148 if (IS_ERR(imx6_pcie->iomuxc_gpr)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001149 dev_err(dev, "unable to find iomuxc registers\n");
Fabio Estevamb391bf32013-12-02 01:39:35 -02001150 return PTR_ERR(imx6_pcie->iomuxc_gpr);
Sean Crossbb389192013-09-26 11:24:47 +08001151 }
1152
Justin Waters28e3abe2016-01-15 10:24:35 -05001153 /* Grab PCIe PHY Tx Settings */
1154 if (of_property_read_u32(node, "fsl,tx-deemph-gen1",
1155 &imx6_pcie->tx_deemph_gen1))
1156 imx6_pcie->tx_deemph_gen1 = 0;
1157
1158 if (of_property_read_u32(node, "fsl,tx-deemph-gen2-3p5db",
1159 &imx6_pcie->tx_deemph_gen2_3p5db))
1160 imx6_pcie->tx_deemph_gen2_3p5db = 0;
1161
1162 if (of_property_read_u32(node, "fsl,tx-deemph-gen2-6db",
1163 &imx6_pcie->tx_deemph_gen2_6db))
1164 imx6_pcie->tx_deemph_gen2_6db = 20;
1165
1166 if (of_property_read_u32(node, "fsl,tx-swing-full",
1167 &imx6_pcie->tx_swing_full))
1168 imx6_pcie->tx_swing_full = 127;
1169
1170 if (of_property_read_u32(node, "fsl,tx-swing-low",
1171 &imx6_pcie->tx_swing_low))
1172 imx6_pcie->tx_swing_low = 127;
1173
Tim Harveya5fcec42016-04-19 19:52:44 -05001174 /* Limit link speed */
Bjorn Helgaasc5af4072016-10-06 13:35:18 -05001175 ret = of_property_read_u32(node, "fsl,max-link-speed",
Tim Harveya5fcec42016-04-19 19:52:44 -05001176 &imx6_pcie->link_gen);
1177 if (ret)
1178 imx6_pcie->link_gen = 1;
1179
Quentin Schulzc26ebe92017-06-08 10:07:42 +02001180 imx6_pcie->vpcie = devm_regulator_get_optional(&pdev->dev, "vpcie");
1181 if (IS_ERR(imx6_pcie->vpcie)) {
1182 if (PTR_ERR(imx6_pcie->vpcie) == -EPROBE_DEFER)
1183 return -EPROBE_DEFER;
1184 imx6_pcie->vpcie = NULL;
1185 }
1186
Kishon Vijay Abraham I9bcf0a62017-02-15 18:48:11 +05301187 platform_set_drvdata(pdev, imx6_pcie);
1188
Leonard Crestez3f7ccee2018-10-08 18:06:21 +00001189 ret = imx6_pcie_attach_pd(dev);
1190 if (ret)
1191 return ret;
1192
Bjorn Helgaase7d77052016-10-11 22:06:47 -05001193 ret = imx6_add_pcie_port(imx6_pcie, pdev);
Sean Crossbb389192013-09-26 11:24:47 +08001194 if (ret < 0)
Fabio Estevamb391bf32013-12-02 01:39:35 -02001195 return ret;
Sean Crossbb389192013-09-26 11:24:47 +08001196
Richard Zhu75cb8d22018-12-21 04:33:38 +00001197 if (pci_msi_enabled()) {
1198 val = dw_pcie_readw_dbi(pci, PCIE_RC_IMX6_MSI_CAP +
1199 PCI_MSI_FLAGS);
1200 val |= PCI_MSI_FLAGS_ENABLE;
1201 dw_pcie_writew_dbi(pci, PCIE_RC_IMX6_MSI_CAP + PCI_MSI_FLAGS,
1202 val);
1203 }
1204
Sean Crossbb389192013-09-26 11:24:47 +08001205 return 0;
Sean Crossbb389192013-09-26 11:24:47 +08001206}
1207
Lucas Stach3e3e4062014-07-31 20:16:05 +02001208static void imx6_pcie_shutdown(struct platform_device *pdev)
1209{
1210 struct imx6_pcie *imx6_pcie = platform_get_drvdata(pdev);
1211
1212 /* bring down link, so bootloader gets clean state in case of reboot */
Bjorn Helgaase7d77052016-10-11 22:06:47 -05001213 imx6_pcie_assert_core_reset(imx6_pcie);
Lucas Stach3e3e4062014-07-31 20:16:05 +02001214}
1215
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001216static const struct imx6_pcie_drvdata drvdata[] = {
1217 [IMX6Q] = {
1218 .variant = IMX6Q,
Andrey Smirnov4c458bb2019-02-01 16:15:22 -08001219 .flags = IMX6_PCIE_FLAG_IMX6_PHY |
1220 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE,
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001221 },
1222 [IMX6SX] = {
1223 .variant = IMX6SX,
Andrey Smirnov4c458bb2019-02-01 16:15:22 -08001224 .flags = IMX6_PCIE_FLAG_IMX6_PHY |
1225 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE,
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001226 },
1227 [IMX6QP] = {
1228 .variant = IMX6QP,
Andrey Smirnov4c458bb2019-02-01 16:15:22 -08001229 .flags = IMX6_PCIE_FLAG_IMX6_PHY |
1230 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE,
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001231 },
1232 [IMX7D] = {
1233 .variant = IMX7D,
1234 },
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001235 [IMX8MQ] = {
1236 .variant = IMX8MQ,
1237 },
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001238};
1239
Sean Crossbb389192013-09-26 11:24:47 +08001240static const struct of_device_id imx6_pcie_of_match[] = {
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001241 { .compatible = "fsl,imx6q-pcie", .data = &drvdata[IMX6Q], },
1242 { .compatible = "fsl,imx6sx-pcie", .data = &drvdata[IMX6SX], },
1243 { .compatible = "fsl,imx6qp-pcie", .data = &drvdata[IMX6QP], },
1244 { .compatible = "fsl,imx7d-pcie", .data = &drvdata[IMX7D], },
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001245 { .compatible = "fsl,imx8mq-pcie", .data = &drvdata[IMX8MQ], } ,
Sean Crossbb389192013-09-26 11:24:47 +08001246 {},
1247};
Sean Crossbb389192013-09-26 11:24:47 +08001248
1249static struct platform_driver imx6_pcie_driver = {
1250 .driver = {
1251 .name = "imx6q-pcie",
Sachin Kamat8bcadbe2013-10-21 14:36:41 +05301252 .of_match_table = imx6_pcie_of_match,
Brian Norrisa5f40e82017-04-20 15:36:25 -05001253 .suppress_bind_attrs = true,
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +03001254 .pm = &imx6_pcie_pm_ops,
Sean Crossbb389192013-09-26 11:24:47 +08001255 },
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001256 .probe = imx6_pcie_probe,
Lucas Stach3e3e4062014-07-31 20:16:05 +02001257 .shutdown = imx6_pcie_shutdown,
Sean Crossbb389192013-09-26 11:24:47 +08001258};
1259
Sean Crossbb389192013-09-26 11:24:47 +08001260static int __init imx6_pcie_init(void)
1261{
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001262#ifdef CONFIG_ARM
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001263 /*
1264 * Since probe() can be deferred we need to make sure that
1265 * hook_fault_code is not called after __init memory is freed
1266 * by kernel and since imx6q_pcie_abort_handler() is a no-op,
1267 * we can install the handler here without risking it
1268 * accessing some uninitialized driver state.
1269 */
Lucas Stach415b6182017-05-22 17:06:30 -05001270 hook_fault_code(8, imx6q_pcie_abort_handler, SIGBUS, 0,
1271 "external abort on non-linefetch");
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001272#endif
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001273
1274 return platform_driver_register(&imx6_pcie_driver);
Sean Crossbb389192013-09-26 11:24:47 +08001275}
Paul Gortmakerf90d8e82016-08-22 17:59:43 -04001276device_initcall(imx6_pcie_init);