Bjorn Helgaas | 8cfab3c | 2018-01-26 12:50:27 -0600 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 2 | /* |
| 3 | * PCIe host controller driver for Freescale i.MX6 SoCs |
| 4 | * |
| 5 | * Copyright (C) 2013 Kosagi |
| 6 | * http://www.kosagi.com |
| 7 | * |
| 8 | * Author: Sean Cross <xobs@kosagi.com> |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 9 | */ |
| 10 | |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 11 | #include <linux/bitfield.h> |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 12 | #include <linux/clk.h> |
| 13 | #include <linux/delay.h> |
| 14 | #include <linux/gpio.h> |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/mfd/syscon.h> |
| 17 | #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 18 | #include <linux/mfd/syscon/imx7-iomuxc-gpr.h> |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 19 | #include <linux/module.h> |
| 20 | #include <linux/of_gpio.h> |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 21 | #include <linux/of_device.h> |
Trent Piepho | 1df82ec | 2019-02-05 00:17:41 +0000 | [diff] [blame] | 22 | #include <linux/of_address.h> |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 23 | #include <linux/pci.h> |
| 24 | #include <linux/platform_device.h> |
| 25 | #include <linux/regmap.h> |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 26 | #include <linux/regulator/consumer.h> |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 27 | #include <linux/resource.h> |
| 28 | #include <linux/signal.h> |
| 29 | #include <linux/types.h> |
Lucas Stach | d1dc974 | 2014-03-28 17:52:59 +0100 | [diff] [blame] | 30 | #include <linux/interrupt.h> |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 31 | #include <linux/reset.h> |
Leonard Crestez | 3f7ccee | 2018-10-08 18:06:21 +0000 | [diff] [blame] | 32 | #include <linux/pm_domain.h> |
| 33 | #include <linux/pm_runtime.h> |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 34 | |
| 35 | #include "pcie-designware.h" |
| 36 | |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 37 | #define IMX8MQ_GPR_PCIE_REF_USE_PAD BIT(9) |
| 38 | #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN BIT(10) |
| 39 | #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE BIT(11) |
| 40 | #define IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE GENMASK(11, 8) |
| 41 | #define IMX8MQ_PCIE2_BASE_ADDR 0x33c00000 |
| 42 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 43 | #define to_imx6_pcie(x) dev_get_drvdata((x)->dev) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 44 | |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 45 | enum imx6_pcie_variants { |
| 46 | IMX6Q, |
Andrey Smirnov | 4d31c61 | 2016-05-02 14:09:10 -0500 | [diff] [blame] | 47 | IMX6SX, |
| 48 | IMX6QP, |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 49 | IMX7D, |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 50 | IMX8MQ, |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 51 | }; |
| 52 | |
Andrey Smirnov | 2f532d07 | 2019-02-01 16:15:21 -0800 | [diff] [blame] | 53 | #define IMX6_PCIE_FLAG_IMX6_PHY BIT(0) |
Andrey Smirnov | 4c458bb | 2019-02-01 16:15:22 -0800 | [diff] [blame] | 54 | #define IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE BIT(1) |
Andrey Smirnov | 2f532d07 | 2019-02-01 16:15:21 -0800 | [diff] [blame] | 55 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 56 | struct imx6_pcie_drvdata { |
| 57 | enum imx6_pcie_variants variant; |
Andrey Smirnov | 2f532d07 | 2019-02-01 16:15:21 -0800 | [diff] [blame] | 58 | u32 flags; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 59 | }; |
| 60 | |
| 61 | struct imx6_pcie { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 62 | struct dw_pcie *pci; |
Fabio Estevam | b2d7a9c | 2016-03-28 18:45:36 -0300 | [diff] [blame] | 63 | int reset_gpio; |
Petr Štetiar | 3ea8529a | 2016-04-19 19:42:07 -0500 | [diff] [blame] | 64 | bool gpio_active_high; |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 65 | struct clk *pcie_bus; |
| 66 | struct clk *pcie_phy; |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 67 | struct clk *pcie_inbound_axi; |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 68 | struct clk *pcie; |
Andrey Smirnov | 5278f65 | 2019-02-11 17:51:08 -0800 | [diff] [blame] | 69 | struct clk *pcie_aux; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 70 | struct regmap *iomuxc_gpr; |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 71 | u32 controller_id; |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 72 | struct reset_control *pciephy_reset; |
| 73 | struct reset_control *apps_reset; |
Leonard Crestez | f4e833b | 2018-07-19 17:02:10 +0300 | [diff] [blame] | 74 | struct reset_control *turnoff_reset; |
Justin Waters | 28e3abe | 2016-01-15 10:24:35 -0500 | [diff] [blame] | 75 | u32 tx_deemph_gen1; |
| 76 | u32 tx_deemph_gen2_3p5db; |
| 77 | u32 tx_deemph_gen2_6db; |
| 78 | u32 tx_swing_full; |
| 79 | u32 tx_swing_low; |
Tim Harvey | a5fcec4 | 2016-04-19 19:52:44 -0500 | [diff] [blame] | 80 | int link_gen; |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 81 | struct regulator *vpcie; |
Trent Piepho | 1df82ec | 2019-02-05 00:17:41 +0000 | [diff] [blame] | 82 | void __iomem *phy_base; |
Leonard Crestez | 3f7ccee | 2018-10-08 18:06:21 +0000 | [diff] [blame] | 83 | |
| 84 | /* power domain for pcie */ |
| 85 | struct device *pd_pcie; |
| 86 | /* power domain for pcie phy */ |
| 87 | struct device *pd_pcie_phy; |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 88 | const struct imx6_pcie_drvdata *drvdata; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 89 | }; |
| 90 | |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 91 | /* Parameters for the waiting for PCIe PHY PLL to lock on i.MX7 */ |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 92 | #define PHY_PLL_LOCK_WAIT_USLEEP_MAX 200 |
Andrey Smirnov | 9e303be | 2019-04-14 17:46:22 -0700 | [diff] [blame] | 93 | #define PHY_PLL_LOCK_WAIT_TIMEOUT (2000 * PHY_PLL_LOCK_WAIT_USLEEP_MAX) |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 94 | |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 95 | /* PCIe Root Complex registers (memory-mapped) */ |
Richard Zhu | 75cb8d2 | 2018-12-21 04:33:38 +0000 | [diff] [blame] | 96 | #define PCIE_RC_IMX6_MSI_CAP 0x50 |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 97 | #define PCIE_RC_LCR 0x7c |
| 98 | #define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1 0x1 |
| 99 | #define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2 0x2 |
| 100 | #define PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK 0xf |
| 101 | |
Bjorn Helgaas | 2393f79 | 2015-06-12 17:27:43 -0500 | [diff] [blame] | 102 | #define PCIE_RC_LCSR 0x80 |
| 103 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 104 | /* PCIe Port Logic registers (memory-mapped) */ |
| 105 | #define PL_OFFSET 0x700 |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 106 | |
| 107 | #define PCIE_PHY_CTRL (PL_OFFSET + 0x114) |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 108 | #define PCIE_PHY_CTRL_DATA(x) FIELD_PREP(GENMASK(15, 0), (x)) |
| 109 | #define PCIE_PHY_CTRL_CAP_ADR BIT(16) |
| 110 | #define PCIE_PHY_CTRL_CAP_DAT BIT(17) |
| 111 | #define PCIE_PHY_CTRL_WR BIT(18) |
| 112 | #define PCIE_PHY_CTRL_RD BIT(19) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 113 | |
| 114 | #define PCIE_PHY_STAT (PL_OFFSET + 0x110) |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 115 | #define PCIE_PHY_STAT_ACK BIT(16) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 116 | |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 117 | #define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 118 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 119 | /* PHY registers (not memory-mapped) */ |
Lucas Stach | f18f42d | 2018-07-31 12:21:49 +0200 | [diff] [blame] | 120 | #define PCIE_PHY_ATEOVRD 0x10 |
Andrey Smirnov | 276c76d | 2019-04-14 17:46:27 -0700 | [diff] [blame] | 121 | #define PCIE_PHY_ATEOVRD_EN BIT(2) |
Lucas Stach | f18f42d | 2018-07-31 12:21:49 +0200 | [diff] [blame] | 122 | #define PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT 0 |
| 123 | #define PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK 0x1 |
| 124 | |
| 125 | #define PCIE_PHY_MPLL_OVRD_IN_LO 0x11 |
| 126 | #define PCIE_PHY_MPLL_MULTIPLIER_SHIFT 2 |
| 127 | #define PCIE_PHY_MPLL_MULTIPLIER_MASK 0x7f |
Andrey Smirnov | 276c76d | 2019-04-14 17:46:27 -0700 | [diff] [blame] | 128 | #define PCIE_PHY_MPLL_MULTIPLIER_OVRD BIT(9) |
Lucas Stach | f18f42d | 2018-07-31 12:21:49 +0200 | [diff] [blame] | 129 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 130 | #define PCIE_PHY_RX_ASIC_OUT 0x100D |
Fabio Estevam | 111feb7 | 2015-09-11 09:08:53 -0300 | [diff] [blame] | 131 | #define PCIE_PHY_RX_ASIC_OUT_VALID (1 << 0) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 132 | |
Trent Piepho | 1df82ec | 2019-02-05 00:17:41 +0000 | [diff] [blame] | 133 | /* iMX7 PCIe PHY registers */ |
| 134 | #define PCIE_PHY_CMN_REG4 0x14 |
| 135 | /* These are probably the bits that *aren't* DCC_FB_EN */ |
| 136 | #define PCIE_PHY_CMN_REG4_DCC_FB_EN 0x29 |
| 137 | |
| 138 | #define PCIE_PHY_CMN_REG15 0x54 |
| 139 | #define PCIE_PHY_CMN_REG15_DLY_4 BIT(2) |
| 140 | #define PCIE_PHY_CMN_REG15_PLL_PD BIT(5) |
| 141 | #define PCIE_PHY_CMN_REG15_OVRD_PLL_PD BIT(7) |
| 142 | |
| 143 | #define PCIE_PHY_CMN_REG24 0x90 |
| 144 | #define PCIE_PHY_CMN_REG24_RX_EQ BIT(6) |
| 145 | #define PCIE_PHY_CMN_REG24_RX_EQ_SEL BIT(3) |
| 146 | |
| 147 | #define PCIE_PHY_CMN_REG26 0x98 |
| 148 | #define PCIE_PHY_CMN_REG26_ATT_MODE 0xBC |
| 149 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 150 | #define PHY_RX_OVRD_IN_LO 0x1005 |
Andrey Smirnov | 276c76d | 2019-04-14 17:46:27 -0700 | [diff] [blame] | 151 | #define PHY_RX_OVRD_IN_LO_RX_DATA_EN BIT(5) |
| 152 | #define PHY_RX_OVRD_IN_LO_RX_PLL_EN BIT(3) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 153 | |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 154 | static int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, bool exp_val) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 155 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 156 | struct dw_pcie *pci = imx6_pcie->pci; |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 157 | bool val; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 158 | u32 max_iterations = 10; |
| 159 | u32 wait_counter = 0; |
| 160 | |
| 161 | do { |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 162 | val = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT) & |
| 163 | PCIE_PHY_STAT_ACK; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 164 | wait_counter++; |
| 165 | |
| 166 | if (val == exp_val) |
| 167 | return 0; |
| 168 | |
| 169 | udelay(1); |
| 170 | } while (wait_counter < max_iterations); |
| 171 | |
| 172 | return -ETIMEDOUT; |
| 173 | } |
| 174 | |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 175 | static int pcie_phy_wait_ack(struct imx6_pcie *imx6_pcie, int addr) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 176 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 177 | struct dw_pcie *pci = imx6_pcie->pci; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 178 | u32 val; |
| 179 | int ret; |
| 180 | |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 181 | val = PCIE_PHY_CTRL_DATA(addr); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 182 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 183 | |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 184 | val |= PCIE_PHY_CTRL_CAP_ADR; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 185 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 186 | |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 187 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 188 | if (ret) |
| 189 | return ret; |
| 190 | |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 191 | val = PCIE_PHY_CTRL_DATA(addr); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 192 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 193 | |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 194 | return pcie_phy_poll_ack(imx6_pcie, false); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 195 | } |
| 196 | |
| 197 | /* Read from the 16-bit PCIe PHY control registers (not memory-mapped) */ |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 198 | static int pcie_phy_read(struct imx6_pcie *imx6_pcie, int addr, int *data) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 199 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 200 | struct dw_pcie *pci = imx6_pcie->pci; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 201 | u32 val, phy_ctl; |
| 202 | int ret; |
| 203 | |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 204 | ret = pcie_phy_wait_ack(imx6_pcie, addr); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 205 | if (ret) |
| 206 | return ret; |
| 207 | |
| 208 | /* assert Read signal */ |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 209 | phy_ctl = PCIE_PHY_CTRL_RD; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 210 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, phy_ctl); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 211 | |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 212 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 213 | if (ret) |
| 214 | return ret; |
| 215 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 216 | val = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 217 | *data = val & 0xffff; |
| 218 | |
| 219 | /* deassert Read signal */ |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 220 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x00); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 221 | |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 222 | return pcie_phy_poll_ack(imx6_pcie, false); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 223 | } |
| 224 | |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 225 | static int pcie_phy_write(struct imx6_pcie *imx6_pcie, int addr, int data) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 226 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 227 | struct dw_pcie *pci = imx6_pcie->pci; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 228 | u32 var; |
| 229 | int ret; |
| 230 | |
| 231 | /* write addr */ |
| 232 | /* cap addr */ |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 233 | ret = pcie_phy_wait_ack(imx6_pcie, addr); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 234 | if (ret) |
| 235 | return ret; |
| 236 | |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 237 | var = PCIE_PHY_CTRL_DATA(data); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 238 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 239 | |
| 240 | /* capture data */ |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 241 | var |= PCIE_PHY_CTRL_CAP_DAT; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 242 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 243 | |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 244 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 245 | if (ret) |
| 246 | return ret; |
| 247 | |
| 248 | /* deassert cap data */ |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 249 | var = PCIE_PHY_CTRL_DATA(data); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 250 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 251 | |
| 252 | /* wait for ack de-assertion */ |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 253 | ret = pcie_phy_poll_ack(imx6_pcie, false); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 254 | if (ret) |
| 255 | return ret; |
| 256 | |
| 257 | /* assert wr signal */ |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 258 | var = PCIE_PHY_CTRL_WR; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 259 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 260 | |
| 261 | /* wait for ack */ |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 262 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 263 | if (ret) |
| 264 | return ret; |
| 265 | |
| 266 | /* deassert wr signal */ |
Andrey Smirnov | 3ca4133 | 2019-04-14 17:46:28 -0700 | [diff] [blame] | 267 | var = PCIE_PHY_CTRL_DATA(data); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 268 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 269 | |
| 270 | /* wait for ack de-assertion */ |
Andrey Smirnov | c2c708b | 2019-04-14 17:46:29 -0700 | [diff] [blame^] | 271 | ret = pcie_phy_poll_ack(imx6_pcie, false); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 272 | if (ret) |
| 273 | return ret; |
| 274 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 275 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x0); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 276 | |
| 277 | return 0; |
| 278 | } |
| 279 | |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 280 | static void imx6_pcie_reset_phy(struct imx6_pcie *imx6_pcie) |
Lucas Stach | 53eeb48 | 2016-01-15 19:56:47 +0100 | [diff] [blame] | 281 | { |
| 282 | u32 tmp; |
| 283 | |
Andrey Smirnov | 2f532d07 | 2019-02-01 16:15:21 -0800 | [diff] [blame] | 284 | if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY)) |
| 285 | return; |
| 286 | |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 287 | pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp); |
Lucas Stach | 53eeb48 | 2016-01-15 19:56:47 +0100 | [diff] [blame] | 288 | tmp |= (PHY_RX_OVRD_IN_LO_RX_DATA_EN | |
| 289 | PHY_RX_OVRD_IN_LO_RX_PLL_EN); |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 290 | pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp); |
Lucas Stach | 53eeb48 | 2016-01-15 19:56:47 +0100 | [diff] [blame] | 291 | |
| 292 | usleep_range(2000, 3000); |
| 293 | |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 294 | pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp); |
Lucas Stach | 53eeb48 | 2016-01-15 19:56:47 +0100 | [diff] [blame] | 295 | tmp &= ~(PHY_RX_OVRD_IN_LO_RX_DATA_EN | |
| 296 | PHY_RX_OVRD_IN_LO_RX_PLL_EN); |
Bjorn Helgaas | 8bad7f2 | 2016-10-11 22:09:32 -0500 | [diff] [blame] | 297 | pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp); |
Lucas Stach | 53eeb48 | 2016-01-15 19:56:47 +0100 | [diff] [blame] | 298 | } |
| 299 | |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 300 | #ifdef CONFIG_ARM |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 301 | /* Added for PCI abort handling */ |
| 302 | static int imx6q_pcie_abort_handler(unsigned long addr, |
| 303 | unsigned int fsr, struct pt_regs *regs) |
| 304 | { |
Lucas Stach | 415b618 | 2017-05-22 17:06:30 -0500 | [diff] [blame] | 305 | unsigned long pc = instruction_pointer(regs); |
| 306 | unsigned long instr = *(unsigned long *)pc; |
| 307 | int reg = (instr >> 12) & 15; |
| 308 | |
| 309 | /* |
| 310 | * If the instruction being executed was a read, |
| 311 | * make it look like it read all-ones. |
| 312 | */ |
| 313 | if ((instr & 0x0c100000) == 0x04100000) { |
| 314 | unsigned long val; |
| 315 | |
| 316 | if (instr & 0x00400000) |
| 317 | val = 255; |
| 318 | else |
| 319 | val = -1; |
| 320 | |
| 321 | regs->uregs[reg] = val; |
| 322 | regs->ARM_pc += 4; |
| 323 | return 0; |
| 324 | } |
| 325 | |
| 326 | if ((instr & 0x0e100090) == 0x00100090) { |
| 327 | regs->uregs[reg] = -1; |
| 328 | regs->ARM_pc += 4; |
| 329 | return 0; |
| 330 | } |
| 331 | |
| 332 | return 1; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 333 | } |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 334 | #endif |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 335 | |
Leonard Crestez | 3f7ccee | 2018-10-08 18:06:21 +0000 | [diff] [blame] | 336 | static int imx6_pcie_attach_pd(struct device *dev) |
| 337 | { |
| 338 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 339 | struct device_link *link; |
| 340 | |
| 341 | /* Do nothing when in a single power domain */ |
| 342 | if (dev->pm_domain) |
| 343 | return 0; |
| 344 | |
| 345 | imx6_pcie->pd_pcie = dev_pm_domain_attach_by_name(dev, "pcie"); |
| 346 | if (IS_ERR(imx6_pcie->pd_pcie)) |
| 347 | return PTR_ERR(imx6_pcie->pd_pcie); |
Leonard Crestez | a6093ad | 2019-01-31 14:59:50 -0600 | [diff] [blame] | 348 | /* Do nothing when power domain missing */ |
| 349 | if (!imx6_pcie->pd_pcie) |
| 350 | return 0; |
Leonard Crestez | 3f7ccee | 2018-10-08 18:06:21 +0000 | [diff] [blame] | 351 | link = device_link_add(dev, imx6_pcie->pd_pcie, |
| 352 | DL_FLAG_STATELESS | |
| 353 | DL_FLAG_PM_RUNTIME | |
| 354 | DL_FLAG_RPM_ACTIVE); |
| 355 | if (!link) { |
| 356 | dev_err(dev, "Failed to add device_link to pcie pd.\n"); |
| 357 | return -EINVAL; |
| 358 | } |
| 359 | |
| 360 | imx6_pcie->pd_pcie_phy = dev_pm_domain_attach_by_name(dev, "pcie_phy"); |
| 361 | if (IS_ERR(imx6_pcie->pd_pcie_phy)) |
| 362 | return PTR_ERR(imx6_pcie->pd_pcie_phy); |
| 363 | |
Leonard Crestez | a4ace4f | 2019-01-31 14:59:56 -0600 | [diff] [blame] | 364 | link = device_link_add(dev, imx6_pcie->pd_pcie_phy, |
Leonard Crestez | 3f7ccee | 2018-10-08 18:06:21 +0000 | [diff] [blame] | 365 | DL_FLAG_STATELESS | |
| 366 | DL_FLAG_PM_RUNTIME | |
| 367 | DL_FLAG_RPM_ACTIVE); |
Leonard Crestez | a4ace4f | 2019-01-31 14:59:56 -0600 | [diff] [blame] | 368 | if (!link) { |
| 369 | dev_err(dev, "Failed to add device_link to pcie_phy pd.\n"); |
| 370 | return -EINVAL; |
Leonard Crestez | 3f7ccee | 2018-10-08 18:06:21 +0000 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | return 0; |
| 374 | } |
| 375 | |
Bjorn Helgaas | 9ab021b | 2016-10-06 13:35:17 -0500 | [diff] [blame] | 376 | static void imx6_pcie_assert_core_reset(struct imx6_pcie *imx6_pcie) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 377 | { |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 378 | struct device *dev = imx6_pcie->pci->dev; |
| 379 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 380 | switch (imx6_pcie->drvdata->variant) { |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 381 | case IMX7D: |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 382 | case IMX8MQ: |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 383 | reset_control_assert(imx6_pcie->pciephy_reset); |
| 384 | reset_control_assert(imx6_pcie->apps_reset); |
| 385 | break; |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 386 | case IMX6SX: |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 387 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 388 | IMX6SX_GPR12_PCIE_TEST_POWERDOWN, |
| 389 | IMX6SX_GPR12_PCIE_TEST_POWERDOWN); |
| 390 | /* Force PCIe PHY reset */ |
| 391 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5, |
| 392 | IMX6SX_GPR5_PCIE_BTNRST_RESET, |
| 393 | IMX6SX_GPR5_PCIE_BTNRST_RESET); |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 394 | break; |
Andrey Smirnov | 4d31c61 | 2016-05-02 14:09:10 -0500 | [diff] [blame] | 395 | case IMX6QP: |
| 396 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 397 | IMX6Q_GPR1_PCIE_SW_RST, |
| 398 | IMX6Q_GPR1_PCIE_SW_RST); |
| 399 | break; |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 400 | case IMX6Q: |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 401 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 402 | IMX6Q_GPR1_PCIE_TEST_PD, 1 << 18); |
| 403 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 404 | IMX6Q_GPR1_PCIE_REF_CLK_EN, 0 << 16); |
| 405 | break; |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 406 | } |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 407 | |
| 408 | if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) { |
| 409 | int ret = regulator_disable(imx6_pcie->vpcie); |
| 410 | |
| 411 | if (ret) |
| 412 | dev_err(dev, "failed to disable vpcie regulator: %d\n", |
| 413 | ret); |
| 414 | } |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 415 | } |
| 416 | |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 417 | static unsigned int imx6_pcie_grp_offset(const struct imx6_pcie *imx6_pcie) |
| 418 | { |
| 419 | WARN_ON(imx6_pcie->drvdata->variant != IMX8MQ); |
| 420 | return imx6_pcie->controller_id == 1 ? IOMUXC_GPR16 : IOMUXC_GPR14; |
| 421 | } |
| 422 | |
Bjorn Helgaas | 4d1821e | 2016-03-14 00:30:55 +0100 | [diff] [blame] | 423 | static int imx6_pcie_enable_ref_clk(struct imx6_pcie *imx6_pcie) |
| 424 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 425 | struct dw_pcie *pci = imx6_pcie->pci; |
| 426 | struct device *dev = pci->dev; |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 427 | unsigned int offset; |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 428 | int ret = 0; |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 429 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 430 | switch (imx6_pcie->drvdata->variant) { |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 431 | case IMX6SX: |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 432 | ret = clk_prepare_enable(imx6_pcie->pcie_inbound_axi); |
| 433 | if (ret) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 434 | dev_err(dev, "unable to enable pcie_axi clock\n"); |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 435 | break; |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 436 | } |
| 437 | |
| 438 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 439 | IMX6SX_GPR12_PCIE_TEST_POWERDOWN, 0); |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 440 | break; |
Fabio Estevam | c27fd68 | 2018-05-09 14:01:48 -0300 | [diff] [blame] | 441 | case IMX6QP: /* FALLTHROUGH */ |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 442 | case IMX6Q: |
| 443 | /* power up core phy and enable ref clock */ |
| 444 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 445 | IMX6Q_GPR1_PCIE_TEST_PD, 0 << 18); |
| 446 | /* |
| 447 | * the async reset input need ref clock to sync internally, |
| 448 | * when the ref clock comes after reset, internal synced |
| 449 | * reset time is too short, cannot meet the requirement. |
| 450 | * add one ~10us delay here. |
| 451 | */ |
| 452 | udelay(10); |
| 453 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 454 | IMX6Q_GPR1_PCIE_REF_CLK_EN, 1 << 16); |
| 455 | break; |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 456 | case IMX7D: |
| 457 | break; |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 458 | case IMX8MQ: |
Andrey Smirnov | 5278f65 | 2019-02-11 17:51:08 -0800 | [diff] [blame] | 459 | ret = clk_prepare_enable(imx6_pcie->pcie_aux); |
| 460 | if (ret) { |
| 461 | dev_err(dev, "unable to enable pcie_aux clock\n"); |
| 462 | break; |
| 463 | } |
| 464 | |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 465 | offset = imx6_pcie_grp_offset(imx6_pcie); |
| 466 | /* |
| 467 | * Set the over ride low and enabled |
| 468 | * make sure that REF_CLK is turned on. |
| 469 | */ |
| 470 | regmap_update_bits(imx6_pcie->iomuxc_gpr, offset, |
| 471 | IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE, |
| 472 | 0); |
| 473 | regmap_update_bits(imx6_pcie->iomuxc_gpr, offset, |
| 474 | IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN, |
| 475 | IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN); |
| 476 | break; |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 477 | } |
| 478 | |
Andrey Smirnov | e6f1fef | 2016-05-02 14:08:21 -0500 | [diff] [blame] | 479 | return ret; |
Bjorn Helgaas | 4d1821e | 2016-03-14 00:30:55 +0100 | [diff] [blame] | 480 | } |
| 481 | |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 482 | static void imx7d_pcie_wait_for_phy_pll_lock(struct imx6_pcie *imx6_pcie) |
| 483 | { |
| 484 | u32 val; |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 485 | struct device *dev = imx6_pcie->pci->dev; |
| 486 | |
Andrey Smirnov | 9e303be | 2019-04-14 17:46:22 -0700 | [diff] [blame] | 487 | if (regmap_read_poll_timeout(imx6_pcie->iomuxc_gpr, |
| 488 | IOMUXC_GPR22, val, |
| 489 | val & IMX7D_GPR22_PCIE_PHY_PLL_LOCKED, |
| 490 | PHY_PLL_LOCK_WAIT_USLEEP_MAX, |
| 491 | PHY_PLL_LOCK_WAIT_TIMEOUT)) |
| 492 | dev_err(dev, "PCIe PLL lock timeout\n"); |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 493 | } |
| 494 | |
Bjorn Helgaas | 9ab021b | 2016-10-06 13:35:17 -0500 | [diff] [blame] | 495 | static void imx6_pcie_deassert_core_reset(struct imx6_pcie *imx6_pcie) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 496 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 497 | struct dw_pcie *pci = imx6_pcie->pci; |
| 498 | struct device *dev = pci->dev; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 499 | int ret; |
| 500 | |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 501 | if (imx6_pcie->vpcie && !regulator_is_enabled(imx6_pcie->vpcie)) { |
| 502 | ret = regulator_enable(imx6_pcie->vpcie); |
| 503 | if (ret) { |
| 504 | dev_err(dev, "failed to enable vpcie regulator: %d\n", |
| 505 | ret); |
| 506 | return; |
| 507 | } |
| 508 | } |
| 509 | |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 510 | ret = clk_prepare_enable(imx6_pcie->pcie_phy); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 511 | if (ret) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 512 | dev_err(dev, "unable to enable pcie_phy clock\n"); |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 513 | goto err_pcie_phy; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 514 | } |
| 515 | |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 516 | ret = clk_prepare_enable(imx6_pcie->pcie_bus); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 517 | if (ret) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 518 | dev_err(dev, "unable to enable pcie_bus clock\n"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 519 | goto err_pcie_bus; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 520 | } |
| 521 | |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 522 | ret = clk_prepare_enable(imx6_pcie->pcie); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 523 | if (ret) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 524 | dev_err(dev, "unable to enable pcie clock\n"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 525 | goto err_pcie; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 526 | } |
| 527 | |
Bjorn Helgaas | 4d1821e | 2016-03-14 00:30:55 +0100 | [diff] [blame] | 528 | ret = imx6_pcie_enable_ref_clk(imx6_pcie); |
| 529 | if (ret) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 530 | dev_err(dev, "unable to enable pcie ref clock\n"); |
Bjorn Helgaas | 4d1821e | 2016-03-14 00:30:55 +0100 | [diff] [blame] | 531 | goto err_ref_clk; |
| 532 | } |
Tim Harvey | 3fce0e8 | 2014-08-07 23:36:40 -0700 | [diff] [blame] | 533 | |
Richard Zhu | a2fa6f6 | 2014-10-27 13:17:32 +0800 | [diff] [blame] | 534 | /* allow the clocks to stabilize */ |
| 535 | usleep_range(200, 500); |
| 536 | |
Richard Zhu | bc9ef77 | 2013-12-12 22:50:03 +0100 | [diff] [blame] | 537 | /* Some boards don't have PCIe reset GPIO. */ |
Fabio Estevam | b2d7a9c | 2016-03-28 18:45:36 -0300 | [diff] [blame] | 538 | if (gpio_is_valid(imx6_pcie->reset_gpio)) { |
Petr Štetiar | 3ea8529a | 2016-04-19 19:42:07 -0500 | [diff] [blame] | 539 | gpio_set_value_cansleep(imx6_pcie->reset_gpio, |
| 540 | imx6_pcie->gpio_active_high); |
Richard Zhu | bc9ef77 | 2013-12-12 22:50:03 +0100 | [diff] [blame] | 541 | msleep(100); |
Petr Štetiar | 3ea8529a | 2016-04-19 19:42:07 -0500 | [diff] [blame] | 542 | gpio_set_value_cansleep(imx6_pcie->reset_gpio, |
| 543 | !imx6_pcie->gpio_active_high); |
Richard Zhu | bc9ef77 | 2013-12-12 22:50:03 +0100 | [diff] [blame] | 544 | } |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 545 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 546 | switch (imx6_pcie->drvdata->variant) { |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 547 | case IMX8MQ: |
| 548 | reset_control_deassert(imx6_pcie->pciephy_reset); |
| 549 | break; |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 550 | case IMX7D: |
| 551 | reset_control_deassert(imx6_pcie->pciephy_reset); |
Trent Piepho | 1df82ec | 2019-02-05 00:17:41 +0000 | [diff] [blame] | 552 | |
| 553 | /* Workaround for ERR010728, failure of PCI-e PLL VCO to |
| 554 | * oscillate, especially when cold. This turns off "Duty-cycle |
| 555 | * Corrector" and other mysterious undocumented things. |
| 556 | */ |
| 557 | if (likely(imx6_pcie->phy_base)) { |
| 558 | /* De-assert DCC_FB_EN */ |
| 559 | writel(PCIE_PHY_CMN_REG4_DCC_FB_EN, |
| 560 | imx6_pcie->phy_base + PCIE_PHY_CMN_REG4); |
| 561 | /* Assert RX_EQS and RX_EQS_SEL */ |
| 562 | writel(PCIE_PHY_CMN_REG24_RX_EQ_SEL |
| 563 | | PCIE_PHY_CMN_REG24_RX_EQ, |
| 564 | imx6_pcie->phy_base + PCIE_PHY_CMN_REG24); |
| 565 | /* Assert ATT_MODE */ |
| 566 | writel(PCIE_PHY_CMN_REG26_ATT_MODE, |
| 567 | imx6_pcie->phy_base + PCIE_PHY_CMN_REG26); |
| 568 | } else { |
| 569 | dev_warn(dev, "Unable to apply ERR010728 workaround. DT missing fsl,imx7d-pcie-phy phandle ?\n"); |
| 570 | } |
| 571 | |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 572 | imx7d_pcie_wait_for_phy_pll_lock(imx6_pcie); |
| 573 | break; |
Andrey Smirnov | 4d31c61 | 2016-05-02 14:09:10 -0500 | [diff] [blame] | 574 | case IMX6SX: |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 575 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5, |
| 576 | IMX6SX_GPR5_PCIE_BTNRST_RESET, 0); |
Andrey Smirnov | 4d31c61 | 2016-05-02 14:09:10 -0500 | [diff] [blame] | 577 | break; |
| 578 | case IMX6QP: |
| 579 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 580 | IMX6Q_GPR1_PCIE_SW_RST, 0); |
| 581 | |
| 582 | usleep_range(200, 500); |
| 583 | break; |
| 584 | case IMX6Q: /* Nothing to do */ |
| 585 | break; |
| 586 | } |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 587 | |
Bjorn Helgaas | 9ab021b | 2016-10-06 13:35:17 -0500 | [diff] [blame] | 588 | return; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 589 | |
Bjorn Helgaas | 4d1821e | 2016-03-14 00:30:55 +0100 | [diff] [blame] | 590 | err_ref_clk: |
| 591 | clk_disable_unprepare(imx6_pcie->pcie); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 592 | err_pcie: |
| 593 | clk_disable_unprepare(imx6_pcie->pcie_bus); |
| 594 | err_pcie_bus: |
| 595 | clk_disable_unprepare(imx6_pcie->pcie_phy); |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 596 | err_pcie_phy: |
| 597 | if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) { |
| 598 | ret = regulator_disable(imx6_pcie->vpcie); |
| 599 | if (ret) |
| 600 | dev_err(dev, "failed to disable vpcie regulator: %d\n", |
| 601 | ret); |
| 602 | } |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 603 | } |
| 604 | |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 605 | static void imx6_pcie_configure_type(struct imx6_pcie *imx6_pcie) |
| 606 | { |
| 607 | unsigned int mask, val; |
| 608 | |
| 609 | if (imx6_pcie->drvdata->variant == IMX8MQ && |
| 610 | imx6_pcie->controller_id == 1) { |
| 611 | mask = IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE; |
| 612 | val = FIELD_PREP(IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE, |
| 613 | PCI_EXP_TYPE_ROOT_PORT); |
| 614 | } else { |
| 615 | mask = IMX6Q_GPR12_DEVICE_TYPE; |
| 616 | val = FIELD_PREP(IMX6Q_GPR12_DEVICE_TYPE, |
| 617 | PCI_EXP_TYPE_ROOT_PORT); |
| 618 | } |
| 619 | |
| 620 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, mask, val); |
| 621 | } |
| 622 | |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 623 | static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 624 | { |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 625 | switch (imx6_pcie->drvdata->variant) { |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 626 | case IMX8MQ: |
| 627 | /* |
| 628 | * TODO: Currently this code assumes external |
| 629 | * oscillator is being used |
| 630 | */ |
| 631 | regmap_update_bits(imx6_pcie->iomuxc_gpr, |
| 632 | imx6_pcie_grp_offset(imx6_pcie), |
| 633 | IMX8MQ_GPR_PCIE_REF_USE_PAD, |
| 634 | IMX8MQ_GPR_PCIE_REF_USE_PAD); |
| 635 | break; |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 636 | case IMX7D: |
| 637 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 638 | IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, 0); |
| 639 | break; |
| 640 | case IMX6SX: |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 641 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 642 | IMX6SX_GPR12_PCIE_RX_EQ_MASK, |
| 643 | IMX6SX_GPR12_PCIE_RX_EQ_2); |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 644 | /* FALLTHROUGH */ |
| 645 | default: |
| 646 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 647 | IMX6Q_GPR12_PCIE_CTL_2, 0 << 10); |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 648 | |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 649 | /* configure constant input signal to the pcie ctrl and phy */ |
| 650 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 651 | IMX6Q_GPR12_LOS_LEVEL, 9 << 4); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 652 | |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 653 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 654 | IMX6Q_GPR8_TX_DEEMPH_GEN1, |
| 655 | imx6_pcie->tx_deemph_gen1 << 0); |
| 656 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 657 | IMX6Q_GPR8_TX_DEEMPH_GEN2_3P5DB, |
| 658 | imx6_pcie->tx_deemph_gen2_3p5db << 6); |
| 659 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 660 | IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB, |
| 661 | imx6_pcie->tx_deemph_gen2_6db << 12); |
| 662 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 663 | IMX6Q_GPR8_TX_SWING_FULL, |
| 664 | imx6_pcie->tx_swing_full << 18); |
| 665 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 666 | IMX6Q_GPR8_TX_SWING_LOW, |
| 667 | imx6_pcie->tx_swing_low << 25); |
| 668 | break; |
| 669 | } |
| 670 | |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 671 | imx6_pcie_configure_type(imx6_pcie); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 672 | } |
| 673 | |
Lucas Stach | f18f42d | 2018-07-31 12:21:49 +0200 | [diff] [blame] | 674 | static int imx6_setup_phy_mpll(struct imx6_pcie *imx6_pcie) |
| 675 | { |
| 676 | unsigned long phy_rate = clk_get_rate(imx6_pcie->pcie_phy); |
| 677 | int mult, div; |
| 678 | u32 val; |
| 679 | |
Andrey Smirnov | 2f532d07 | 2019-02-01 16:15:21 -0800 | [diff] [blame] | 680 | if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY)) |
| 681 | return 0; |
| 682 | |
Lucas Stach | f18f42d | 2018-07-31 12:21:49 +0200 | [diff] [blame] | 683 | switch (phy_rate) { |
| 684 | case 125000000: |
| 685 | /* |
| 686 | * The default settings of the MPLL are for a 125MHz input |
| 687 | * clock, so no need to reconfigure anything in that case. |
| 688 | */ |
| 689 | return 0; |
| 690 | case 100000000: |
| 691 | mult = 25; |
| 692 | div = 0; |
| 693 | break; |
| 694 | case 200000000: |
| 695 | mult = 25; |
| 696 | div = 1; |
| 697 | break; |
| 698 | default: |
| 699 | dev_err(imx6_pcie->pci->dev, |
| 700 | "Unsupported PHY reference clock rate %lu\n", phy_rate); |
| 701 | return -EINVAL; |
| 702 | } |
| 703 | |
| 704 | pcie_phy_read(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, &val); |
| 705 | val &= ~(PCIE_PHY_MPLL_MULTIPLIER_MASK << |
| 706 | PCIE_PHY_MPLL_MULTIPLIER_SHIFT); |
| 707 | val |= mult << PCIE_PHY_MPLL_MULTIPLIER_SHIFT; |
| 708 | val |= PCIE_PHY_MPLL_MULTIPLIER_OVRD; |
| 709 | pcie_phy_write(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, val); |
| 710 | |
| 711 | pcie_phy_read(imx6_pcie, PCIE_PHY_ATEOVRD, &val); |
| 712 | val &= ~(PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK << |
| 713 | PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT); |
| 714 | val |= div << PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT; |
| 715 | val |= PCIE_PHY_ATEOVRD_EN; |
| 716 | pcie_phy_write(imx6_pcie, PCIE_PHY_ATEOVRD, val); |
| 717 | |
| 718 | return 0; |
| 719 | } |
| 720 | |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 721 | static int imx6_pcie_wait_for_speed_change(struct imx6_pcie *imx6_pcie) |
Troy Kisky | a042746 | 2015-06-12 14:30:16 -0500 | [diff] [blame] | 722 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 723 | struct dw_pcie *pci = imx6_pcie->pci; |
| 724 | struct device *dev = pci->dev; |
Bjorn Helgaas | 1c7fae1 | 2015-06-12 15:02:49 -0500 | [diff] [blame] | 725 | u32 tmp; |
Troy Kisky | a042746 | 2015-06-12 14:30:16 -0500 | [diff] [blame] | 726 | unsigned int retries; |
| 727 | |
| 728 | for (retries = 0; retries < 200; retries++) { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 729 | tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL); |
Troy Kisky | a042746 | 2015-06-12 14:30:16 -0500 | [diff] [blame] | 730 | /* Test if the speed change finished. */ |
| 731 | if (!(tmp & PORT_LOGIC_SPEED_CHANGE)) |
| 732 | return 0; |
| 733 | usleep_range(100, 1000); |
| 734 | } |
| 735 | |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 736 | dev_err(dev, "Speed change timeout\n"); |
Andrey Smirnov | c377690 | 2019-04-14 17:46:24 -0700 | [diff] [blame] | 737 | return -ETIMEDOUT; |
Marek Vasut | 66a60f9 | 2013-12-12 22:50:01 +0100 | [diff] [blame] | 738 | } |
| 739 | |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 740 | static void imx6_pcie_ltssm_enable(struct device *dev) |
| 741 | { |
| 742 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 743 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 744 | switch (imx6_pcie->drvdata->variant) { |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 745 | case IMX6Q: |
| 746 | case IMX6SX: |
| 747 | case IMX6QP: |
| 748 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 749 | IMX6Q_GPR12_PCIE_CTL_2, |
| 750 | IMX6Q_GPR12_PCIE_CTL_2); |
| 751 | break; |
| 752 | case IMX7D: |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 753 | case IMX8MQ: |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 754 | reset_control_deassert(imx6_pcie->apps_reset); |
| 755 | break; |
| 756 | } |
| 757 | } |
| 758 | |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 759 | static int imx6_pcie_establish_link(struct imx6_pcie *imx6_pcie) |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 760 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 761 | struct dw_pcie *pci = imx6_pcie->pci; |
| 762 | struct device *dev = pci->dev; |
Bjorn Helgaas | 1c7fae1 | 2015-06-12 15:02:49 -0500 | [diff] [blame] | 763 | u32 tmp; |
Troy Kisky | a042746 | 2015-06-12 14:30:16 -0500 | [diff] [blame] | 764 | int ret; |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 765 | |
| 766 | /* |
| 767 | * Force Gen1 operation when starting the link. In case the link is |
| 768 | * started in Gen2 mode, there is a possibility the devices on the |
| 769 | * bus will not be detected at all. This happens with PCIe switches. |
| 770 | */ |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 771 | tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR); |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 772 | tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK; |
| 773 | tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 774 | dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp); |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 775 | |
| 776 | /* Start LTSSM. */ |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 777 | imx6_pcie_ltssm_enable(dev); |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 778 | |
Andrey Smirnov | ee6f371 | 2019-04-14 17:46:23 -0700 | [diff] [blame] | 779 | ret = dw_pcie_wait_for_link(pci); |
Fabio Estevam | caf3f56 | 2016-12-27 12:40:43 -0200 | [diff] [blame] | 780 | if (ret) |
Lucas Stach | 54a47a8 | 2016-01-25 16:49:53 -0600 | [diff] [blame] | 781 | goto err_reset_phy; |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 782 | |
Tim Harvey | a5fcec4 | 2016-04-19 19:52:44 -0500 | [diff] [blame] | 783 | if (imx6_pcie->link_gen == 2) { |
| 784 | /* Allow Gen2 mode after the link is up. */ |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 785 | tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR); |
Tim Harvey | a5fcec4 | 2016-04-19 19:52:44 -0500 | [diff] [blame] | 786 | tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK; |
| 787 | tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 788 | dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp); |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 789 | |
Andrey Smirnov | e6dcd87 | 2017-03-28 08:42:51 -0700 | [diff] [blame] | 790 | /* |
Andrey Smirnov | 93b226f | 2017-03-28 08:42:52 -0700 | [diff] [blame] | 791 | * Start Directed Speed Change so the best possible |
| 792 | * speed both link partners support can be negotiated. |
Andrey Smirnov | e6dcd87 | 2017-03-28 08:42:51 -0700 | [diff] [blame] | 793 | */ |
Andrey Smirnov | 93b226f | 2017-03-28 08:42:52 -0700 | [diff] [blame] | 794 | tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL); |
| 795 | tmp |= PORT_LOGIC_SPEED_CHANGE; |
| 796 | dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, tmp); |
Andrey Smirnov | e6dcd87 | 2017-03-28 08:42:51 -0700 | [diff] [blame] | 797 | |
Andrey Smirnov | 4c458bb | 2019-02-01 16:15:22 -0800 | [diff] [blame] | 798 | if (imx6_pcie->drvdata->flags & |
| 799 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE) { |
Andrey Smirnov | 93b226f | 2017-03-28 08:42:52 -0700 | [diff] [blame] | 800 | /* |
| 801 | * On i.MX7, DIRECT_SPEED_CHANGE behaves differently |
| 802 | * from i.MX6 family when no link speed transition |
| 803 | * occurs and we go Gen1 -> yep, Gen1. The difference |
| 804 | * is that, in such case, it will not be cleared by HW |
| 805 | * which will cause the following code to report false |
| 806 | * failure. |
| 807 | */ |
| 808 | |
| 809 | ret = imx6_pcie_wait_for_speed_change(imx6_pcie); |
| 810 | if (ret) { |
| 811 | dev_err(dev, "Failed to bring link up!\n"); |
| 812 | goto err_reset_phy; |
| 813 | } |
| 814 | } |
| 815 | |
| 816 | /* Make sure link training is finished as well! */ |
Andrey Smirnov | ee6f371 | 2019-04-14 17:46:23 -0700 | [diff] [blame] | 817 | ret = dw_pcie_wait_for_link(pci); |
Andrey Smirnov | e6dcd87 | 2017-03-28 08:42:51 -0700 | [diff] [blame] | 818 | if (ret) { |
| 819 | dev_err(dev, "Failed to bring link up!\n"); |
| 820 | goto err_reset_phy; |
| 821 | } |
Andrey Smirnov | 93b226f | 2017-03-28 08:42:52 -0700 | [diff] [blame] | 822 | } else { |
| 823 | dev_info(dev, "Link: Gen2 disabled\n"); |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 824 | } |
| 825 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 826 | tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCSR); |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 827 | dev_info(dev, "Link up, Gen%i\n", (tmp >> 16) & 0xf); |
Troy Kisky | a042746 | 2015-06-12 14:30:16 -0500 | [diff] [blame] | 828 | return 0; |
Lucas Stach | 54a47a8 | 2016-01-25 16:49:53 -0600 | [diff] [blame] | 829 | |
| 830 | err_reset_phy: |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 831 | dev_dbg(dev, "PHY DEBUG_R0=0x%08x DEBUG_R1=0x%08x\n", |
Andrey Smirnov | 60ef4b0 | 2019-04-14 17:46:26 -0700 | [diff] [blame] | 832 | dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0), |
| 833 | dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG1)); |
Bjorn Helgaas | 2a6a85d | 2016-10-11 22:18:26 -0500 | [diff] [blame] | 834 | imx6_pcie_reset_phy(imx6_pcie); |
Lucas Stach | 54a47a8 | 2016-01-25 16:49:53 -0600 | [diff] [blame] | 835 | return ret; |
Marek Vasut | fa33a6d | 2013-12-12 22:50:02 +0100 | [diff] [blame] | 836 | } |
| 837 | |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 838 | static int imx6_pcie_host_init(struct pcie_port *pp) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 839 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 840 | struct dw_pcie *pci = to_dw_pcie_from_pp(pp); |
| 841 | struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 842 | |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 843 | imx6_pcie_assert_core_reset(imx6_pcie); |
| 844 | imx6_pcie_init_phy(imx6_pcie); |
| 845 | imx6_pcie_deassert_core_reset(imx6_pcie); |
Lucas Stach | f18f42d | 2018-07-31 12:21:49 +0200 | [diff] [blame] | 846 | imx6_setup_phy_mpll(imx6_pcie); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 847 | dw_pcie_setup_rc(pp); |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 848 | imx6_pcie_establish_link(imx6_pcie); |
Lucas Stach | d1dc974 | 2014-03-28 17:52:59 +0100 | [diff] [blame] | 849 | |
| 850 | if (IS_ENABLED(CONFIG_PCI_MSI)) |
| 851 | dw_pcie_msi_init(pp); |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 852 | |
| 853 | return 0; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 854 | } |
| 855 | |
Jisheng Zhang | 4ab2e7c | 2017-06-05 16:53:46 +0800 | [diff] [blame] | 856 | static const struct dw_pcie_host_ops imx6_pcie_host_ops = { |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 857 | .host_init = imx6_pcie_host_init, |
| 858 | }; |
| 859 | |
Andrey Smirnov | bde4a5a | 2017-03-28 08:42:50 -0700 | [diff] [blame] | 860 | static int imx6_add_pcie_port(struct imx6_pcie *imx6_pcie, |
| 861 | struct platform_device *pdev) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 862 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 863 | struct dw_pcie *pci = imx6_pcie->pci; |
| 864 | struct pcie_port *pp = &pci->pp; |
| 865 | struct device *dev = &pdev->dev; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 866 | int ret; |
| 867 | |
Lucas Stach | d1dc974 | 2014-03-28 17:52:59 +0100 | [diff] [blame] | 868 | if (IS_ENABLED(CONFIG_PCI_MSI)) { |
| 869 | pp->msi_irq = platform_get_irq_byname(pdev, "msi"); |
| 870 | if (pp->msi_irq <= 0) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 871 | dev_err(dev, "failed to get MSI irq\n"); |
Lucas Stach | d1dc974 | 2014-03-28 17:52:59 +0100 | [diff] [blame] | 872 | return -ENODEV; |
| 873 | } |
Lucas Stach | d1dc974 | 2014-03-28 17:52:59 +0100 | [diff] [blame] | 874 | } |
| 875 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 876 | pp->ops = &imx6_pcie_host_ops; |
| 877 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 878 | ret = dw_pcie_host_init(pp); |
| 879 | if (ret) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 880 | dev_err(dev, "failed to initialize host\n"); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 881 | return ret; |
| 882 | } |
| 883 | |
| 884 | return 0; |
| 885 | } |
| 886 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 887 | static const struct dw_pcie_ops dw_pcie_ops = { |
Trent Piepho | 68bc10b | 2018-11-05 18:11:36 +0000 | [diff] [blame] | 888 | /* No special ops needed, but pcie-designware still expects this struct */ |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 889 | }; |
| 890 | |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 891 | #ifdef CONFIG_PM_SLEEP |
| 892 | static void imx6_pcie_ltssm_disable(struct device *dev) |
| 893 | { |
| 894 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 895 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 896 | switch (imx6_pcie->drvdata->variant) { |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 897 | case IMX6SX: |
| 898 | case IMX6QP: |
| 899 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 900 | IMX6Q_GPR12_PCIE_CTL_2, 0); |
| 901 | break; |
| 902 | case IMX7D: |
| 903 | reset_control_assert(imx6_pcie->apps_reset); |
| 904 | break; |
| 905 | default: |
| 906 | dev_err(dev, "ltssm_disable not supported\n"); |
| 907 | } |
| 908 | } |
| 909 | |
Leonard Crestez | f4e833b | 2018-07-19 17:02:10 +0300 | [diff] [blame] | 910 | static void imx6_pcie_pm_turnoff(struct imx6_pcie *imx6_pcie) |
| 911 | { |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 912 | struct device *dev = imx6_pcie->pci->dev; |
| 913 | |
| 914 | /* Some variants have a turnoff reset in DT */ |
| 915 | if (imx6_pcie->turnoff_reset) { |
| 916 | reset_control_assert(imx6_pcie->turnoff_reset); |
| 917 | reset_control_deassert(imx6_pcie->turnoff_reset); |
| 918 | goto pm_turnoff_sleep; |
| 919 | } |
| 920 | |
| 921 | /* Others poke directly at IOMUXC registers */ |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 922 | switch (imx6_pcie->drvdata->variant) { |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 923 | case IMX6SX: |
| 924 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 925 | IMX6SX_GPR12_PCIE_PM_TURN_OFF, |
| 926 | IMX6SX_GPR12_PCIE_PM_TURN_OFF); |
| 927 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 928 | IMX6SX_GPR12_PCIE_PM_TURN_OFF, 0); |
| 929 | break; |
| 930 | default: |
| 931 | dev_err(dev, "PME_Turn_Off not implemented\n"); |
| 932 | return; |
| 933 | } |
Leonard Crestez | f4e833b | 2018-07-19 17:02:10 +0300 | [diff] [blame] | 934 | |
| 935 | /* |
| 936 | * Components with an upstream port must respond to |
| 937 | * PME_Turn_Off with PME_TO_Ack but we can't check. |
| 938 | * |
| 939 | * The standard recommends a 1-10ms timeout after which to |
| 940 | * proceed anyway as if acks were received. |
| 941 | */ |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 942 | pm_turnoff_sleep: |
Leonard Crestez | f4e833b | 2018-07-19 17:02:10 +0300 | [diff] [blame] | 943 | usleep_range(1000, 10000); |
| 944 | } |
| 945 | |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 946 | static void imx6_pcie_clk_disable(struct imx6_pcie *imx6_pcie) |
| 947 | { |
| 948 | clk_disable_unprepare(imx6_pcie->pcie); |
| 949 | clk_disable_unprepare(imx6_pcie->pcie_phy); |
| 950 | clk_disable_unprepare(imx6_pcie->pcie_bus); |
| 951 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 952 | switch (imx6_pcie->drvdata->variant) { |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 953 | case IMX6SX: |
| 954 | clk_disable_unprepare(imx6_pcie->pcie_inbound_axi); |
| 955 | break; |
| 956 | case IMX7D: |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 957 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 958 | IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, |
| 959 | IMX7D_GPR12_PCIE_PHY_REFCLK_SEL); |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 960 | break; |
Andrey Smirnov | 5278f65 | 2019-02-11 17:51:08 -0800 | [diff] [blame] | 961 | case IMX8MQ: |
| 962 | clk_disable_unprepare(imx6_pcie->pcie_aux); |
| 963 | break; |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 964 | default: |
| 965 | break; |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 966 | } |
| 967 | } |
| 968 | |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 969 | static inline bool imx6_pcie_supports_suspend(struct imx6_pcie *imx6_pcie) |
| 970 | { |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 971 | return (imx6_pcie->drvdata->variant == IMX7D || |
| 972 | imx6_pcie->drvdata->variant == IMX6SX); |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 973 | } |
| 974 | |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 975 | static int imx6_pcie_suspend_noirq(struct device *dev) |
| 976 | { |
| 977 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 978 | |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 979 | if (!imx6_pcie_supports_suspend(imx6_pcie)) |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 980 | return 0; |
| 981 | |
Leonard Crestez | f4e833b | 2018-07-19 17:02:10 +0300 | [diff] [blame] | 982 | imx6_pcie_pm_turnoff(imx6_pcie); |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 983 | imx6_pcie_clk_disable(imx6_pcie); |
| 984 | imx6_pcie_ltssm_disable(dev); |
| 985 | |
| 986 | return 0; |
| 987 | } |
| 988 | |
| 989 | static int imx6_pcie_resume_noirq(struct device *dev) |
| 990 | { |
| 991 | int ret; |
| 992 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 993 | struct pcie_port *pp = &imx6_pcie->pci->pp; |
| 994 | |
Leonard Crestez | 9e56f0d | 2018-11-07 13:57:03 +0000 | [diff] [blame] | 995 | if (!imx6_pcie_supports_suspend(imx6_pcie)) |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 996 | return 0; |
| 997 | |
| 998 | imx6_pcie_assert_core_reset(imx6_pcie); |
| 999 | imx6_pcie_init_phy(imx6_pcie); |
| 1000 | imx6_pcie_deassert_core_reset(imx6_pcie); |
| 1001 | dw_pcie_setup_rc(pp); |
| 1002 | |
| 1003 | ret = imx6_pcie_establish_link(imx6_pcie); |
| 1004 | if (ret < 0) |
| 1005 | dev_info(dev, "pcie link is down after resume.\n"); |
| 1006 | |
| 1007 | return 0; |
| 1008 | } |
| 1009 | #endif |
| 1010 | |
| 1011 | static const struct dev_pm_ops imx6_pcie_pm_ops = { |
| 1012 | SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(imx6_pcie_suspend_noirq, |
| 1013 | imx6_pcie_resume_noirq) |
| 1014 | }; |
| 1015 | |
Andrey Smirnov | bde4a5a | 2017-03-28 08:42:50 -0700 | [diff] [blame] | 1016 | static int imx6_pcie_probe(struct platform_device *pdev) |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1017 | { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1018 | struct device *dev = &pdev->dev; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 1019 | struct dw_pcie *pci; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1020 | struct imx6_pcie *imx6_pcie; |
Trent Piepho | 1df82ec | 2019-02-05 00:17:41 +0000 | [diff] [blame] | 1021 | struct device_node *np; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1022 | struct resource *dbi_base; |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1023 | struct device_node *node = dev->of_node; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1024 | int ret; |
Richard Zhu | 75cb8d2 | 2018-12-21 04:33:38 +0000 | [diff] [blame] | 1025 | u16 val; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1026 | |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1027 | imx6_pcie = devm_kzalloc(dev, sizeof(*imx6_pcie), GFP_KERNEL); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1028 | if (!imx6_pcie) |
| 1029 | return -ENOMEM; |
| 1030 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 1031 | pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL); |
| 1032 | if (!pci) |
| 1033 | return -ENOMEM; |
| 1034 | |
| 1035 | pci->dev = dev; |
| 1036 | pci->ops = &dw_pcie_ops; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1037 | |
Guenter Roeck | c046406 | 2017-02-25 02:08:12 -0800 | [diff] [blame] | 1038 | imx6_pcie->pci = pci; |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1039 | imx6_pcie->drvdata = of_device_get_match_data(dev); |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 1040 | |
Trent Piepho | 1df82ec | 2019-02-05 00:17:41 +0000 | [diff] [blame] | 1041 | /* Find the PHY if one is defined, only imx7d uses it */ |
| 1042 | np = of_parse_phandle(node, "fsl,imx7d-pcie-phy", 0); |
| 1043 | if (np) { |
| 1044 | struct resource res; |
| 1045 | |
| 1046 | ret = of_address_to_resource(np, 0, &res); |
| 1047 | if (ret) { |
| 1048 | dev_err(dev, "Unable to map PCIe PHY\n"); |
| 1049 | return ret; |
| 1050 | } |
| 1051 | imx6_pcie->phy_base = devm_ioremap_resource(dev, &res); |
| 1052 | if (IS_ERR(imx6_pcie->phy_base)) { |
| 1053 | dev_err(dev, "Unable to map PCIe PHY\n"); |
| 1054 | return PTR_ERR(imx6_pcie->phy_base); |
| 1055 | } |
| 1056 | } |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1057 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1058 | dbi_base = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 1059 | pci->dbi_base = devm_ioremap_resource(dev, dbi_base); |
| 1060 | if (IS_ERR(pci->dbi_base)) |
| 1061 | return PTR_ERR(pci->dbi_base); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1062 | |
| 1063 | /* Fetch GPIOs */ |
Bjorn Helgaas | c5af407 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1064 | imx6_pcie->reset_gpio = of_get_named_gpio(node, "reset-gpio", 0); |
| 1065 | imx6_pcie->gpio_active_high = of_property_read_bool(node, |
Petr Štetiar | 3ea8529a | 2016-04-19 19:42:07 -0500 | [diff] [blame] | 1066 | "reset-gpio-active-high"); |
Fabio Estevam | b2d7a9c | 2016-03-28 18:45:36 -0300 | [diff] [blame] | 1067 | if (gpio_is_valid(imx6_pcie->reset_gpio)) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1068 | ret = devm_gpio_request_one(dev, imx6_pcie->reset_gpio, |
Petr Štetiar | 3ea8529a | 2016-04-19 19:42:07 -0500 | [diff] [blame] | 1069 | imx6_pcie->gpio_active_high ? |
| 1070 | GPIOF_OUT_INIT_HIGH : |
| 1071 | GPIOF_OUT_INIT_LOW, |
| 1072 | "PCIe reset"); |
Fabio Estevam | b2d7a9c | 2016-03-28 18:45:36 -0300 | [diff] [blame] | 1073 | if (ret) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1074 | dev_err(dev, "unable to get reset gpio\n"); |
Fabio Estevam | b2d7a9c | 2016-03-28 18:45:36 -0300 | [diff] [blame] | 1075 | return ret; |
| 1076 | } |
Andrey Smirnov | bde4a5a | 2017-03-28 08:42:50 -0700 | [diff] [blame] | 1077 | } else if (imx6_pcie->reset_gpio == -EPROBE_DEFER) { |
| 1078 | return imx6_pcie->reset_gpio; |
Fabio Estevam | b2d7a9c | 2016-03-28 18:45:36 -0300 | [diff] [blame] | 1079 | } |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1080 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1081 | /* Fetch clocks */ |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1082 | imx6_pcie->pcie_phy = devm_clk_get(dev, "pcie_phy"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 1083 | if (IS_ERR(imx6_pcie->pcie_phy)) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1084 | dev_err(dev, "pcie_phy clock source missing or invalid\n"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 1085 | return PTR_ERR(imx6_pcie->pcie_phy); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1086 | } |
| 1087 | |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1088 | imx6_pcie->pcie_bus = devm_clk_get(dev, "pcie_bus"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 1089 | if (IS_ERR(imx6_pcie->pcie_bus)) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1090 | dev_err(dev, "pcie_bus clock source missing or invalid\n"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 1091 | return PTR_ERR(imx6_pcie->pcie_bus); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1092 | } |
| 1093 | |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1094 | imx6_pcie->pcie = devm_clk_get(dev, "pcie"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 1095 | if (IS_ERR(imx6_pcie->pcie)) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1096 | dev_err(dev, "pcie clock source missing or invalid\n"); |
Lucas Stach | 5752613 | 2014-03-28 17:52:55 +0100 | [diff] [blame] | 1097 | return PTR_ERR(imx6_pcie->pcie); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1098 | } |
| 1099 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1100 | switch (imx6_pcie->drvdata->variant) { |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 1101 | case IMX6SX: |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1102 | imx6_pcie->pcie_inbound_axi = devm_clk_get(dev, |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 1103 | "pcie_inbound_axi"); |
| 1104 | if (IS_ERR(imx6_pcie->pcie_inbound_axi)) { |
Andrey Smirnov | 21b7245 | 2017-02-07 07:50:25 -0800 | [diff] [blame] | 1105 | dev_err(dev, "pcie_inbound_axi clock missing or invalid\n"); |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 1106 | return PTR_ERR(imx6_pcie->pcie_inbound_axi); |
| 1107 | } |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 1108 | break; |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 1109 | case IMX8MQ: |
Andrey Smirnov | 5278f65 | 2019-02-11 17:51:08 -0800 | [diff] [blame] | 1110 | imx6_pcie->pcie_aux = devm_clk_get(dev, "pcie_aux"); |
| 1111 | if (IS_ERR(imx6_pcie->pcie_aux)) { |
| 1112 | dev_err(dev, "pcie_aux clock source missing or invalid\n"); |
| 1113 | return PTR_ERR(imx6_pcie->pcie_aux); |
| 1114 | } |
| 1115 | /* fall through */ |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 1116 | case IMX7D: |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 1117 | if (dbi_base->start == IMX8MQ_PCIE2_BASE_ADDR) |
| 1118 | imx6_pcie->controller_id = 1; |
| 1119 | |
Philipp Zabel | 7c18058 | 2017-07-19 17:25:56 +0200 | [diff] [blame] | 1120 | imx6_pcie->pciephy_reset = devm_reset_control_get_exclusive(dev, |
| 1121 | "pciephy"); |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 1122 | if (IS_ERR(imx6_pcie->pciephy_reset)) { |
Colin Ian King | 7221547 | 2017-04-21 08:02:30 +0100 | [diff] [blame] | 1123 | dev_err(dev, "Failed to get PCIEPHY reset control\n"); |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 1124 | return PTR_ERR(imx6_pcie->pciephy_reset); |
| 1125 | } |
| 1126 | |
Philipp Zabel | 7c18058 | 2017-07-19 17:25:56 +0200 | [diff] [blame] | 1127 | imx6_pcie->apps_reset = devm_reset_control_get_exclusive(dev, |
| 1128 | "apps"); |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 1129 | if (IS_ERR(imx6_pcie->apps_reset)) { |
Colin Ian King | 7221547 | 2017-04-21 08:02:30 +0100 | [diff] [blame] | 1130 | dev_err(dev, "Failed to get PCIE APPS reset control\n"); |
Andrey Smirnov | 9b3fe67 | 2017-03-28 08:42:49 -0700 | [diff] [blame] | 1131 | return PTR_ERR(imx6_pcie->apps_reset); |
| 1132 | } |
| 1133 | break; |
| 1134 | default: |
| 1135 | break; |
Christoph Fritz | e3c06cd | 2016-04-05 16:53:27 -0500 | [diff] [blame] | 1136 | } |
| 1137 | |
Leonard Crestez | f4e833b | 2018-07-19 17:02:10 +0300 | [diff] [blame] | 1138 | /* Grab turnoff reset */ |
| 1139 | imx6_pcie->turnoff_reset = devm_reset_control_get_optional_exclusive(dev, "turnoff"); |
| 1140 | if (IS_ERR(imx6_pcie->turnoff_reset)) { |
| 1141 | dev_err(dev, "Failed to get TURNOFF reset control\n"); |
| 1142 | return PTR_ERR(imx6_pcie->turnoff_reset); |
| 1143 | } |
| 1144 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1145 | /* Grab GPR config register range */ |
| 1146 | imx6_pcie->iomuxc_gpr = |
| 1147 | syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); |
| 1148 | if (IS_ERR(imx6_pcie->iomuxc_gpr)) { |
Bjorn Helgaas | 1395765 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1149 | dev_err(dev, "unable to find iomuxc registers\n"); |
Fabio Estevam | b391bf3 | 2013-12-02 01:39:35 -0200 | [diff] [blame] | 1150 | return PTR_ERR(imx6_pcie->iomuxc_gpr); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1151 | } |
| 1152 | |
Justin Waters | 28e3abe | 2016-01-15 10:24:35 -0500 | [diff] [blame] | 1153 | /* Grab PCIe PHY Tx Settings */ |
| 1154 | if (of_property_read_u32(node, "fsl,tx-deemph-gen1", |
| 1155 | &imx6_pcie->tx_deemph_gen1)) |
| 1156 | imx6_pcie->tx_deemph_gen1 = 0; |
| 1157 | |
| 1158 | if (of_property_read_u32(node, "fsl,tx-deemph-gen2-3p5db", |
| 1159 | &imx6_pcie->tx_deemph_gen2_3p5db)) |
| 1160 | imx6_pcie->tx_deemph_gen2_3p5db = 0; |
| 1161 | |
| 1162 | if (of_property_read_u32(node, "fsl,tx-deemph-gen2-6db", |
| 1163 | &imx6_pcie->tx_deemph_gen2_6db)) |
| 1164 | imx6_pcie->tx_deemph_gen2_6db = 20; |
| 1165 | |
| 1166 | if (of_property_read_u32(node, "fsl,tx-swing-full", |
| 1167 | &imx6_pcie->tx_swing_full)) |
| 1168 | imx6_pcie->tx_swing_full = 127; |
| 1169 | |
| 1170 | if (of_property_read_u32(node, "fsl,tx-swing-low", |
| 1171 | &imx6_pcie->tx_swing_low)) |
| 1172 | imx6_pcie->tx_swing_low = 127; |
| 1173 | |
Tim Harvey | a5fcec4 | 2016-04-19 19:52:44 -0500 | [diff] [blame] | 1174 | /* Limit link speed */ |
Bjorn Helgaas | c5af407 | 2016-10-06 13:35:18 -0500 | [diff] [blame] | 1175 | ret = of_property_read_u32(node, "fsl,max-link-speed", |
Tim Harvey | a5fcec4 | 2016-04-19 19:52:44 -0500 | [diff] [blame] | 1176 | &imx6_pcie->link_gen); |
| 1177 | if (ret) |
| 1178 | imx6_pcie->link_gen = 1; |
| 1179 | |
Quentin Schulz | c26ebe9 | 2017-06-08 10:07:42 +0200 | [diff] [blame] | 1180 | imx6_pcie->vpcie = devm_regulator_get_optional(&pdev->dev, "vpcie"); |
| 1181 | if (IS_ERR(imx6_pcie->vpcie)) { |
| 1182 | if (PTR_ERR(imx6_pcie->vpcie) == -EPROBE_DEFER) |
| 1183 | return -EPROBE_DEFER; |
| 1184 | imx6_pcie->vpcie = NULL; |
| 1185 | } |
| 1186 | |
Kishon Vijay Abraham I | 9bcf0a6 | 2017-02-15 18:48:11 +0530 | [diff] [blame] | 1187 | platform_set_drvdata(pdev, imx6_pcie); |
| 1188 | |
Leonard Crestez | 3f7ccee | 2018-10-08 18:06:21 +0000 | [diff] [blame] | 1189 | ret = imx6_pcie_attach_pd(dev); |
| 1190 | if (ret) |
| 1191 | return ret; |
| 1192 | |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 1193 | ret = imx6_add_pcie_port(imx6_pcie, pdev); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1194 | if (ret < 0) |
Fabio Estevam | b391bf3 | 2013-12-02 01:39:35 -0200 | [diff] [blame] | 1195 | return ret; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1196 | |
Richard Zhu | 75cb8d2 | 2018-12-21 04:33:38 +0000 | [diff] [blame] | 1197 | if (pci_msi_enabled()) { |
| 1198 | val = dw_pcie_readw_dbi(pci, PCIE_RC_IMX6_MSI_CAP + |
| 1199 | PCI_MSI_FLAGS); |
| 1200 | val |= PCI_MSI_FLAGS_ENABLE; |
| 1201 | dw_pcie_writew_dbi(pci, PCIE_RC_IMX6_MSI_CAP + PCI_MSI_FLAGS, |
| 1202 | val); |
| 1203 | } |
| 1204 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1205 | return 0; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1206 | } |
| 1207 | |
Lucas Stach | 3e3e406 | 2014-07-31 20:16:05 +0200 | [diff] [blame] | 1208 | static void imx6_pcie_shutdown(struct platform_device *pdev) |
| 1209 | { |
| 1210 | struct imx6_pcie *imx6_pcie = platform_get_drvdata(pdev); |
| 1211 | |
| 1212 | /* bring down link, so bootloader gets clean state in case of reboot */ |
Bjorn Helgaas | e7d7705 | 2016-10-11 22:06:47 -0500 | [diff] [blame] | 1213 | imx6_pcie_assert_core_reset(imx6_pcie); |
Lucas Stach | 3e3e406 | 2014-07-31 20:16:05 +0200 | [diff] [blame] | 1214 | } |
| 1215 | |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1216 | static const struct imx6_pcie_drvdata drvdata[] = { |
| 1217 | [IMX6Q] = { |
| 1218 | .variant = IMX6Q, |
Andrey Smirnov | 4c458bb | 2019-02-01 16:15:22 -0800 | [diff] [blame] | 1219 | .flags = IMX6_PCIE_FLAG_IMX6_PHY | |
| 1220 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE, |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1221 | }, |
| 1222 | [IMX6SX] = { |
| 1223 | .variant = IMX6SX, |
Andrey Smirnov | 4c458bb | 2019-02-01 16:15:22 -0800 | [diff] [blame] | 1224 | .flags = IMX6_PCIE_FLAG_IMX6_PHY | |
| 1225 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE, |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1226 | }, |
| 1227 | [IMX6QP] = { |
| 1228 | .variant = IMX6QP, |
Andrey Smirnov | 4c458bb | 2019-02-01 16:15:22 -0800 | [diff] [blame] | 1229 | .flags = IMX6_PCIE_FLAG_IMX6_PHY | |
| 1230 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE, |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1231 | }, |
| 1232 | [IMX7D] = { |
| 1233 | .variant = IMX7D, |
| 1234 | }, |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 1235 | [IMX8MQ] = { |
| 1236 | .variant = IMX8MQ, |
| 1237 | }, |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1238 | }; |
| 1239 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1240 | static const struct of_device_id imx6_pcie_of_match[] = { |
Andrey Smirnov | e8e4d4e | 2019-02-01 16:15:20 -0800 | [diff] [blame] | 1241 | { .compatible = "fsl,imx6q-pcie", .data = &drvdata[IMX6Q], }, |
| 1242 | { .compatible = "fsl,imx6sx-pcie", .data = &drvdata[IMX6SX], }, |
| 1243 | { .compatible = "fsl,imx6qp-pcie", .data = &drvdata[IMX6QP], }, |
| 1244 | { .compatible = "fsl,imx7d-pcie", .data = &drvdata[IMX7D], }, |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 1245 | { .compatible = "fsl,imx8mq-pcie", .data = &drvdata[IMX8MQ], } , |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1246 | {}, |
| 1247 | }; |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1248 | |
| 1249 | static struct platform_driver imx6_pcie_driver = { |
| 1250 | .driver = { |
| 1251 | .name = "imx6q-pcie", |
Sachin Kamat | 8bcadbe | 2013-10-21 14:36:41 +0530 | [diff] [blame] | 1252 | .of_match_table = imx6_pcie_of_match, |
Brian Norris | a5f40e8 | 2017-04-20 15:36:25 -0500 | [diff] [blame] | 1253 | .suppress_bind_attrs = true, |
Leonard Crestez | 0ee2c1f | 2018-08-27 14:28:37 +0300 | [diff] [blame] | 1254 | .pm = &imx6_pcie_pm_ops, |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1255 | }, |
Andrey Smirnov | bde4a5a | 2017-03-28 08:42:50 -0700 | [diff] [blame] | 1256 | .probe = imx6_pcie_probe, |
Lucas Stach | 3e3e406 | 2014-07-31 20:16:05 +0200 | [diff] [blame] | 1257 | .shutdown = imx6_pcie_shutdown, |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1258 | }; |
| 1259 | |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1260 | static int __init imx6_pcie_init(void) |
| 1261 | { |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 1262 | #ifdef CONFIG_ARM |
Andrey Smirnov | bde4a5a | 2017-03-28 08:42:50 -0700 | [diff] [blame] | 1263 | /* |
| 1264 | * Since probe() can be deferred we need to make sure that |
| 1265 | * hook_fault_code is not called after __init memory is freed |
| 1266 | * by kernel and since imx6q_pcie_abort_handler() is a no-op, |
| 1267 | * we can install the handler here without risking it |
| 1268 | * accessing some uninitialized driver state. |
| 1269 | */ |
Lucas Stach | 415b618 | 2017-05-22 17:06:30 -0500 | [diff] [blame] | 1270 | hook_fault_code(8, imx6q_pcie_abort_handler, SIGBUS, 0, |
| 1271 | "external abort on non-linefetch"); |
Andrey Smirnov | 2d8ed46 | 2019-02-01 16:15:23 -0800 | [diff] [blame] | 1272 | #endif |
Andrey Smirnov | bde4a5a | 2017-03-28 08:42:50 -0700 | [diff] [blame] | 1273 | |
| 1274 | return platform_driver_register(&imx6_pcie_driver); |
Sean Cross | bb38919 | 2013-09-26 11:24:47 +0800 | [diff] [blame] | 1275 | } |
Paul Gortmaker | f90d8e8 | 2016-08-22 17:59:43 -0400 | [diff] [blame] | 1276 | device_initcall(imx6_pcie_init); |