blob: f104c2603ebe44397d62a45c50e39e18c5ae2b2e [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2007 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007 Jakob Bornecrantz <wallbraker@gmail.com>
4 * Copyright (c) 2008 Red Hat Inc.
5 * Copyright (c) 2007-2008 Tungsten Graphics, Inc., Cedar Park, TX., USA
6 * Copyright (c) 2007-2008 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
21 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
23 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * IN THE SOFTWARE.
25 */
26
27#ifndef _DRM_MODE_H
28#define _DRM_MODE_H
29
Bobby Powers10db4e12012-03-23 15:01:51 -070030#include <linux/types.h>
31
Jakob Bornecrantze0c84632008-12-19 14:50:50 +100032#define DRM_DISPLAY_INFO_LEN 32
33#define DRM_CONNECTOR_NAME_LEN 32
34#define DRM_DISPLAY_MODE_LEN 32
35#define DRM_PROP_NAME_LEN 32
Dave Airlief453ba02008-11-07 14:05:41 -080036
37#define DRM_MODE_TYPE_BUILTIN (1<<0)
38#define DRM_MODE_TYPE_CLOCK_C ((1<<1) | DRM_MODE_TYPE_BUILTIN)
39#define DRM_MODE_TYPE_CRTC_C ((1<<2) | DRM_MODE_TYPE_BUILTIN)
40#define DRM_MODE_TYPE_PREFERRED (1<<3)
41#define DRM_MODE_TYPE_DEFAULT (1<<4)
42#define DRM_MODE_TYPE_USERDEF (1<<5)
43#define DRM_MODE_TYPE_DRIVER (1<<6)
44
45/* Video mode flags */
46/* bit compatible with the xorg definitions. */
Damien Lespiau4aa17cf2013-09-25 16:45:21 +010047#define DRM_MODE_FLAG_PHSYNC (1<<0)
48#define DRM_MODE_FLAG_NHSYNC (1<<1)
49#define DRM_MODE_FLAG_PVSYNC (1<<2)
50#define DRM_MODE_FLAG_NVSYNC (1<<3)
51#define DRM_MODE_FLAG_INTERLACE (1<<4)
52#define DRM_MODE_FLAG_DBLSCAN (1<<5)
53#define DRM_MODE_FLAG_CSYNC (1<<6)
54#define DRM_MODE_FLAG_PCSYNC (1<<7)
55#define DRM_MODE_FLAG_NCSYNC (1<<8)
56#define DRM_MODE_FLAG_HSKEW (1<<9) /* hskew provided */
57#define DRM_MODE_FLAG_BCAST (1<<10)
58#define DRM_MODE_FLAG_PIXMUX (1<<11)
59#define DRM_MODE_FLAG_DBLCLK (1<<12)
60#define DRM_MODE_FLAG_CLKDIV2 (1<<13)
Damien Lespiau5848ad42013-09-27 12:11:50 +010061 /*
62 * When adding a new stereo mode don't forget to adjust DRM_MODE_FLAGS_3D_MAX
63 * (define not exposed to user space).
64 */
Damien Lespiauf7e121b2013-09-27 12:11:48 +010065#define DRM_MODE_FLAG_3D_MASK (0x1f<<14)
66#define DRM_MODE_FLAG_3D_NONE (0<<14)
67#define DRM_MODE_FLAG_3D_FRAME_PACKING (1<<14)
68#define DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE (2<<14)
69#define DRM_MODE_FLAG_3D_LINE_ALTERNATIVE (3<<14)
70#define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL (4<<14)
71#define DRM_MODE_FLAG_3D_L_DEPTH (5<<14)
72#define DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH (6<<14)
73#define DRM_MODE_FLAG_3D_TOP_AND_BOTTOM (7<<14)
74#define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF (8<<14)
75
Dave Airlief453ba02008-11-07 14:05:41 -080076
77/* DPMS flags */
78/* bit compatible with the xorg definitions. */
Jakob Bornecrantze0c84632008-12-19 14:50:50 +100079#define DRM_MODE_DPMS_ON 0
80#define DRM_MODE_DPMS_STANDBY 1
81#define DRM_MODE_DPMS_SUSPEND 2
82#define DRM_MODE_DPMS_OFF 3
Dave Airlief453ba02008-11-07 14:05:41 -080083
84/* Scaling mode options */
Jesse Barnes53bd8382009-07-01 10:04:40 -070085#define DRM_MODE_SCALE_NONE 0 /* Unmodified timing (display or
86 software can still scale) */
87#define DRM_MODE_SCALE_FULLSCREEN 1 /* Full screen, ignore aspect */
88#define DRM_MODE_SCALE_CENTER 2 /* Centered, no scaling */
89#define DRM_MODE_SCALE_ASPECT 3 /* Full screen, preserve aspect */
Dave Airlief453ba02008-11-07 14:05:41 -080090
91/* Dithering mode options */
Jakob Bornecrantze0c84632008-12-19 14:50:50 +100092#define DRM_MODE_DITHERING_OFF 0
93#define DRM_MODE_DITHERING_ON 1
Ben Skeggs92897b52010-07-16 15:09:17 +100094#define DRM_MODE_DITHERING_AUTO 2
Dave Airlief453ba02008-11-07 14:05:41 -080095
Jakob Bornecrantz884840a2009-12-03 23:25:47 +000096/* Dirty info options */
97#define DRM_MODE_DIRTY_OFF 0
98#define DRM_MODE_DIRTY_ON 1
99#define DRM_MODE_DIRTY_ANNOTATE 2
100
Dave Airlief453ba02008-11-07 14:05:41 -0800101struct drm_mode_modeinfo {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100102 __u32 clock;
103 __u16 hdisplay, hsync_start, hsync_end, htotal, hskew;
104 __u16 vdisplay, vsync_start, vsync_end, vtotal, vscan;
Dave Airlief453ba02008-11-07 14:05:41 -0800105
Marcin Kościelnickifa5829b2010-01-23 10:25:28 +1000106 __u32 vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -0800107
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100108 __u32 flags;
109 __u32 type;
Dave Airlief453ba02008-11-07 14:05:41 -0800110 char name[DRM_DISPLAY_MODE_LEN];
111};
112
113struct drm_mode_card_res {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100114 __u64 fb_id_ptr;
115 __u64 crtc_id_ptr;
116 __u64 connector_id_ptr;
117 __u64 encoder_id_ptr;
118 __u32 count_fbs;
119 __u32 count_crtcs;
120 __u32 count_connectors;
121 __u32 count_encoders;
122 __u32 min_width, max_width;
123 __u32 min_height, max_height;
Dave Airlief453ba02008-11-07 14:05:41 -0800124};
125
126struct drm_mode_crtc {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100127 __u64 set_connectors_ptr;
128 __u32 count_connectors;
Dave Airlief453ba02008-11-07 14:05:41 -0800129
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100130 __u32 crtc_id; /**< Id */
131 __u32 fb_id; /**< Id of framebuffer */
Dave Airlief453ba02008-11-07 14:05:41 -0800132
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100133 __u32 x, y; /**< Position on the frameuffer */
Dave Airlief453ba02008-11-07 14:05:41 -0800134
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100135 __u32 gamma_size;
136 __u32 mode_valid;
Dave Airlief453ba02008-11-07 14:05:41 -0800137 struct drm_mode_modeinfo mode;
138};
139
Jesse Barnes8cf5c912011-11-14 14:51:27 -0800140#define DRM_MODE_PRESENT_TOP_FIELD (1<<0)
141#define DRM_MODE_PRESENT_BOTTOM_FIELD (1<<1)
142
143/* Planes blend with or override other bits on the CRTC */
144struct drm_mode_set_plane {
145 __u32 plane_id;
146 __u32 crtc_id;
147 __u32 fb_id; /* fb object contains surface format type */
148 __u32 flags; /* see above flags */
149
150 /* Signed dest location allows it to be partially off screen */
151 __s32 crtc_x, crtc_y;
152 __u32 crtc_w, crtc_h;
153
154 /* Source values are 16.16 fixed point */
155 __u32 src_x, src_y;
156 __u32 src_h, src_w;
157};
158
159struct drm_mode_get_plane {
160 __u32 plane_id;
161
162 __u32 crtc_id;
163 __u32 fb_id;
164
165 __u32 possible_crtcs;
166 __u32 gamma_size;
167
168 __u32 count_format_types;
169 __u64 format_type_ptr;
170};
171
172struct drm_mode_get_plane_res {
173 __u64 plane_id_ptr;
174 __u32 count_planes;
175};
176
177#define DRM_MODE_ENCODER_NONE 0
178#define DRM_MODE_ENCODER_DAC 1
179#define DRM_MODE_ENCODER_TMDS 2
180#define DRM_MODE_ENCODER_LVDS 3
181#define DRM_MODE_ENCODER_TVDAC 4
Thomas Hellstroma7331e52011-10-22 10:36:19 +0200182#define DRM_MODE_ENCODER_VIRTUAL 5
Shobhit Kumarb8923272013-08-27 15:12:13 +0300183#define DRM_MODE_ENCODER_DSI 6
Dave Airlief453ba02008-11-07 14:05:41 -0800184
185struct drm_mode_get_encoder {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100186 __u32 encoder_id;
187 __u32 encoder_type;
Dave Airlief453ba02008-11-07 14:05:41 -0800188
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100189 __u32 crtc_id; /**< Id of crtc */
Dave Airlief453ba02008-11-07 14:05:41 -0800190
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100191 __u32 possible_crtcs;
192 __u32 possible_clones;
Dave Airlief453ba02008-11-07 14:05:41 -0800193};
194
195/* This is for connectors with multiple signal types. */
196/* Try to match DRM_MODE_CONNECTOR_X as closely as possible. */
Jakob Bornecrantze0c84632008-12-19 14:50:50 +1000197#define DRM_MODE_SUBCONNECTOR_Automatic 0
198#define DRM_MODE_SUBCONNECTOR_Unknown 0
199#define DRM_MODE_SUBCONNECTOR_DVID 3
200#define DRM_MODE_SUBCONNECTOR_DVIA 4
201#define DRM_MODE_SUBCONNECTOR_Composite 5
202#define DRM_MODE_SUBCONNECTOR_SVIDEO 6
203#define DRM_MODE_SUBCONNECTOR_Component 8
Francisco Jerezaeaa1ad2009-08-02 04:19:19 +0200204#define DRM_MODE_SUBCONNECTOR_SCART 9
Dave Airlief453ba02008-11-07 14:05:41 -0800205
Jakob Bornecrantze0c84632008-12-19 14:50:50 +1000206#define DRM_MODE_CONNECTOR_Unknown 0
207#define DRM_MODE_CONNECTOR_VGA 1
208#define DRM_MODE_CONNECTOR_DVII 2
209#define DRM_MODE_CONNECTOR_DVID 3
210#define DRM_MODE_CONNECTOR_DVIA 4
211#define DRM_MODE_CONNECTOR_Composite 5
212#define DRM_MODE_CONNECTOR_SVIDEO 6
213#define DRM_MODE_CONNECTOR_LVDS 7
214#define DRM_MODE_CONNECTOR_Component 8
215#define DRM_MODE_CONNECTOR_9PinDIN 9
216#define DRM_MODE_CONNECTOR_DisplayPort 10
217#define DRM_MODE_CONNECTOR_HDMIA 11
218#define DRM_MODE_CONNECTOR_HDMIB 12
Francisco Jerez74bd3c22009-08-02 04:19:18 +0200219#define DRM_MODE_CONNECTOR_TV 13
Alex Deucher7970e672010-01-07 13:47:47 -0500220#define DRM_MODE_CONNECTOR_eDP 14
Thomas Hellstroma7331e52011-10-22 10:36:19 +0200221#define DRM_MODE_CONNECTOR_VIRTUAL 15
Shobhit Kumarb8923272013-08-27 15:12:13 +0300222#define DRM_MODE_CONNECTOR_DSI 16
Dave Airlief453ba02008-11-07 14:05:41 -0800223
224struct drm_mode_get_connector {
225
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100226 __u64 encoders_ptr;
227 __u64 modes_ptr;
228 __u64 props_ptr;
229 __u64 prop_values_ptr;
Dave Airlief453ba02008-11-07 14:05:41 -0800230
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100231 __u32 count_modes;
232 __u32 count_props;
233 __u32 count_encoders;
Dave Airlief453ba02008-11-07 14:05:41 -0800234
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100235 __u32 encoder_id; /**< Current Encoder */
236 __u32 connector_id; /**< Id */
237 __u32 connector_type;
238 __u32 connector_type_id;
Dave Airlief453ba02008-11-07 14:05:41 -0800239
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100240 __u32 connection;
241 __u32 mm_width, mm_height; /**< HxW in millimeters */
242 __u32 subpixel;
Chris Wilsonbc5bd372013-10-16 09:49:02 +0100243
244 __u32 pad;
Dave Airlief453ba02008-11-07 14:05:41 -0800245};
246
Jakob Bornecrantze0c84632008-12-19 14:50:50 +1000247#define DRM_MODE_PROP_PENDING (1<<0)
248#define DRM_MODE_PROP_RANGE (1<<1)
249#define DRM_MODE_PROP_IMMUTABLE (1<<2)
250#define DRM_MODE_PROP_ENUM (1<<3) /* enumerated type with text strings */
251#define DRM_MODE_PROP_BLOB (1<<4)
Rob Clark49e27542012-05-17 02:23:26 -0600252#define DRM_MODE_PROP_BITMASK (1<<5) /* bitmask of enumerated types */
Dave Airlief453ba02008-11-07 14:05:41 -0800253
254struct drm_mode_property_enum {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100255 __u64 value;
Jakob Bornecrantze0c84632008-12-19 14:50:50 +1000256 char name[DRM_PROP_NAME_LEN];
Dave Airlief453ba02008-11-07 14:05:41 -0800257};
258
259struct drm_mode_get_property {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100260 __u64 values_ptr; /* values and blob lengths */
261 __u64 enum_blob_ptr; /* enum and blob id ptrs */
Dave Airlief453ba02008-11-07 14:05:41 -0800262
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100263 __u32 prop_id;
264 __u32 flags;
Jakob Bornecrantze0c84632008-12-19 14:50:50 +1000265 char name[DRM_PROP_NAME_LEN];
Dave Airlief453ba02008-11-07 14:05:41 -0800266
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100267 __u32 count_values;
268 __u32 count_enum_blobs;
Dave Airlief453ba02008-11-07 14:05:41 -0800269};
270
271struct drm_mode_connector_set_property {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100272 __u64 value;
273 __u32 prop_id;
274 __u32 connector_id;
Dave Airlief453ba02008-11-07 14:05:41 -0800275};
276
Paulo Zanonic5431882012-05-15 18:09:02 -0300277struct drm_mode_obj_get_properties {
278 __u64 props_ptr;
279 __u64 prop_values_ptr;
280 __u32 count_props;
281 __u32 obj_id;
282 __u32 obj_type;
283};
284
285struct drm_mode_obj_set_property {
286 __u64 value;
287 __u32 prop_id;
288 __u32 obj_id;
289 __u32 obj_type;
290};
291
Dave Airlief453ba02008-11-07 14:05:41 -0800292struct drm_mode_get_blob {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100293 __u32 blob_id;
294 __u32 length;
295 __u64 data;
Dave Airlief453ba02008-11-07 14:05:41 -0800296};
297
298struct drm_mode_fb_cmd {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100299 __u32 fb_id;
300 __u32 width, height;
301 __u32 pitch;
302 __u32 bpp;
303 __u32 depth;
Jakob Bornecrantze0c84632008-12-19 14:50:50 +1000304 /* driver specific handle */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100305 __u32 handle;
Dave Airlief453ba02008-11-07 14:05:41 -0800306};
307
Ville Syrjäläcc5b6f02011-12-20 00:06:38 +0200308#define DRM_MODE_FB_INTERLACED (1<<0) /* for interlaced framebuffers */
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800309
310struct drm_mode_fb_cmd2 {
311 __u32 fb_id;
312 __u32 width, height;
313 __u32 pixel_format; /* fourcc code from drm_fourcc.h */
314 __u32 flags; /* see above flags */
315
316 /*
317 * In case of planar formats, this ioctl allows up to 4
318 * buffer objects with offets and pitches per plane.
319 * The pitch and offset order is dictated by the fourcc,
320 * e.g. NV12 (http://fourcc.org/yuv.php#NV12) is described as:
321 *
322 * YUV 4:2:0 image with a plane of 8 bit Y samples
323 * followed by an interleaved U/V plane containing
324 * 8 bit 2x2 subsampled colour difference samples.
325 *
326 * So it would consist of Y as offset[0] and UV as
327 * offeset[1]. Note that offset[0] will generally
328 * be 0.
329 */
330 __u32 handles[4];
331 __u32 pitches[4]; /* pitch for each plane */
332 __u32 offsets[4]; /* offset of each plane */
333};
334
Jakob Bornecrantz884840a2009-12-03 23:25:47 +0000335#define DRM_MODE_FB_DIRTY_ANNOTATE_COPY 0x01
336#define DRM_MODE_FB_DIRTY_ANNOTATE_FILL 0x02
337#define DRM_MODE_FB_DIRTY_FLAGS 0x03
338
Xi Wanga5cd3352011-11-23 01:12:01 -0500339#define DRM_MODE_FB_DIRTY_MAX_CLIPS 256
340
Jakob Bornecrantz884840a2009-12-03 23:25:47 +0000341/*
342 * Mark a region of a framebuffer as dirty.
343 *
344 * Some hardware does not automatically update display contents
345 * as a hardware or software draw to a framebuffer. This ioctl
346 * allows userspace to tell the kernel and the hardware what
347 * regions of the framebuffer have changed.
348 *
349 * The kernel or hardware is free to update more then just the
350 * region specified by the clip rects. The kernel or hardware
351 * may also delay and/or coalesce several calls to dirty into a
352 * single update.
353 *
354 * Userspace may annotate the updates, the annotates are a
355 * promise made by the caller that the change is either a copy
356 * of pixels or a fill of a single color in the region specified.
357 *
358 * If the DRM_MODE_FB_DIRTY_ANNOTATE_COPY flag is given then
359 * the number of updated regions are half of num_clips given,
360 * where the clip rects are paired in src and dst. The width and
361 * height of each one of the pairs must match.
362 *
363 * If the DRM_MODE_FB_DIRTY_ANNOTATE_FILL flag is given the caller
364 * promises that the region specified of the clip rects is filled
365 * completely with a single color as given in the color argument.
366 */
367
368struct drm_mode_fb_dirty_cmd {
369 __u32 fb_id;
370 __u32 flags;
371 __u32 color;
372 __u32 num_clips;
373 __u64 clips_ptr;
374};
375
Dave Airlief453ba02008-11-07 14:05:41 -0800376struct drm_mode_mode_cmd {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100377 __u32 connector_id;
Dave Airlief453ba02008-11-07 14:05:41 -0800378 struct drm_mode_modeinfo mode;
379};
380
Jakob Bornecrantz7c4eaca2012-08-16 08:29:03 +0000381#define DRM_MODE_CURSOR_BO 0x01
382#define DRM_MODE_CURSOR_MOVE 0x02
383#define DRM_MODE_CURSOR_FLAGS 0x03
Dave Airlief453ba02008-11-07 14:05:41 -0800384
385/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300386 * depending on the value in flags different members are used.
Dave Airlief453ba02008-11-07 14:05:41 -0800387 *
388 * CURSOR_BO uses
Christopher Harvey715f59c2013-04-05 15:28:32 +0000389 * crtc_id
Dave Airlief453ba02008-11-07 14:05:41 -0800390 * width
391 * height
Christopher Harvey715f59c2013-04-05 15:28:32 +0000392 * handle - if 0 turns the cursor off
Dave Airlief453ba02008-11-07 14:05:41 -0800393 *
394 * CURSOR_MOVE uses
Christopher Harvey715f59c2013-04-05 15:28:32 +0000395 * crtc_id
Dave Airlief453ba02008-11-07 14:05:41 -0800396 * x
397 * y
398 */
399struct drm_mode_cursor {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100400 __u32 flags;
401 __u32 crtc_id;
402 __s32 x;
403 __s32 y;
404 __u32 width;
405 __u32 height;
Jakob Bornecrantze0c84632008-12-19 14:50:50 +1000406 /* driver specific handle */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100407 __u32 handle;
Dave Airlief453ba02008-11-07 14:05:41 -0800408};
409
Dave Airlie4c813d42013-06-20 11:48:52 +1000410struct drm_mode_cursor2 {
411 __u32 flags;
412 __u32 crtc_id;
413 __s32 x;
414 __s32 y;
415 __u32 width;
416 __u32 height;
417 /* driver specific handle */
418 __u32 handle;
419 __s32 hot_x;
420 __s32 hot_y;
421};
422
Dave Airlief453ba02008-11-07 14:05:41 -0800423struct drm_mode_crtc_lut {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100424 __u32 crtc_id;
425 __u32 gamma_size;
Dave Airlief453ba02008-11-07 14:05:41 -0800426
427 /* pointers to arrays */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100428 __u64 red;
429 __u64 green;
430 __u64 blue;
Dave Airlief453ba02008-11-07 14:05:41 -0800431};
432
Kristian Høgsbergd91d8a32009-11-17 12:43:55 -0500433#define DRM_MODE_PAGE_FLIP_EVENT 0x01
Keith Packard9bba0c42013-07-22 18:49:59 -0700434#define DRM_MODE_PAGE_FLIP_ASYNC 0x02
435#define DRM_MODE_PAGE_FLIP_FLAGS (DRM_MODE_PAGE_FLIP_EVENT|DRM_MODE_PAGE_FLIP_ASYNC)
Kristian Høgsbergd91d8a32009-11-17 12:43:55 -0500436
437/*
438 * Request a page flip on the specified crtc.
439 *
440 * This ioctl will ask KMS to schedule a page flip for the specified
441 * crtc. Once any pending rendering targeting the specified fb (as of
442 * ioctl time) has completed, the crtc will be reprogrammed to display
443 * that fb after the next vertical refresh. The ioctl returns
444 * immediately, but subsequent rendering to the current fb will block
445 * in the execbuffer ioctl until the page flip happens. If a page
446 * flip is already pending as the ioctl is called, EBUSY will be
447 * returned.
448 *
Keith Packard9bba0c42013-07-22 18:49:59 -0700449 * Flag DRM_MODE_PAGE_FLIP_EVENT requests that drm sends back a vblank
450 * event (see drm.h: struct drm_event_vblank) when the page flip is
451 * done. The user_data field passed in with this ioctl will be
452 * returned as the user_data field in the vblank event struct.
453 *
454 * Flag DRM_MODE_PAGE_FLIP_ASYNC requests that the flip happen
455 * 'as soon as possible', meaning that it not delay waiting for vblank.
456 * This may cause tearing on the screen.
Kristian Høgsbergd91d8a32009-11-17 12:43:55 -0500457 *
458 * The reserved field must be zero until we figure out something
459 * clever to use it for.
460 */
461
462struct drm_mode_crtc_page_flip {
463 __u32 crtc_id;
464 __u32 fb_id;
465 __u32 flags;
466 __u32 reserved;
467 __u64 user_data;
468};
469
Dave Airlieff72145b2011-02-07 12:16:14 +1000470/* create a dumb scanout buffer */
471struct drm_mode_create_dumb {
472 uint32_t height;
473 uint32_t width;
474 uint32_t bpp;
475 uint32_t flags;
476 /* handle, pitch, size will be returned */
477 uint32_t handle;
478 uint32_t pitch;
479 uint64_t size;
480};
481
482/* set up for mmap of a dumb scanout buffer */
483struct drm_mode_map_dumb {
484 /** Handle for the object being mapped. */
485 __u32 handle;
486 __u32 pad;
487 /**
488 * Fake offset to use for subsequent mmap call
489 *
490 * This is a fixed-size type for 32/64 compatibility.
491 */
492 __u64 offset;
493};
494
495struct drm_mode_destroy_dumb {
496 uint32_t handle;
497};
498
Dave Airlief453ba02008-11-07 14:05:41 -0800499#endif