blob: 8d06c9d8ff8b155c188de9fa4f393eb03054ae30 [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001/* SPDX-License-Identifier: GPL-2.0 */
Jeff Kirsher51dce242018-04-26 08:08:09 -07002/* Copyright(c) 1999 - 2018 Intel Corporation. */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003
4/* Linux PRO/1000 Ethernet Driver main header file */
5
6#ifndef _E1000_H_
7#define _E1000_H_
8
Jeff Kirsher86d70e52011-03-25 16:01:01 +00009#include <linux/bitops.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070010#include <linux/types.h>
11#include <linux/timer.h>
12#include <linux/workqueue.h>
13#include <linux/io.h>
14#include <linux/netdevice.h>
Bruce Alland8014db2009-11-20 23:24:48 +000015#include <linux/pci.h>
Bruce Allanfe46f582011-01-06 14:29:51 +000016#include <linux/crc32.h>
Jeff Kirsher86d70e52011-03-25 16:01:01 +000017#include <linux/if_vlan.h>
Richard Cochran74d23cc2014-12-21 19:46:56 +010018#include <linux/timecounter.h>
Bruce Allanb67e1912012-12-27 08:32:33 +000019#include <linux/net_tstamp.h>
Bruce Alland89777b2013-01-19 01:09:58 +000020#include <linux/ptp_clock_kernel.h>
21#include <linux/ptp_classify.h>
Bruce Allanc2ade1a2013-01-16 08:54:35 +000022#include <linux/mii.h>
Bruce Alland495bcb2013-03-20 07:23:11 +000023#include <linux/mdio.h>
Hao Chen6042d432021-09-17 14:16:54 +000024#include <linux/mutex.h>
David Ahern56840442015-05-12 09:36:59 -060025#include <linux/pm_qos.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070026#include "hw.h"
27
28struct e1000_info;
29
Jeff Kirsher44defeb2008-08-04 17:20:41 -070030#define e_dbg(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000031 netdev_dbg(hw->adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070032#define e_err(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000033 netdev_err(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070034#define e_info(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000035 netdev_info(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070036#define e_warn(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000037 netdev_warn(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070038#define e_notice(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000039 netdev_notice(adapter->netdev, format, ## arg)
Auke Kokbc7f75f2007-09-17 12:30:59 -070040
Martin Olsson98a17082009-04-22 18:21:29 +020041/* Interrupt modes, as used by the IntMode parameter */
Bruce Allan4662e822008-08-26 18:37:06 -070042#define E1000E_INT_MODE_LEGACY 0
43#define E1000E_INT_MODE_MSI 1
44#define E1000E_INT_MODE_MSIX 2
45
Bruce Allanad680762008-03-28 09:15:03 -070046/* Tx/Rx descriptor defines */
Auke Kokbc7f75f2007-09-17 12:30:59 -070047#define E1000_DEFAULT_TXD 256
48#define E1000_MAX_TXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070049#define E1000_MIN_TXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070050
51#define E1000_DEFAULT_RXD 256
52#define E1000_MAX_RXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070053#define E1000_MIN_RXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070054
Auke Kokde5b3072008-04-23 11:09:08 -070055#define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */
56#define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */
57
Auke Kokbc7f75f2007-09-17 12:30:59 -070058#define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */
59
60/* How many Tx Descriptors do we need to call netif_wake_queue ? */
61/* How many Rx Buffers do we bundle into one write to the hardware ? */
62#define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */
63
64#define AUTO_ALL_MODES 0
65#define E1000_EEPROM_APME 0x0400
66
67#define E1000_MNG_VLAN_NONE (-1)
68
Bruce Allan2adc55c2009-06-02 11:28:58 +000069#define DEFAULT_JUMBO 9234
70
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +000071/* Time to wait before putting the device into D3 if there's no link (in ms). */
72#define LINK_TIMEOUT 100
73
Bruce Allane921eb12012-11-28 09:28:37 +000074/* Count for polling __E1000_RESET condition every 10-20msec.
Bruce Allanbb9e44d2012-03-21 00:39:12 +000075 * Experimentation has shown the reset can take approximately 210msec.
76 */
77#define E1000_CHECK_RESET_COUNT 25
78
Yanir Lubetkinff9174292015-06-02 17:05:38 +030079#define PCICFG_DESC_RING_STATUS 0xe4
80#define FLUSH_DESC_REQUIRED 0x100
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +000081
Bruce Allane921eb12012-11-28 09:28:37 +000082/* in the case of WTHRESH, it appears at least the 82571/2 hardware
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +000083 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +000084 * WTHRESH=4, so a setting of 5 gives the most efficient bus
85 * utilization but to avoid possible Tx stalls, set it to 1
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +000086 */
87#define E1000_TXDCTL_DMA_BURST_ENABLE \
88 (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \
89 E1000_TXDCTL_COUNT_DESC | \
Jacob Keller18dd2392016-04-13 16:08:32 -070090 (1u << 16) | /* wthresh must be +1 more than desired */\
91 (1u << 8) | /* hthresh */ \
92 0x1f) /* pthresh */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +000093
94#define E1000_RXDCTL_DMA_BURST_ENABLE \
95 (0x01000000 | /* set descriptor granularity */ \
Jacob Keller18dd2392016-04-13 16:08:32 -070096 (4u << 16) | /* set writeback threshold */ \
97 (4u << 8) | /* set prefetch threshold */ \
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +000098 0x20) /* set hthresh */
99
Jacob Keller18dd2392016-04-13 16:08:32 -0700100#define E1000_TIDV_FPD BIT(31)
101#define E1000_RDTR_FPD BIT(31)
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000102
Auke Kokbc7f75f2007-09-17 12:30:59 -0700103enum e1000_boards {
104 board_82571,
105 board_82572,
106 board_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700107 board_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000108 board_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700109 board_80003es2lan,
110 board_ich8lan,
111 board_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700112 board_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000113 board_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000114 board_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000115 board_pch_lpt,
Sasha Neftin3a3173b2017-04-06 10:26:32 +0300116 board_pch_spt,
Sasha Neftin280db5d2021-09-22 09:54:49 +0300117 board_pch_cnp,
Sasha Neftin68defd52021-12-07 13:23:06 +0200118 board_pch_tgp,
119 board_pch_adp
Auke Kokbc7f75f2007-09-17 12:30:59 -0700120};
121
Auke Kokbc7f75f2007-09-17 12:30:59 -0700122struct e1000_ps_page {
123 struct page *page;
124 u64 dma; /* must be u64 - written to hw */
125};
126
Bruce Allane921eb12012-11-28 09:28:37 +0000127/* wrappers around a pointer to a socket buffer,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700128 * so a DMA handle can be stored along with the buffer
129 */
130struct e1000_buffer {
131 dma_addr_t dma;
132 struct sk_buff *skb;
133 union {
Bruce Allanad680762008-03-28 09:15:03 -0700134 /* Tx */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700135 struct {
136 unsigned long time_stamp;
137 u16 length;
138 u16 next_to_watch;
Tom Herbert9ed318d2010-05-05 14:02:27 +0000139 unsigned int segs;
140 unsigned int bytecount;
Alexander Duyck03b13202009-12-02 16:45:31 +0000141 u16 mapped_as_page;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700142 };
Bruce Allanad680762008-03-28 09:15:03 -0700143 /* Rx */
Alexander Duyck03b13202009-12-02 16:45:31 +0000144 struct {
145 /* arrays of page information for packet split */
146 struct e1000_ps_page *ps_pages;
147 struct page *page;
148 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700149 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700150};
151
152struct e1000_ring {
Bruce Allan55aa6982011-12-16 00:45:45 +0000153 struct e1000_adapter *adapter; /* back pointer to adapter */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700154 void *desc; /* pointer to ring memory */
155 dma_addr_t dma; /* phys address of ring */
156 unsigned int size; /* length of ring in bytes */
157 unsigned int count; /* number of desc. in ring */
158
159 u16 next_to_use;
160 u16 next_to_clean;
161
Bruce Allanc5083cf2011-12-16 00:45:40 +0000162 void __iomem *head;
163 void __iomem *tail;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700164
165 /* array of buffer information structs */
166 struct e1000_buffer *buffer_info;
167
Bruce Allan4662e822008-08-26 18:37:06 -0700168 char name[IFNAMSIZ + 5];
169 u32 ims_val;
170 u32 itr_val;
Bruce Allanc5083cf2011-12-16 00:45:40 +0000171 void __iomem *itr_register;
Bruce Allan4662e822008-08-26 18:37:06 -0700172 int set_itr;
173
Auke Kokbc7f75f2007-09-17 12:30:59 -0700174 struct sk_buff *rx_skb_top;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700175};
176
Bruce Allan7c257692008-04-23 11:09:00 -0700177/* PHY register snapshot values */
178struct e1000_phy_regs {
179 u16 bmcr; /* basic mode control register */
180 u16 bmsr; /* basic mode status register */
181 u16 advertise; /* auto-negotiation advertisement */
182 u16 lpa; /* link partner ability register */
183 u16 expansion; /* auto-negotiation expansion reg */
184 u16 ctrl1000; /* 1000BASE-T control register */
185 u16 stat1000; /* 1000BASE-T status register */
186 u16 estatus; /* extended status register */
187};
188
Auke Kokbc7f75f2007-09-17 12:30:59 -0700189/* board specific private data structure */
190struct e1000_adapter {
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -0800191 struct timer_list watchdog_timer;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700192 struct timer_list phy_info_timer;
193 struct timer_list blink_timer;
194
195 struct work_struct reset_task;
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -0800196 struct work_struct watchdog_task;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700197
198 const struct e1000_info *ei;
199
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000200 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700201 u32 bd_number;
202 u32 rx_buffer_len;
203 u16 mng_vlan_id;
204 u16 link_speed;
205 u16 link_duplex;
Bruce Allan84527592008-11-21 17:00:22 -0800206 u16 eeprom_vers;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700207
Auke Kokbc7f75f2007-09-17 12:30:59 -0700208 /* track device up/down/testing state */
209 unsigned long state;
210
211 /* Interrupt Throttle Rate */
212 u32 itr;
213 u32 itr_setting;
214 u16 tx_itr;
215 u16 rx_itr;
216
Bruce Allan33550ce2013-02-20 04:06:16 +0000217 /* Tx - one ring per active queue */
218 struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
Bruce Alland821a4c2012-08-24 20:38:11 +0000219 u32 tx_fifo_limit;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700220
221 struct napi_struct napi;
222
Bruce Allan94fb8482013-01-23 09:00:03 +0000223 unsigned int uncorr_errors; /* uncorrectable ECC errors */
224 unsigned int corr_errors; /* correctable ECC errors */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700225 unsigned int restart_queue;
226 u32 txd_cmd;
227
228 bool detect_tx_hung;
Jeff Kirsher09357b02011-11-18 14:25:00 +0000229 bool tx_hang_recheck;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700230 u8 tx_timeout_factor;
231
232 u32 tx_int_delay;
233 u32 tx_abs_int_delay;
234
235 unsigned int total_tx_bytes;
236 unsigned int total_tx_packets;
237 unsigned int total_rx_bytes;
238 unsigned int total_rx_packets;
239
Bruce Allanad680762008-03-28 09:15:03 -0700240 /* Tx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700241 u64 tpt_old;
242 u64 colc_old;
Bruce Allan7c257692008-04-23 11:09:00 -0700243 u32 gotc;
244 u64 gotc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700245 u32 tx_timeout_count;
246 u32 tx_fifo_head;
247 u32 tx_head_addr;
248 u32 tx_fifo_size;
249 u32 tx_dma_failed;
Jakub Kicinski59c871c2014-03-15 14:55:00 +0000250 u32 tx_hwtstamp_timeouts;
Jacob Kellercff57142017-05-03 10:28:57 -0700251 u32 tx_hwtstamp_skipped;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700252
Bruce Allane921eb12012-11-28 09:28:37 +0000253 /* Rx */
David Ertmanb56083e2014-04-07 23:11:09 +0000254 bool (*clean_rx)(struct e1000_ring *ring, int *work_done,
255 int work_to_do) ____cacheline_aligned_in_smp;
256 void (*alloc_rx_buf)(struct e1000_ring *ring, int cleaned_count,
257 gfp_t gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700258 struct e1000_ring *rx_ring;
259
260 u32 rx_int_delay;
261 u32 rx_abs_int_delay;
262
Bruce Allanad680762008-03-28 09:15:03 -0700263 /* Rx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700264 u64 hw_csum_err;
265 u64 hw_csum_good;
266 u64 rx_hdr_split;
Bruce Allan7c257692008-04-23 11:09:00 -0700267 u32 gorc;
268 u64 gorc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700269 u32 alloc_rx_buff_failed;
270 u32 rx_dma_failed;
Bruce Allanb67e1912012-12-27 08:32:33 +0000271 u32 rx_hwtstamp_cleared;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700272
273 unsigned int rx_ps_pages;
274 u16 rx_ps_bsize0;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700275 u32 max_frame_size;
276 u32 min_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700277
278 /* OS defined structs */
279 struct net_device *netdev;
280 struct pci_dev *pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700281
282 /* structs defined in e1000_hw.h */
283 struct e1000_hw hw;
284
Bruce Allan9d570882013-01-04 10:06:03 +0000285 spinlock_t stats64_lock; /* protects statistics counters */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700286 struct e1000_hw_stats stats;
287 struct e1000_phy_info phy_info;
288 struct e1000_phy_stats phy_stats;
289
Bruce Allan7c257692008-04-23 11:09:00 -0700290 /* Snapshot of PHY registers */
291 struct e1000_phy_regs phy_regs;
292
Auke Kokbc7f75f2007-09-17 12:30:59 -0700293 struct e1000_ring test_tx_ring;
294 struct e1000_ring test_rx_ring;
295 u32 test_icr;
296
297 u32 msg_enable;
Jeff Kirsher8e86acd2010-08-02 14:27:23 +0000298 unsigned int num_vectors;
Bruce Allan4662e822008-08-26 18:37:06 -0700299 struct msix_entry *msix_entries;
300 int int_mode;
301 u32 eiac_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700302
303 u32 eeprom_wol;
304 u32 wol;
305 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000306 u32 max_hw_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700307
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700308 bool fc_autoneg;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700309
Auke Kokbc7f75f2007-09-17 12:30:59 -0700310 unsigned int flags;
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000311 unsigned int flags2;
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -0700312 struct work_struct downshift_task;
313 struct work_struct update_phy_task;
Bruce Allan41cec6f2009-11-20 23:28:56 +0000314 struct work_struct print_hang_task;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +0000315
Carolyn Wybornyff10e132010-10-28 00:59:53 +0000316 int phy_hang_count;
Bruce Allan55aa6982011-12-16 00:45:45 +0000317
318 u16 tx_ring_count;
319 u16 rx_ring_count;
Bruce Allanb67e1912012-12-27 08:32:33 +0000320
321 struct hwtstamp_config hwtstamp_config;
322 struct delayed_work systim_overflow_work;
323 struct sk_buff *tx_hwtstamp_skb;
Jakub Kicinski59c871c2014-03-15 14:55:00 +0000324 unsigned long tx_hwtstamp_start;
Bruce Allanb67e1912012-12-27 08:32:33 +0000325 struct work_struct tx_hwtstamp_work;
326 spinlock_t systim_lock; /* protects SYSTIML/H regsters */
327 struct cyclecounter cc;
328 struct timecounter tc;
Bruce Alland89777b2013-01-19 01:09:58 +0000329 struct ptp_clock *ptp_clock;
330 struct ptp_clock_info ptp_clock_info;
Thomas Grafe2c65442015-04-10 15:52:37 +0200331 struct pm_qos_request pm_qos_req;
Jacob Kelleraa524b62016-04-20 11:36:42 -0700332 s32 ptp_delta;
Bruce Alland495bcb2013-03-20 07:23:11 +0000333
334 u16 eee_advert;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700335};
336
337struct e1000_info {
338 enum e1000_mac_type mac;
339 unsigned int flags;
Bruce Allan6f461f62010-04-27 03:33:04 +0000340 unsigned int flags2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700341 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000342 u32 max_hw_frame_size;
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700343 s32 (*get_variants)(struct e1000_adapter *);
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000344 const struct e1000_mac_operations *mac_ops;
345 const struct e1000_phy_operations *phy_ops;
346 const struct e1000_nvm_operations *nvm_ops;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700347};
348
Bruce Alland89777b2013-01-19 01:09:58 +0000349s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);
350
Bruce Allanb67e1912012-12-27 08:32:33 +0000351/* The system time is maintained by a 64-bit counter comprised of the 32-bit
352 * SYSTIMH and SYSTIML registers. How the counter increments (and therefore
353 * its resolution) is based on the contents of the TIMINCA register - it
354 * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
355 * For the best accuracy, the incperiod should be as small as possible. The
356 * incvalue is scaled by a factor as large as possible (while still fitting
357 * in bits 23:0) so that relatively small clock corrections can be made.
358 *
359 * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
360 * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
361 * bits to count nanoseconds leaving the rest for fractional nonseconds.
362 */
Sasha Neftin68fe1d52017-04-06 10:27:03 +0300363#define INCVALUE_96MHZ 125
364#define INCVALUE_SHIFT_96MHZ 17
365#define INCPERIOD_SHIFT_96MHZ 2
366#define INCPERIOD_96MHZ (12 >> INCPERIOD_SHIFT_96MHZ)
Bruce Allanb67e1912012-12-27 08:32:33 +0000367
Sasha Neftin68fe1d52017-04-06 10:27:03 +0300368#define INCVALUE_25MHZ 40
369#define INCVALUE_SHIFT_25MHZ 18
370#define INCPERIOD_25MHZ 1
Bruce Allanb67e1912012-12-27 08:32:33 +0000371
Sasha Neftin68fe1d52017-04-06 10:27:03 +0300372#define INCVALUE_24MHZ 125
373#define INCVALUE_SHIFT_24MHZ 14
374#define INCPERIOD_24MHZ 3
375
376#define INCVALUE_38400KHZ 26
377#define INCVALUE_SHIFT_38400KHZ 19
378#define INCPERIOD_38400KHZ 1
Yanir Lubetkin83129b32015-06-02 17:05:45 +0300379
Bruce Allanb67e1912012-12-27 08:32:33 +0000380/* Another drawback of scaling the incvalue by a large factor is the
381 * 64-bit SYSTIM register overflows more quickly. This is dealt with
382 * by simply reading the clock before it overflows.
383 *
384 * Clock ns bits Overflows after
385 * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~
386 * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
387 * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours
388 */
389#define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4)
Todd Fujinaka5e7ff972014-05-03 06:41:37 +0000390#define E1000_MAX_82574_SYSTIM_REREADS 50
391#define E1000_82574_SYSTIM_EPSILON (1ULL << 35ULL)
Bruce Allanb67e1912012-12-27 08:32:33 +0000392
Auke Kokbc7f75f2007-09-17 12:30:59 -0700393/* hardware capability, feature, and workaround flags */
Jacob Keller18dd2392016-04-13 16:08:32 -0700394#define FLAG_HAS_AMT BIT(0)
395#define FLAG_HAS_FLASH BIT(1)
396#define FLAG_HAS_HW_VLAN_FILTER BIT(2)
397#define FLAG_HAS_WOL BIT(3)
398/* reserved BIT(4) */
399#define FLAG_HAS_CTRLEXT_ON_LOAD BIT(5)
400#define FLAG_HAS_SWSM_ON_LOAD BIT(6)
401#define FLAG_HAS_JUMBO_FRAMES BIT(7)
402#define FLAG_READ_ONLY_NVM BIT(8)
403#define FLAG_IS_ICH BIT(9)
404#define FLAG_HAS_MSIX BIT(10)
405#define FLAG_HAS_SMART_POWER_DOWN BIT(11)
406#define FLAG_IS_QUAD_PORT_A BIT(12)
407#define FLAG_IS_QUAD_PORT BIT(13)
408#define FLAG_HAS_HW_TIMESTAMP BIT(14)
409#define FLAG_APME_IN_WUC BIT(15)
410#define FLAG_APME_IN_CTRL3 BIT(16)
411#define FLAG_APME_CHECK_PORT_B BIT(17)
412#define FLAG_DISABLE_FC_PAUSE_TIME BIT(18)
413#define FLAG_NO_WAKE_UCAST BIT(19)
414#define FLAG_MNG_PT_ENABLED BIT(20)
415#define FLAG_RESET_OVERWRITES_LAA BIT(21)
416#define FLAG_TARC_SPEED_MODE_BIT BIT(22)
417#define FLAG_TARC_SET_BIT_ZERO BIT(23)
418#define FLAG_RX_NEEDS_RESTART BIT(24)
419#define FLAG_LSC_GIG_SPEED_DROP BIT(25)
420#define FLAG_SMART_POWER_DOWN BIT(26)
421#define FLAG_MSI_ENABLED BIT(27)
422/* reserved BIT(28) */
423#define FLAG_TSO_FORCE BIT(29)
424#define FLAG_RESTART_NOW BIT(30)
425#define FLAG_MSI_TEST_FAILED BIT(31)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700426
Jacob Keller18dd2392016-04-13 16:08:32 -0700427#define FLAG2_CRC_STRIPPING BIT(0)
428#define FLAG2_HAS_PHY_WAKEUP BIT(1)
429#define FLAG2_IS_DISCARDING BIT(2)
430#define FLAG2_DISABLE_ASPM_L1 BIT(3)
431#define FLAG2_HAS_PHY_STATS BIT(4)
432#define FLAG2_HAS_EEE BIT(5)
433#define FLAG2_DMA_BURST BIT(6)
434#define FLAG2_DISABLE_ASPM_L0S BIT(7)
435#define FLAG2_DISABLE_AIM BIT(8)
436#define FLAG2_CHECK_PHY_HANG BIT(9)
437#define FLAG2_NO_DISABLE_RX BIT(10)
438#define FLAG2_PCIM2PCI_ARBITER_WA BIT(11)
439#define FLAG2_DFLT_CRC_STRIPPING BIT(12)
440#define FLAG2_CHECK_RX_HWTSTAMP BIT(13)
Jarod Wilson0be5b962016-07-26 14:25:34 -0400441#define FLAG2_CHECK_SYSTIM_OVERFLOW BIT(14)
Mario Limonciello3c98cbf2020-12-14 13:29:35 -0600442#define FLAG2_ENABLE_S0IX_FLOWS BIT(15)
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000443
Auke Kokbc7f75f2007-09-17 12:30:59 -0700444#define E1000_RX_DESC_PS(R, i) \
445 (&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
Bruce Allan5f450212011-07-22 06:21:46 +0000446#define E1000_RX_DESC_EXT(R, i) \
447 (&(((union e1000_rx_desc_extended *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700448#define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700449#define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
450#define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc)
451
452enum e1000_state_t {
453 __E1000_TESTING,
454 __E1000_RESETTING,
Bruce Allana90b4122011-10-07 03:50:38 +0000455 __E1000_ACCESS_SHARED_RESOURCE,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700456 __E1000_DOWN
457};
458
459enum latency_range {
460 lowest_latency = 0,
461 low_latency = 1,
462 bulk_latency = 2,
463 latency_invalid = 255
464};
465
466extern char e1000e_driver_name[];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700467
Joe Perches5ccc9212013-09-23 11:37:59 -0700468void e1000e_check_options(struct e1000_adapter *adapter);
469void e1000e_set_ethtool_ops(struct net_device *netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700470
Stefan Assmannd5ea45d2016-02-03 09:20:52 +0100471int e1000e_open(struct net_device *netdev);
472int e1000e_close(struct net_device *netdev);
Alexander Duyck386164d2015-10-27 16:59:31 -0700473void e1000e_up(struct e1000_adapter *adapter);
David Ertman28002092014-02-14 07:16:41 +0000474void e1000e_down(struct e1000_adapter *adapter, bool reset);
Joe Perches5ccc9212013-09-23 11:37:59 -0700475void e1000e_reinit_locked(struct e1000_adapter *adapter);
476void e1000e_reset(struct e1000_adapter *adapter);
477void e1000e_power_up_phy(struct e1000_adapter *adapter);
478int e1000e_setup_rx_resources(struct e1000_ring *ring);
479int e1000e_setup_tx_resources(struct e1000_ring *ring);
480void e1000e_free_rx_resources(struct e1000_ring *ring);
481void e1000e_free_tx_resources(struct e1000_ring *ring);
stephen hemmingerbc1f4472017-01-06 19:12:52 -0800482void e1000e_get_stats64(struct net_device *netdev,
483 struct rtnl_link_stats64 *stats);
Joe Perches5ccc9212013-09-23 11:37:59 -0700484void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
485void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
486void e1000e_get_hw_control(struct e1000_adapter *adapter);
487void e1000e_release_hw_control(struct e1000_adapter *adapter);
488void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700489
490extern unsigned int copybreak;
491
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000492extern const struct e1000_info e1000_82571_info;
493extern const struct e1000_info e1000_82572_info;
494extern const struct e1000_info e1000_82573_info;
495extern const struct e1000_info e1000_82574_info;
496extern const struct e1000_info e1000_82583_info;
497extern const struct e1000_info e1000_ich8_info;
498extern const struct e1000_info e1000_ich9_info;
499extern const struct e1000_info e1000_ich10_info;
500extern const struct e1000_info e1000_pch_info;
501extern const struct e1000_info e1000_pch2_info;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000502extern const struct e1000_info e1000_pch_lpt_info;
David Ertman79849eb2015-02-10 09:10:43 +0000503extern const struct e1000_info e1000_pch_spt_info;
Sasha Neftin3a3173b2017-04-06 10:26:32 +0300504extern const struct e1000_info e1000_pch_cnp_info;
Sasha Neftin280db5d2021-09-22 09:54:49 +0300505extern const struct e1000_info e1000_pch_tgp_info;
Sasha Neftin68defd52021-12-07 13:23:06 +0200506extern const struct e1000_info e1000_pch_adp_info;
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000507extern const struct e1000_info e1000_es2_info;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700508
Joe Perches5ccc9212013-09-23 11:37:59 -0700509void e1000e_ptp_init(struct e1000_adapter *adapter);
510void e1000e_ptp_remove(struct e1000_adapter *adapter);
Bruce Allan0be84012009-12-02 17:03:18 +0000511
Miroslav Lichvar98942d72018-11-09 11:14:46 +0100512u64 e1000e_read_systim(struct e1000_adapter *adapter,
513 struct ptp_system_timestamp *sts);
514
Auke Kokbc7f75f2007-09-17 12:30:59 -0700515static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
516{
Bruce Allan94d81862009-11-20 23:25:26 +0000517 return hw->phy.ops.reset(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700518}
519
Auke Kokbc7f75f2007-09-17 12:30:59 -0700520static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
521{
Bruce Allan94d81862009-11-20 23:25:26 +0000522 return hw->phy.ops.read_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700523}
524
Bruce Allanf1430d62012-04-14 04:21:52 +0000525static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
526{
527 return hw->phy.ops.read_reg_locked(hw, offset, data);
528}
529
Auke Kokbc7f75f2007-09-17 12:30:59 -0700530static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
531{
Bruce Allan94d81862009-11-20 23:25:26 +0000532 return hw->phy.ops.write_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700533}
534
Bruce Allanf1430d62012-04-14 04:21:52 +0000535static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
536{
537 return hw->phy.ops.write_reg_locked(hw, offset, data);
538}
539
Joe Perches5ccc9212013-09-23 11:37:59 -0700540void e1000e_reload_nvm_generic(struct e1000_hw *hw);
Bruce Allan608f8a02010-01-13 02:04:58 +0000541
542static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
543{
544 if (hw->mac.ops.read_mac_addr)
545 return hw->mac.ops.read_mac_addr(hw);
546
547 return e1000_read_mac_addr_generic(hw);
548}
Auke Kokbc7f75f2007-09-17 12:30:59 -0700549
550static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
551{
Bruce Allan94d81862009-11-20 23:25:26 +0000552 return hw->nvm.ops.validate(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700553}
554
555static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
556{
Bruce Allan94d81862009-11-20 23:25:26 +0000557 return hw->nvm.ops.update(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700558}
559
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000560static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
561 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700562{
Bruce Allan94d81862009-11-20 23:25:26 +0000563 return hw->nvm.ops.read(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700564}
565
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000566static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
567 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700568{
Bruce Allan94d81862009-11-20 23:25:26 +0000569 return hw->nvm.ops.write(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700570}
571
572static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
573{
Bruce Allan94d81862009-11-20 23:25:26 +0000574 return hw->phy.ops.get_info(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700575}
576
Auke Kokbc7f75f2007-09-17 12:30:59 -0700577static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
578{
579 return readl(hw->hw_addr + reg);
580}
581
Bruce Allanbdc125f2012-03-20 03:47:52 +0000582#define er32(reg) __er32(hw, E1000_##reg)
583
Andi Kleenc6f31482014-05-20 08:22:45 +0000584void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700585
Bruce Allanbdc125f2012-03-20 03:47:52 +0000586#define ew32(reg, val) __ew32(hw, E1000_##reg, (val))
587
588#define e1e_flush() er32(STATUS)
589
590#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
591 (__ew32((a), (reg + ((offset) << 2)), (value)))
592
593#define E1000_READ_REG_ARRAY(a, reg, offset) \
594 (readl((a)->hw_addr + reg + ((offset) << 2)))
595
Auke Kokbc7f75f2007-09-17 12:30:59 -0700596#endif /* _E1000_H_ */