Jeff Kirsher | ae06c70 | 2018-03-22 10:08:48 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Jeff Kirsher | 51dce24 | 2018-04-26 08:08:09 -0700 | [diff] [blame] | 2 | /* Copyright(c) 1999 - 2018 Intel Corporation. */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3 | |
| 4 | /* Linux PRO/1000 Ethernet Driver main header file */ |
| 5 | |
| 6 | #ifndef _E1000_H_ |
| 7 | #define _E1000_H_ |
| 8 | |
Jeff Kirsher | 86d70e5 | 2011-03-25 16:01:01 +0000 | [diff] [blame] | 9 | #include <linux/bitops.h> |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 10 | #include <linux/types.h> |
| 11 | #include <linux/timer.h> |
| 12 | #include <linux/workqueue.h> |
| 13 | #include <linux/io.h> |
| 14 | #include <linux/netdevice.h> |
Bruce Allan | d8014db | 2009-11-20 23:24:48 +0000 | [diff] [blame] | 15 | #include <linux/pci.h> |
Bruce Allan | fe46f58 | 2011-01-06 14:29:51 +0000 | [diff] [blame] | 16 | #include <linux/crc32.h> |
Jeff Kirsher | 86d70e5 | 2011-03-25 16:01:01 +0000 | [diff] [blame] | 17 | #include <linux/if_vlan.h> |
Richard Cochran | 74d23cc | 2014-12-21 19:46:56 +0100 | [diff] [blame] | 18 | #include <linux/timecounter.h> |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 19 | #include <linux/net_tstamp.h> |
Bruce Allan | d89777b | 2013-01-19 01:09:58 +0000 | [diff] [blame] | 20 | #include <linux/ptp_clock_kernel.h> |
| 21 | #include <linux/ptp_classify.h> |
Bruce Allan | c2ade1a | 2013-01-16 08:54:35 +0000 | [diff] [blame] | 22 | #include <linux/mii.h> |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 23 | #include <linux/mdio.h> |
Hao Chen | 6042d43 | 2021-09-17 14:16:54 +0000 | [diff] [blame] | 24 | #include <linux/mutex.h> |
David Ahern | 5684044 | 2015-05-12 09:36:59 -0600 | [diff] [blame] | 25 | #include <linux/pm_qos.h> |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 26 | #include "hw.h" |
| 27 | |
| 28 | struct e1000_info; |
| 29 | |
Jeff Kirsher | 44defeb | 2008-08-04 17:20:41 -0700 | [diff] [blame] | 30 | #define e_dbg(format, arg...) \ |
Bruce Allan | 8544b9f | 2010-03-24 12:55:30 +0000 | [diff] [blame] | 31 | netdev_dbg(hw->adapter->netdev, format, ## arg) |
Jeff Kirsher | 44defeb | 2008-08-04 17:20:41 -0700 | [diff] [blame] | 32 | #define e_err(format, arg...) \ |
Bruce Allan | 8544b9f | 2010-03-24 12:55:30 +0000 | [diff] [blame] | 33 | netdev_err(adapter->netdev, format, ## arg) |
Jeff Kirsher | 44defeb | 2008-08-04 17:20:41 -0700 | [diff] [blame] | 34 | #define e_info(format, arg...) \ |
Bruce Allan | 8544b9f | 2010-03-24 12:55:30 +0000 | [diff] [blame] | 35 | netdev_info(adapter->netdev, format, ## arg) |
Jeff Kirsher | 44defeb | 2008-08-04 17:20:41 -0700 | [diff] [blame] | 36 | #define e_warn(format, arg...) \ |
Bruce Allan | 8544b9f | 2010-03-24 12:55:30 +0000 | [diff] [blame] | 37 | netdev_warn(adapter->netdev, format, ## arg) |
Jeff Kirsher | 44defeb | 2008-08-04 17:20:41 -0700 | [diff] [blame] | 38 | #define e_notice(format, arg...) \ |
Bruce Allan | 8544b9f | 2010-03-24 12:55:30 +0000 | [diff] [blame] | 39 | netdev_notice(adapter->netdev, format, ## arg) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 40 | |
Martin Olsson | 98a1708 | 2009-04-22 18:21:29 +0200 | [diff] [blame] | 41 | /* Interrupt modes, as used by the IntMode parameter */ |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 42 | #define E1000E_INT_MODE_LEGACY 0 |
| 43 | #define E1000E_INT_MODE_MSI 1 |
| 44 | #define E1000E_INT_MODE_MSIX 2 |
| 45 | |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 46 | /* Tx/Rx descriptor defines */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 47 | #define E1000_DEFAULT_TXD 256 |
| 48 | #define E1000_MAX_TXD 4096 |
Auke Kok | 7b1be19 | 2008-04-23 11:09:19 -0700 | [diff] [blame] | 49 | #define E1000_MIN_TXD 64 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 50 | |
| 51 | #define E1000_DEFAULT_RXD 256 |
| 52 | #define E1000_MAX_RXD 4096 |
Auke Kok | 7b1be19 | 2008-04-23 11:09:19 -0700 | [diff] [blame] | 53 | #define E1000_MIN_RXD 64 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 54 | |
Auke Kok | de5b307 | 2008-04-23 11:09:08 -0700 | [diff] [blame] | 55 | #define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */ |
| 56 | #define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */ |
| 57 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 58 | #define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */ |
| 59 | |
| 60 | /* How many Tx Descriptors do we need to call netif_wake_queue ? */ |
| 61 | /* How many Rx Buffers do we bundle into one write to the hardware ? */ |
| 62 | #define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */ |
| 63 | |
| 64 | #define AUTO_ALL_MODES 0 |
| 65 | #define E1000_EEPROM_APME 0x0400 |
| 66 | |
| 67 | #define E1000_MNG_VLAN_NONE (-1) |
| 68 | |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 69 | #define DEFAULT_JUMBO 9234 |
| 70 | |
Rafael J. Wysocki | 23606cf | 2010-03-14 14:35:17 +0000 | [diff] [blame] | 71 | /* Time to wait before putting the device into D3 if there's no link (in ms). */ |
| 72 | #define LINK_TIMEOUT 100 |
| 73 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 74 | /* Count for polling __E1000_RESET condition every 10-20msec. |
Bruce Allan | bb9e44d | 2012-03-21 00:39:12 +0000 | [diff] [blame] | 75 | * Experimentation has shown the reset can take approximately 210msec. |
| 76 | */ |
| 77 | #define E1000_CHECK_RESET_COUNT 25 |
| 78 | |
Yanir Lubetkin | ff917429 | 2015-06-02 17:05:38 +0300 | [diff] [blame] | 79 | #define PCICFG_DESC_RING_STATUS 0xe4 |
| 80 | #define FLUSH_DESC_REQUIRED 0x100 |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 81 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 82 | /* in the case of WTHRESH, it appears at least the 82571/2 hardware |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 83 | * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when |
Hiroaki SHIMODA | 8edc0e6 | 2012-10-10 15:34:20 +0000 | [diff] [blame] | 84 | * WTHRESH=4, so a setting of 5 gives the most efficient bus |
| 85 | * utilization but to avoid possible Tx stalls, set it to 1 |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 86 | */ |
| 87 | #define E1000_TXDCTL_DMA_BURST_ENABLE \ |
| 88 | (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \ |
| 89 | E1000_TXDCTL_COUNT_DESC | \ |
Jacob Keller | 18dd239 | 2016-04-13 16:08:32 -0700 | [diff] [blame] | 90 | (1u << 16) | /* wthresh must be +1 more than desired */\ |
| 91 | (1u << 8) | /* hthresh */ \ |
| 92 | 0x1f) /* pthresh */ |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 93 | |
| 94 | #define E1000_RXDCTL_DMA_BURST_ENABLE \ |
| 95 | (0x01000000 | /* set descriptor granularity */ \ |
Jacob Keller | 18dd239 | 2016-04-13 16:08:32 -0700 | [diff] [blame] | 96 | (4u << 16) | /* set writeback threshold */ \ |
| 97 | (4u << 8) | /* set prefetch threshold */ \ |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 98 | 0x20) /* set hthresh */ |
| 99 | |
Jacob Keller | 18dd239 | 2016-04-13 16:08:32 -0700 | [diff] [blame] | 100 | #define E1000_TIDV_FPD BIT(31) |
| 101 | #define E1000_RDTR_FPD BIT(31) |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 102 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 103 | enum e1000_boards { |
| 104 | board_82571, |
| 105 | board_82572, |
| 106 | board_82573, |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 107 | board_82574, |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 108 | board_82583, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 109 | board_80003es2lan, |
| 110 | board_ich8lan, |
| 111 | board_ich9lan, |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 112 | board_ich10lan, |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 113 | board_pchlan, |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 114 | board_pch2lan, |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 115 | board_pch_lpt, |
Sasha Neftin | 3a3173b | 2017-04-06 10:26:32 +0300 | [diff] [blame] | 116 | board_pch_spt, |
Sasha Neftin | 280db5d | 2021-09-22 09:54:49 +0300 | [diff] [blame] | 117 | board_pch_cnp, |
Sasha Neftin | 68defd5 | 2021-12-07 13:23:06 +0200 | [diff] [blame] | 118 | board_pch_tgp, |
| 119 | board_pch_adp |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 120 | }; |
| 121 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 122 | struct e1000_ps_page { |
| 123 | struct page *page; |
| 124 | u64 dma; /* must be u64 - written to hw */ |
| 125 | }; |
| 126 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 127 | /* wrappers around a pointer to a socket buffer, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 128 | * so a DMA handle can be stored along with the buffer |
| 129 | */ |
| 130 | struct e1000_buffer { |
| 131 | dma_addr_t dma; |
| 132 | struct sk_buff *skb; |
| 133 | union { |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 134 | /* Tx */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 135 | struct { |
| 136 | unsigned long time_stamp; |
| 137 | u16 length; |
| 138 | u16 next_to_watch; |
Tom Herbert | 9ed318d | 2010-05-05 14:02:27 +0000 | [diff] [blame] | 139 | unsigned int segs; |
| 140 | unsigned int bytecount; |
Alexander Duyck | 03b1320 | 2009-12-02 16:45:31 +0000 | [diff] [blame] | 141 | u16 mapped_as_page; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 142 | }; |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 143 | /* Rx */ |
Alexander Duyck | 03b1320 | 2009-12-02 16:45:31 +0000 | [diff] [blame] | 144 | struct { |
| 145 | /* arrays of page information for packet split */ |
| 146 | struct e1000_ps_page *ps_pages; |
| 147 | struct page *page; |
| 148 | }; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 149 | }; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 150 | }; |
| 151 | |
| 152 | struct e1000_ring { |
Bruce Allan | 55aa698 | 2011-12-16 00:45:45 +0000 | [diff] [blame] | 153 | struct e1000_adapter *adapter; /* back pointer to adapter */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 154 | void *desc; /* pointer to ring memory */ |
| 155 | dma_addr_t dma; /* phys address of ring */ |
| 156 | unsigned int size; /* length of ring in bytes */ |
| 157 | unsigned int count; /* number of desc. in ring */ |
| 158 | |
| 159 | u16 next_to_use; |
| 160 | u16 next_to_clean; |
| 161 | |
Bruce Allan | c5083cf | 2011-12-16 00:45:40 +0000 | [diff] [blame] | 162 | void __iomem *head; |
| 163 | void __iomem *tail; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 164 | |
| 165 | /* array of buffer information structs */ |
| 166 | struct e1000_buffer *buffer_info; |
| 167 | |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 168 | char name[IFNAMSIZ + 5]; |
| 169 | u32 ims_val; |
| 170 | u32 itr_val; |
Bruce Allan | c5083cf | 2011-12-16 00:45:40 +0000 | [diff] [blame] | 171 | void __iomem *itr_register; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 172 | int set_itr; |
| 173 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 174 | struct sk_buff *rx_skb_top; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 175 | }; |
| 176 | |
Bruce Allan | 7c25769 | 2008-04-23 11:09:00 -0700 | [diff] [blame] | 177 | /* PHY register snapshot values */ |
| 178 | struct e1000_phy_regs { |
| 179 | u16 bmcr; /* basic mode control register */ |
| 180 | u16 bmsr; /* basic mode status register */ |
| 181 | u16 advertise; /* auto-negotiation advertisement */ |
| 182 | u16 lpa; /* link partner ability register */ |
| 183 | u16 expansion; /* auto-negotiation expansion reg */ |
| 184 | u16 ctrl1000; /* 1000BASE-T control register */ |
| 185 | u16 stat1000; /* 1000BASE-T status register */ |
| 186 | u16 estatus; /* extended status register */ |
| 187 | }; |
| 188 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 189 | /* board specific private data structure */ |
| 190 | struct e1000_adapter { |
Jeff Kirsher | d5ad7a6 | 2020-01-04 23:29:22 -0800 | [diff] [blame] | 191 | struct timer_list watchdog_timer; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 192 | struct timer_list phy_info_timer; |
| 193 | struct timer_list blink_timer; |
| 194 | |
| 195 | struct work_struct reset_task; |
Jeff Kirsher | d5ad7a6 | 2020-01-04 23:29:22 -0800 | [diff] [blame] | 196 | struct work_struct watchdog_task; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 197 | |
| 198 | const struct e1000_info *ei; |
| 199 | |
Jeff Kirsher | 86d70e5 | 2011-03-25 16:01:01 +0000 | [diff] [blame] | 200 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 201 | u32 bd_number; |
| 202 | u32 rx_buffer_len; |
| 203 | u16 mng_vlan_id; |
| 204 | u16 link_speed; |
| 205 | u16 link_duplex; |
Bruce Allan | 8452759 | 2008-11-21 17:00:22 -0800 | [diff] [blame] | 206 | u16 eeprom_vers; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 207 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 208 | /* track device up/down/testing state */ |
| 209 | unsigned long state; |
| 210 | |
| 211 | /* Interrupt Throttle Rate */ |
| 212 | u32 itr; |
| 213 | u32 itr_setting; |
| 214 | u16 tx_itr; |
| 215 | u16 rx_itr; |
| 216 | |
Bruce Allan | 33550ce | 2013-02-20 04:06:16 +0000 | [diff] [blame] | 217 | /* Tx - one ring per active queue */ |
| 218 | struct e1000_ring *tx_ring ____cacheline_aligned_in_smp; |
Bruce Allan | d821a4c | 2012-08-24 20:38:11 +0000 | [diff] [blame] | 219 | u32 tx_fifo_limit; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 220 | |
| 221 | struct napi_struct napi; |
| 222 | |
Bruce Allan | 94fb848 | 2013-01-23 09:00:03 +0000 | [diff] [blame] | 223 | unsigned int uncorr_errors; /* uncorrectable ECC errors */ |
| 224 | unsigned int corr_errors; /* correctable ECC errors */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 225 | unsigned int restart_queue; |
| 226 | u32 txd_cmd; |
| 227 | |
| 228 | bool detect_tx_hung; |
Jeff Kirsher | 09357b0 | 2011-11-18 14:25:00 +0000 | [diff] [blame] | 229 | bool tx_hang_recheck; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 230 | u8 tx_timeout_factor; |
| 231 | |
| 232 | u32 tx_int_delay; |
| 233 | u32 tx_abs_int_delay; |
| 234 | |
| 235 | unsigned int total_tx_bytes; |
| 236 | unsigned int total_tx_packets; |
| 237 | unsigned int total_rx_bytes; |
| 238 | unsigned int total_rx_packets; |
| 239 | |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 240 | /* Tx stats */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 241 | u64 tpt_old; |
| 242 | u64 colc_old; |
Bruce Allan | 7c25769 | 2008-04-23 11:09:00 -0700 | [diff] [blame] | 243 | u32 gotc; |
| 244 | u64 gotc_old; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 245 | u32 tx_timeout_count; |
| 246 | u32 tx_fifo_head; |
| 247 | u32 tx_head_addr; |
| 248 | u32 tx_fifo_size; |
| 249 | u32 tx_dma_failed; |
Jakub Kicinski | 59c871c | 2014-03-15 14:55:00 +0000 | [diff] [blame] | 250 | u32 tx_hwtstamp_timeouts; |
Jacob Keller | cff5714 | 2017-05-03 10:28:57 -0700 | [diff] [blame] | 251 | u32 tx_hwtstamp_skipped; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 252 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 253 | /* Rx */ |
David Ertman | b56083e | 2014-04-07 23:11:09 +0000 | [diff] [blame] | 254 | bool (*clean_rx)(struct e1000_ring *ring, int *work_done, |
| 255 | int work_to_do) ____cacheline_aligned_in_smp; |
| 256 | void (*alloc_rx_buf)(struct e1000_ring *ring, int cleaned_count, |
| 257 | gfp_t gfp); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 258 | struct e1000_ring *rx_ring; |
| 259 | |
| 260 | u32 rx_int_delay; |
| 261 | u32 rx_abs_int_delay; |
| 262 | |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 263 | /* Rx stats */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 264 | u64 hw_csum_err; |
| 265 | u64 hw_csum_good; |
| 266 | u64 rx_hdr_split; |
Bruce Allan | 7c25769 | 2008-04-23 11:09:00 -0700 | [diff] [blame] | 267 | u32 gorc; |
| 268 | u64 gorc_old; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 269 | u32 alloc_rx_buff_failed; |
| 270 | u32 rx_dma_failed; |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 271 | u32 rx_hwtstamp_cleared; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 272 | |
| 273 | unsigned int rx_ps_pages; |
| 274 | u16 rx_ps_bsize0; |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 275 | u32 max_frame_size; |
| 276 | u32 min_frame_size; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 277 | |
| 278 | /* OS defined structs */ |
| 279 | struct net_device *netdev; |
| 280 | struct pci_dev *pdev; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 281 | |
| 282 | /* structs defined in e1000_hw.h */ |
| 283 | struct e1000_hw hw; |
| 284 | |
Bruce Allan | 9d57088 | 2013-01-04 10:06:03 +0000 | [diff] [blame] | 285 | spinlock_t stats64_lock; /* protects statistics counters */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 286 | struct e1000_hw_stats stats; |
| 287 | struct e1000_phy_info phy_info; |
| 288 | struct e1000_phy_stats phy_stats; |
| 289 | |
Bruce Allan | 7c25769 | 2008-04-23 11:09:00 -0700 | [diff] [blame] | 290 | /* Snapshot of PHY registers */ |
| 291 | struct e1000_phy_regs phy_regs; |
| 292 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 293 | struct e1000_ring test_tx_ring; |
| 294 | struct e1000_ring test_rx_ring; |
| 295 | u32 test_icr; |
| 296 | |
| 297 | u32 msg_enable; |
Jeff Kirsher | 8e86acd | 2010-08-02 14:27:23 +0000 | [diff] [blame] | 298 | unsigned int num_vectors; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 299 | struct msix_entry *msix_entries; |
| 300 | int int_mode; |
| 301 | u32 eiac_mask; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 302 | |
| 303 | u32 eeprom_wol; |
| 304 | u32 wol; |
| 305 | u32 pba; |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 306 | u32 max_hw_frame_size; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 307 | |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 308 | bool fc_autoneg; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 309 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 310 | unsigned int flags; |
Jeff Kirsher | eb7c3ad | 2008-11-14 06:45:23 +0000 | [diff] [blame] | 311 | unsigned int flags2; |
Jesse Brandeburg | a8f88ff | 2008-10-02 16:33:25 -0700 | [diff] [blame] | 312 | struct work_struct downshift_task; |
| 313 | struct work_struct update_phy_task; |
Bruce Allan | 41cec6f | 2009-11-20 23:28:56 +0000 | [diff] [blame] | 314 | struct work_struct print_hang_task; |
Rafael J. Wysocki | 23606cf | 2010-03-14 14:35:17 +0000 | [diff] [blame] | 315 | |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 316 | int phy_hang_count; |
Bruce Allan | 55aa698 | 2011-12-16 00:45:45 +0000 | [diff] [blame] | 317 | |
| 318 | u16 tx_ring_count; |
| 319 | u16 rx_ring_count; |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 320 | |
| 321 | struct hwtstamp_config hwtstamp_config; |
| 322 | struct delayed_work systim_overflow_work; |
| 323 | struct sk_buff *tx_hwtstamp_skb; |
Jakub Kicinski | 59c871c | 2014-03-15 14:55:00 +0000 | [diff] [blame] | 324 | unsigned long tx_hwtstamp_start; |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 325 | struct work_struct tx_hwtstamp_work; |
| 326 | spinlock_t systim_lock; /* protects SYSTIML/H regsters */ |
| 327 | struct cyclecounter cc; |
| 328 | struct timecounter tc; |
Bruce Allan | d89777b | 2013-01-19 01:09:58 +0000 | [diff] [blame] | 329 | struct ptp_clock *ptp_clock; |
| 330 | struct ptp_clock_info ptp_clock_info; |
Thomas Graf | e2c6544 | 2015-04-10 15:52:37 +0200 | [diff] [blame] | 331 | struct pm_qos_request pm_qos_req; |
Jacob Keller | aa524b6 | 2016-04-20 11:36:42 -0700 | [diff] [blame] | 332 | s32 ptp_delta; |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 333 | |
| 334 | u16 eee_advert; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 335 | }; |
| 336 | |
| 337 | struct e1000_info { |
| 338 | enum e1000_mac_type mac; |
| 339 | unsigned int flags; |
Bruce Allan | 6f461f6 | 2010-04-27 03:33:04 +0000 | [diff] [blame] | 340 | unsigned int flags2; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 341 | u32 pba; |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 342 | u32 max_hw_frame_size; |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 343 | s32 (*get_variants)(struct e1000_adapter *); |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 344 | const struct e1000_mac_operations *mac_ops; |
| 345 | const struct e1000_phy_operations *phy_ops; |
| 346 | const struct e1000_nvm_operations *nvm_ops; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 347 | }; |
| 348 | |
Bruce Allan | d89777b | 2013-01-19 01:09:58 +0000 | [diff] [blame] | 349 | s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca); |
| 350 | |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 351 | /* The system time is maintained by a 64-bit counter comprised of the 32-bit |
| 352 | * SYSTIMH and SYSTIML registers. How the counter increments (and therefore |
| 353 | * its resolution) is based on the contents of the TIMINCA register - it |
| 354 | * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0). |
| 355 | * For the best accuracy, the incperiod should be as small as possible. The |
| 356 | * incvalue is scaled by a factor as large as possible (while still fitting |
| 357 | * in bits 23:0) so that relatively small clock corrections can be made. |
| 358 | * |
| 359 | * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of |
| 360 | * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n) |
| 361 | * bits to count nanoseconds leaving the rest for fractional nonseconds. |
| 362 | */ |
Sasha Neftin | 68fe1d5 | 2017-04-06 10:27:03 +0300 | [diff] [blame] | 363 | #define INCVALUE_96MHZ 125 |
| 364 | #define INCVALUE_SHIFT_96MHZ 17 |
| 365 | #define INCPERIOD_SHIFT_96MHZ 2 |
| 366 | #define INCPERIOD_96MHZ (12 >> INCPERIOD_SHIFT_96MHZ) |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 367 | |
Sasha Neftin | 68fe1d5 | 2017-04-06 10:27:03 +0300 | [diff] [blame] | 368 | #define INCVALUE_25MHZ 40 |
| 369 | #define INCVALUE_SHIFT_25MHZ 18 |
| 370 | #define INCPERIOD_25MHZ 1 |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 371 | |
Sasha Neftin | 68fe1d5 | 2017-04-06 10:27:03 +0300 | [diff] [blame] | 372 | #define INCVALUE_24MHZ 125 |
| 373 | #define INCVALUE_SHIFT_24MHZ 14 |
| 374 | #define INCPERIOD_24MHZ 3 |
| 375 | |
| 376 | #define INCVALUE_38400KHZ 26 |
| 377 | #define INCVALUE_SHIFT_38400KHZ 19 |
| 378 | #define INCPERIOD_38400KHZ 1 |
Yanir Lubetkin | 83129b3 | 2015-06-02 17:05:45 +0300 | [diff] [blame] | 379 | |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 380 | /* Another drawback of scaling the incvalue by a large factor is the |
| 381 | * 64-bit SYSTIM register overflows more quickly. This is dealt with |
| 382 | * by simply reading the clock before it overflows. |
| 383 | * |
| 384 | * Clock ns bits Overflows after |
| 385 | * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~ |
| 386 | * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs |
| 387 | * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours |
| 388 | */ |
| 389 | #define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4) |
Todd Fujinaka | 5e7ff97 | 2014-05-03 06:41:37 +0000 | [diff] [blame] | 390 | #define E1000_MAX_82574_SYSTIM_REREADS 50 |
| 391 | #define E1000_82574_SYSTIM_EPSILON (1ULL << 35ULL) |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 392 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 393 | /* hardware capability, feature, and workaround flags */ |
Jacob Keller | 18dd239 | 2016-04-13 16:08:32 -0700 | [diff] [blame] | 394 | #define FLAG_HAS_AMT BIT(0) |
| 395 | #define FLAG_HAS_FLASH BIT(1) |
| 396 | #define FLAG_HAS_HW_VLAN_FILTER BIT(2) |
| 397 | #define FLAG_HAS_WOL BIT(3) |
| 398 | /* reserved BIT(4) */ |
| 399 | #define FLAG_HAS_CTRLEXT_ON_LOAD BIT(5) |
| 400 | #define FLAG_HAS_SWSM_ON_LOAD BIT(6) |
| 401 | #define FLAG_HAS_JUMBO_FRAMES BIT(7) |
| 402 | #define FLAG_READ_ONLY_NVM BIT(8) |
| 403 | #define FLAG_IS_ICH BIT(9) |
| 404 | #define FLAG_HAS_MSIX BIT(10) |
| 405 | #define FLAG_HAS_SMART_POWER_DOWN BIT(11) |
| 406 | #define FLAG_IS_QUAD_PORT_A BIT(12) |
| 407 | #define FLAG_IS_QUAD_PORT BIT(13) |
| 408 | #define FLAG_HAS_HW_TIMESTAMP BIT(14) |
| 409 | #define FLAG_APME_IN_WUC BIT(15) |
| 410 | #define FLAG_APME_IN_CTRL3 BIT(16) |
| 411 | #define FLAG_APME_CHECK_PORT_B BIT(17) |
| 412 | #define FLAG_DISABLE_FC_PAUSE_TIME BIT(18) |
| 413 | #define FLAG_NO_WAKE_UCAST BIT(19) |
| 414 | #define FLAG_MNG_PT_ENABLED BIT(20) |
| 415 | #define FLAG_RESET_OVERWRITES_LAA BIT(21) |
| 416 | #define FLAG_TARC_SPEED_MODE_BIT BIT(22) |
| 417 | #define FLAG_TARC_SET_BIT_ZERO BIT(23) |
| 418 | #define FLAG_RX_NEEDS_RESTART BIT(24) |
| 419 | #define FLAG_LSC_GIG_SPEED_DROP BIT(25) |
| 420 | #define FLAG_SMART_POWER_DOWN BIT(26) |
| 421 | #define FLAG_MSI_ENABLED BIT(27) |
| 422 | /* reserved BIT(28) */ |
| 423 | #define FLAG_TSO_FORCE BIT(29) |
| 424 | #define FLAG_RESTART_NOW BIT(30) |
| 425 | #define FLAG_MSI_TEST_FAILED BIT(31) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 426 | |
Jacob Keller | 18dd239 | 2016-04-13 16:08:32 -0700 | [diff] [blame] | 427 | #define FLAG2_CRC_STRIPPING BIT(0) |
| 428 | #define FLAG2_HAS_PHY_WAKEUP BIT(1) |
| 429 | #define FLAG2_IS_DISCARDING BIT(2) |
| 430 | #define FLAG2_DISABLE_ASPM_L1 BIT(3) |
| 431 | #define FLAG2_HAS_PHY_STATS BIT(4) |
| 432 | #define FLAG2_HAS_EEE BIT(5) |
| 433 | #define FLAG2_DMA_BURST BIT(6) |
| 434 | #define FLAG2_DISABLE_ASPM_L0S BIT(7) |
| 435 | #define FLAG2_DISABLE_AIM BIT(8) |
| 436 | #define FLAG2_CHECK_PHY_HANG BIT(9) |
| 437 | #define FLAG2_NO_DISABLE_RX BIT(10) |
| 438 | #define FLAG2_PCIM2PCI_ARBITER_WA BIT(11) |
| 439 | #define FLAG2_DFLT_CRC_STRIPPING BIT(12) |
| 440 | #define FLAG2_CHECK_RX_HWTSTAMP BIT(13) |
Jarod Wilson | 0be5b96 | 2016-07-26 14:25:34 -0400 | [diff] [blame] | 441 | #define FLAG2_CHECK_SYSTIM_OVERFLOW BIT(14) |
Mario Limonciello | 3c98cbf | 2020-12-14 13:29:35 -0600 | [diff] [blame] | 442 | #define FLAG2_ENABLE_S0IX_FLOWS BIT(15) |
Jeff Kirsher | eb7c3ad | 2008-11-14 06:45:23 +0000 | [diff] [blame] | 443 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 444 | #define E1000_RX_DESC_PS(R, i) \ |
| 445 | (&(((union e1000_rx_desc_packet_split *)((R).desc))[i])) |
Bruce Allan | 5f45021 | 2011-07-22 06:21:46 +0000 | [diff] [blame] | 446 | #define E1000_RX_DESC_EXT(R, i) \ |
| 447 | (&(((union e1000_rx_desc_extended *)((R).desc))[i])) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 448 | #define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i])) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 449 | #define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc) |
| 450 | #define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc) |
| 451 | |
| 452 | enum e1000_state_t { |
| 453 | __E1000_TESTING, |
| 454 | __E1000_RESETTING, |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 455 | __E1000_ACCESS_SHARED_RESOURCE, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 456 | __E1000_DOWN |
| 457 | }; |
| 458 | |
| 459 | enum latency_range { |
| 460 | lowest_latency = 0, |
| 461 | low_latency = 1, |
| 462 | bulk_latency = 2, |
| 463 | latency_invalid = 255 |
| 464 | }; |
| 465 | |
| 466 | extern char e1000e_driver_name[]; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 467 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 468 | void e1000e_check_options(struct e1000_adapter *adapter); |
| 469 | void e1000e_set_ethtool_ops(struct net_device *netdev); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 470 | |
Stefan Assmann | d5ea45d | 2016-02-03 09:20:52 +0100 | [diff] [blame] | 471 | int e1000e_open(struct net_device *netdev); |
| 472 | int e1000e_close(struct net_device *netdev); |
Alexander Duyck | 386164d | 2015-10-27 16:59:31 -0700 | [diff] [blame] | 473 | void e1000e_up(struct e1000_adapter *adapter); |
David Ertman | 2800209 | 2014-02-14 07:16:41 +0000 | [diff] [blame] | 474 | void e1000e_down(struct e1000_adapter *adapter, bool reset); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 475 | void e1000e_reinit_locked(struct e1000_adapter *adapter); |
| 476 | void e1000e_reset(struct e1000_adapter *adapter); |
| 477 | void e1000e_power_up_phy(struct e1000_adapter *adapter); |
| 478 | int e1000e_setup_rx_resources(struct e1000_ring *ring); |
| 479 | int e1000e_setup_tx_resources(struct e1000_ring *ring); |
| 480 | void e1000e_free_rx_resources(struct e1000_ring *ring); |
| 481 | void e1000e_free_tx_resources(struct e1000_ring *ring); |
stephen hemminger | bc1f447 | 2017-01-06 19:12:52 -0800 | [diff] [blame] | 482 | void e1000e_get_stats64(struct net_device *netdev, |
| 483 | struct rtnl_link_stats64 *stats); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 484 | void e1000e_set_interrupt_capability(struct e1000_adapter *adapter); |
| 485 | void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter); |
| 486 | void e1000e_get_hw_control(struct e1000_adapter *adapter); |
| 487 | void e1000e_release_hw_control(struct e1000_adapter *adapter); |
| 488 | void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 489 | |
| 490 | extern unsigned int copybreak; |
| 491 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 492 | extern const struct e1000_info e1000_82571_info; |
| 493 | extern const struct e1000_info e1000_82572_info; |
| 494 | extern const struct e1000_info e1000_82573_info; |
| 495 | extern const struct e1000_info e1000_82574_info; |
| 496 | extern const struct e1000_info e1000_82583_info; |
| 497 | extern const struct e1000_info e1000_ich8_info; |
| 498 | extern const struct e1000_info e1000_ich9_info; |
| 499 | extern const struct e1000_info e1000_ich10_info; |
| 500 | extern const struct e1000_info e1000_pch_info; |
| 501 | extern const struct e1000_info e1000_pch2_info; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 502 | extern const struct e1000_info e1000_pch_lpt_info; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 503 | extern const struct e1000_info e1000_pch_spt_info; |
Sasha Neftin | 3a3173b | 2017-04-06 10:26:32 +0300 | [diff] [blame] | 504 | extern const struct e1000_info e1000_pch_cnp_info; |
Sasha Neftin | 280db5d | 2021-09-22 09:54:49 +0300 | [diff] [blame] | 505 | extern const struct e1000_info e1000_pch_tgp_info; |
Sasha Neftin | 68defd5 | 2021-12-07 13:23:06 +0200 | [diff] [blame] | 506 | extern const struct e1000_info e1000_pch_adp_info; |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 507 | extern const struct e1000_info e1000_es2_info; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 508 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 509 | void e1000e_ptp_init(struct e1000_adapter *adapter); |
| 510 | void e1000e_ptp_remove(struct e1000_adapter *adapter); |
Bruce Allan | 0be8401 | 2009-12-02 17:03:18 +0000 | [diff] [blame] | 511 | |
Miroslav Lichvar | 98942d7 | 2018-11-09 11:14:46 +0100 | [diff] [blame] | 512 | u64 e1000e_read_systim(struct e1000_adapter *adapter, |
| 513 | struct ptp_system_timestamp *sts); |
| 514 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 515 | static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw) |
| 516 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 517 | return hw->phy.ops.reset(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 518 | } |
| 519 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 520 | static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data) |
| 521 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 522 | return hw->phy.ops.read_reg(hw, offset, data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 523 | } |
| 524 | |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 525 | static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data) |
| 526 | { |
| 527 | return hw->phy.ops.read_reg_locked(hw, offset, data); |
| 528 | } |
| 529 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 530 | static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data) |
| 531 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 532 | return hw->phy.ops.write_reg(hw, offset, data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 533 | } |
| 534 | |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 535 | static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data) |
| 536 | { |
| 537 | return hw->phy.ops.write_reg_locked(hw, offset, data); |
| 538 | } |
| 539 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 540 | void e1000e_reload_nvm_generic(struct e1000_hw *hw); |
Bruce Allan | 608f8a0 | 2010-01-13 02:04:58 +0000 | [diff] [blame] | 541 | |
| 542 | static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw) |
| 543 | { |
| 544 | if (hw->mac.ops.read_mac_addr) |
| 545 | return hw->mac.ops.read_mac_addr(hw); |
| 546 | |
| 547 | return e1000_read_mac_addr_generic(hw); |
| 548 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 549 | |
| 550 | static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw) |
| 551 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 552 | return hw->nvm.ops.validate(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 553 | } |
| 554 | |
| 555 | static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw) |
| 556 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 557 | return hw->nvm.ops.update(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 558 | } |
| 559 | |
Bruce Allan | c29c3ba | 2013-02-20 04:05:50 +0000 | [diff] [blame] | 560 | static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words, |
| 561 | u16 *data) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 562 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 563 | return hw->nvm.ops.read(hw, offset, words, data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 564 | } |
| 565 | |
Bruce Allan | c29c3ba | 2013-02-20 04:05:50 +0000 | [diff] [blame] | 566 | static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words, |
| 567 | u16 *data) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 568 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 569 | return hw->nvm.ops.write(hw, offset, words, data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 570 | } |
| 571 | |
| 572 | static inline s32 e1000_get_phy_info(struct e1000_hw *hw) |
| 573 | { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 574 | return hw->phy.ops.get_info(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 575 | } |
| 576 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 577 | static inline u32 __er32(struct e1000_hw *hw, unsigned long reg) |
| 578 | { |
| 579 | return readl(hw->hw_addr + reg); |
| 580 | } |
| 581 | |
Bruce Allan | bdc125f | 2012-03-20 03:47:52 +0000 | [diff] [blame] | 582 | #define er32(reg) __er32(hw, E1000_##reg) |
| 583 | |
Andi Kleen | c6f3148 | 2014-05-20 08:22:45 +0000 | [diff] [blame] | 584 | void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 585 | |
Bruce Allan | bdc125f | 2012-03-20 03:47:52 +0000 | [diff] [blame] | 586 | #define ew32(reg, val) __ew32(hw, E1000_##reg, (val)) |
| 587 | |
| 588 | #define e1e_flush() er32(STATUS) |
| 589 | |
| 590 | #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \ |
| 591 | (__ew32((a), (reg + ((offset) << 2)), (value))) |
| 592 | |
| 593 | #define E1000_READ_REG_ARRAY(a, reg, offset) \ |
| 594 | (readl((a)->hw_addr + reg + ((offset) << 2))) |
| 595 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 596 | #endif /* _E1000_H_ */ |