blob: 8e972ef0863769e88a2c9d6cec37408d66566292 [file] [log] [blame]
Fabio Estevam5b749be2018-07-06 14:35:12 -03001// SPDX-License-Identifier: GPL-2.0
2//
3// flexcan.c - FLEXCAN CAN controller driver
4//
5// Copyright (c) 2005-2006 Varma Electronics Oy
6// Copyright (c) 2009 Sascha Hauer, Pengutronix
7// Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
8// Copyright (c) 2014 David Jander, Protonic Holland
9//
10// Based on code originally by Andrey Volkov <avolkov@varma-el.com>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020011
12#include <linux/netdevice.h>
13#include <linux/can.h>
14#include <linux/can/dev.h>
15#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010016#include <linux/can/led.h>
Marc Kleine-Budde30164752015-05-10 15:26:58 +020017#include <linux/can/rx-offload.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020018#include <linux/clk.h>
19#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020020#include <linux/interrupt.h>
21#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020022#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000023#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080024#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020025#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030026#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020028#define DRV_NAME "flexcan"
29
30/* 8 for RX fifo and 2 error handling */
31#define FLEXCAN_NAPI_WEIGHT (8 + 2)
32
33/* FLEXCAN module configuration register (CANMCR) bits */
34#define FLEXCAN_MCR_MDIS BIT(31)
35#define FLEXCAN_MCR_FRZ BIT(30)
36#define FLEXCAN_MCR_FEN BIT(29)
37#define FLEXCAN_MCR_HALT BIT(28)
38#define FLEXCAN_MCR_NOT_RDY BIT(27)
39#define FLEXCAN_MCR_WAK_MSK BIT(26)
40#define FLEXCAN_MCR_SOFTRST BIT(25)
41#define FLEXCAN_MCR_FRZ_ACK BIT(24)
42#define FLEXCAN_MCR_SUPV BIT(23)
43#define FLEXCAN_MCR_SLF_WAK BIT(22)
44#define FLEXCAN_MCR_WRN_EN BIT(21)
45#define FLEXCAN_MCR_LPM_ACK BIT(20)
46#define FLEXCAN_MCR_WAK_SRC BIT(19)
47#define FLEXCAN_MCR_DOZE BIT(18)
48#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020049#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020050#define FLEXCAN_MCR_LPRIO_EN BIT(13)
51#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +020052/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020053#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020054#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
55#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
56#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
57#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020058
59/* FLEXCAN control register (CANCTRL) bits */
60#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
61#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
62#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
63#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
64#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
65#define FLEXCAN_CTRL_ERR_MSK BIT(14)
66#define FLEXCAN_CTRL_CLK_SRC BIT(13)
67#define FLEXCAN_CTRL_LPB BIT(12)
68#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
69#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
70#define FLEXCAN_CTRL_SMP BIT(7)
71#define FLEXCAN_CTRL_BOFF_REC BIT(6)
72#define FLEXCAN_CTRL_TSYN BIT(5)
73#define FLEXCAN_CTRL_LBUF BIT(4)
74#define FLEXCAN_CTRL_LOM BIT(3)
75#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
76#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
77#define FLEXCAN_CTRL_ERR_STATE \
78 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
79 FLEXCAN_CTRL_BOFF_MSK)
80#define FLEXCAN_CTRL_ERR_ALL \
81 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
82
Stefan Agnercdce8442014-07-15 14:56:21 +020083/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020084#define FLEXCAN_CTRL2_ECRWRE BIT(29)
85#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
86#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
87#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
88#define FLEXCAN_CTRL2_MRP BIT(18)
89#define FLEXCAN_CTRL2_RRS BIT(17)
90#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +020091
92/* FLEXCAN memory error control register (MECR) bits */
93#define FLEXCAN_MECR_ECRWRDIS BIT(31)
94#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
95#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
96#define FLEXCAN_MECR_CEI_MSK BIT(16)
97#define FLEXCAN_MECR_HAERRIE BIT(15)
98#define FLEXCAN_MECR_FAERRIE BIT(14)
99#define FLEXCAN_MECR_EXTERRIE BIT(13)
100#define FLEXCAN_MECR_RERRDIS BIT(9)
101#define FLEXCAN_MECR_ECCDIS BIT(8)
102#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
103
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200104/* FLEXCAN error and status register (ESR) bits */
105#define FLEXCAN_ESR_TWRN_INT BIT(17)
106#define FLEXCAN_ESR_RWRN_INT BIT(16)
107#define FLEXCAN_ESR_BIT1_ERR BIT(15)
108#define FLEXCAN_ESR_BIT0_ERR BIT(14)
109#define FLEXCAN_ESR_ACK_ERR BIT(13)
110#define FLEXCAN_ESR_CRC_ERR BIT(12)
111#define FLEXCAN_ESR_FRM_ERR BIT(11)
112#define FLEXCAN_ESR_STF_ERR BIT(10)
113#define FLEXCAN_ESR_TX_WRN BIT(9)
114#define FLEXCAN_ESR_RX_WRN BIT(8)
115#define FLEXCAN_ESR_IDLE BIT(7)
116#define FLEXCAN_ESR_TXRX BIT(6)
117#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
118#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
119#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
120#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
121#define FLEXCAN_ESR_BOFF_INT BIT(2)
122#define FLEXCAN_ESR_ERR_INT BIT(1)
123#define FLEXCAN_ESR_WAK_INT BIT(0)
124#define FLEXCAN_ESR_ERR_BUS \
125 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
126 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
127 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
128#define FLEXCAN_ESR_ERR_STATE \
129 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
130#define FLEXCAN_ESR_ERR_ALL \
131 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100132#define FLEXCAN_ESR_ALL_INT \
133 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
134 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200135
136/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200137/* Errata ERR005829 step7: Reserve first valid MB */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200138#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
139#define FLEXCAN_TX_MB_OFF_FIFO 9
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200140#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
141#define FLEXCAN_TX_MB_OFF_TIMESTAMP 1
142#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
143#define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST 63
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200144#define FLEXCAN_IFLAG_MB(x) BIT(x)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200145#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
146#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
147#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200148
149/* FLEXCAN message buffers */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200150#define FLEXCAN_MB_CODE_MASK (0xf << 24)
151#define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200152#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
153#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
154#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200155#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200156#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
157
158#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
159#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
160#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
161#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
162
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200163#define FLEXCAN_MB_CNT_SRR BIT(22)
164#define FLEXCAN_MB_CNT_IDE BIT(21)
165#define FLEXCAN_MB_CNT_RTR BIT(20)
166#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
167#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
168
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200169#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200170
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200171/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200172 *
173 * Below is some version info we got:
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000174 * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
175 * Filter? connected? Passive detection ception in MB
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100176 * MX25 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000177 * MX28 FlexCAN2 03.00.04.00 yes yes no no no
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100178 * MX35 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000179 * MX53 FlexCAN2 03.00.00.00 yes no no no no
180 * MX6s FlexCAN3 10.00.12.00 yes yes no no yes
Marc Kleine-Budde29c64b12017-11-27 09:18:21 +0100181 * VF610 FlexCAN3 ? no yes no yes yes?
Pankaj Bansal99b76682017-11-24 18:52:09 +0530182 * LS1021A FlexCAN2 03.00.04.00 no yes no no yes
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200183 *
184 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
185 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000186#define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200187#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200188#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
Marc Kleine-Budde66ddb822017-03-02 15:42:49 +0100189#define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200190#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000191#define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */
Uwe Kleine-König0e030a32018-04-25 16:50:39 +0200192#define FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN BIT(7) /* default to BE register access */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000193
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200194/* Structure of the message buffer */
195struct flexcan_mb {
196 u32 can_ctrl;
197 u32 can_id;
198 u32 data[2];
199};
200
201/* Structure of the hardware registers */
202struct flexcan_regs {
203 u32 mcr; /* 0x00 */
204 u32 ctrl; /* 0x04 */
205 u32 timer; /* 0x08 */
206 u32 _reserved1; /* 0x0c */
207 u32 rxgmask; /* 0x10 */
208 u32 rx14mask; /* 0x14 */
209 u32 rx15mask; /* 0x18 */
210 u32 ecr; /* 0x1c */
211 u32 esr; /* 0x20 */
212 u32 imask2; /* 0x24 */
213 u32 imask1; /* 0x28 */
214 u32 iflag2; /* 0x2c */
215 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200216 union { /* 0x34 */
217 u32 gfwr_mx28; /* MX28, MX53 */
218 u32 ctrl2; /* MX6, VF610 */
219 };
Hui Wang30c1e672012-06-28 16:21:35 +0800220 u32 esr2; /* 0x38 */
221 u32 imeur; /* 0x3c */
222 u32 lrfr; /* 0x40 */
223 u32 crcr; /* 0x44 */
224 u32 rxfgmask; /* 0x48 */
225 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200226 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200227 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200228 /* FIFO-mode:
229 * MB
230 * 0x080...0x08f 0 RX message buffer
231 * 0x090...0x0df 1-5 reserverd
232 * 0x0e0...0x0ff 6-7 8 entry ID table
233 * (mx25, mx28, mx35, mx53)
234 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200235 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200236 * (mx6, vf610)
237 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200238 u32 _reserved4[256]; /* 0x480 */
239 u32 rximr[64]; /* 0x880 */
240 u32 _reserved5[24]; /* 0x980 */
241 u32 gfwr_mx6; /* 0x9e0 - MX6 */
242 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200243 u32 mecr; /* 0xae0 */
244 u32 erriar; /* 0xae4 */
245 u32 erridpr; /* 0xae8 */
246 u32 errippr; /* 0xaec */
247 u32 rerrar; /* 0xaf0 */
248 u32 rerrdr; /* 0xaf4 */
249 u32 rerrsynr; /* 0xaf8 */
250 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200251};
252
Hui Wang30c1e672012-06-28 16:21:35 +0800253struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200254 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800255};
256
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200257struct flexcan_priv {
258 struct can_priv can;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200259 struct can_rx_offload offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200260
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200261 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200262 struct flexcan_mb __iomem *tx_mb;
263 struct flexcan_mb __iomem *tx_mb_reserved;
264 u8 tx_mb_idx;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200265 u32 reg_ctrl_default;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200266 u32 reg_imask1_default;
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200267 u32 reg_imask2_default;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200268
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200269 struct clk *clk_ipg;
270 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200271 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300272 struct regulator *reg_xceiver;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530273
274 /* Read and Write APIs */
275 u32 (*read)(void __iomem *addr);
276 void (*write)(u32 val, void __iomem *addr);
Hui Wang30c1e672012-06-28 16:21:35 +0800277};
278
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200279static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
ZHU Yi (ST-FIR/ENG1-Zhu)fb5b91d62017-09-15 07:09:37 +0000280 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
Uwe Kleine-König0e030a32018-04-25 16:50:39 +0200281 FLEXCAN_QUIRK_BROKEN_PERR_STATE |
282 FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN,
283};
284
285static const struct flexcan_devtype_data fsl_imx25_devtype_data = {
286 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
ZHU Yi (ST-FIR/ENG1-Zhu)fb5b91d62017-09-15 07:09:37 +0000287 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800288};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200289
ZHU Yi (ST-FIR/ENG1-Zhu)083c5572017-09-15 07:08:23 +0000290static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
291 .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
292};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200293
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200294static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Budde096de072015-09-01 10:28:46 +0200295 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
ZHU Yi (ST-FIR/ENG1-Zhu)cf9c0462017-09-15 07:05:50 +0000296 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200297};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200298
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200299static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200300 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
Marc Kleine-Budde29c64b12017-11-27 09:18:21 +0100301 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
302 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Stefan Agnercdce8442014-07-15 14:56:21 +0200303};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200304
Pankaj Bansal99b76682017-11-24 18:52:09 +0530305static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
306 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
307 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
308 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
309};
310
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200311static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200312 .name = DRV_NAME,
313 .tseg1_min = 4,
314 .tseg1_max = 16,
315 .tseg2_min = 2,
316 .tseg2_max = 8,
317 .sjw_max = 4,
318 .brp_min = 1,
319 .brp_max = 256,
320 .brp_inc = 1,
321};
322
Pankaj Bansal88462d22017-11-24 18:52:08 +0530323/* FlexCAN module is essentially modelled as a little-endian IP in most
324 * SoCs, i.e the registers as well as the message buffer areas are
325 * implemented in a little-endian fashion.
326 *
327 * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
328 * module in a big-endian fashion (i.e the registers as well as the
329 * message buffer areas are implemented in a big-endian way).
330 *
331 * In addition, the FlexCAN module can be found on SoCs having ARM or
332 * PPC cores. So, we need to abstract off the register read/write
333 * functions, ensuring that these cater to all the combinations of module
334 * endianness and underlying CPU endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000335 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530336static inline u32 flexcan_read_be(void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000337{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530338 return ioread32be(addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000339}
340
Pankaj Bansal88462d22017-11-24 18:52:08 +0530341static inline void flexcan_write_be(u32 val, void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000342{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530343 iowrite32be(val, addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000344}
345
Pankaj Bansal88462d22017-11-24 18:52:08 +0530346static inline u32 flexcan_read_le(void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000347{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530348 return ioread32(addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000349}
Pankaj Bansal88462d22017-11-24 18:52:08 +0530350
351static inline void flexcan_write_le(u32 val, void __iomem *addr)
352{
353 iowrite32(val, addr);
354}
holt@sgi.com61e271e2011-08-16 17:32:20 +0000355
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000356static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
357{
358 struct flexcan_regs __iomem *regs = priv->regs;
359 u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
360
Pankaj Bansal88462d22017-11-24 18:52:08 +0530361 priv->write(reg_ctrl, &regs->ctrl);
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000362}
363
364static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
365{
366 struct flexcan_regs __iomem *regs = priv->regs;
367 u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
368
Pankaj Bansal88462d22017-11-24 18:52:08 +0530369 priv->write(reg_ctrl, &regs->ctrl);
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000370}
371
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100372static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
373{
374 if (!priv->reg_xceiver)
375 return 0;
376
377 return regulator_enable(priv->reg_xceiver);
378}
379
380static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
381{
382 if (!priv->reg_xceiver)
383 return 0;
384
385 return regulator_disable(priv->reg_xceiver);
386}
387
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100388static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200389{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200390 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100391 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200392 u32 reg;
393
Pankaj Bansal88462d22017-11-24 18:52:08 +0530394 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200395 reg &= ~FLEXCAN_MCR_MDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530396 priv->write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200397
Pankaj Bansal88462d22017-11-24 18:52:08 +0530398 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200399 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100400
Pankaj Bansal88462d22017-11-24 18:52:08 +0530401 if (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100402 return -ETIMEDOUT;
403
404 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200405}
406
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100407static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200408{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200409 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100410 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200411 u32 reg;
412
Pankaj Bansal88462d22017-11-24 18:52:08 +0530413 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200414 reg |= FLEXCAN_MCR_MDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530415 priv->write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100416
Pankaj Bansal88462d22017-11-24 18:52:08 +0530417 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200418 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100419
Pankaj Bansal88462d22017-11-24 18:52:08 +0530420 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100421 return -ETIMEDOUT;
422
423 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200424}
425
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100426static int flexcan_chip_freeze(struct flexcan_priv *priv)
427{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200428 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100429 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
430 u32 reg;
431
Pankaj Bansal88462d22017-11-24 18:52:08 +0530432 reg = priv->read(&regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100433 reg |= FLEXCAN_MCR_HALT;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530434 priv->write(reg, &regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100435
Pankaj Bansal88462d22017-11-24 18:52:08 +0530436 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200437 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100438
Pankaj Bansal88462d22017-11-24 18:52:08 +0530439 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100440 return -ETIMEDOUT;
441
442 return 0;
443}
444
445static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
446{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200447 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100448 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
449 u32 reg;
450
Pankaj Bansal88462d22017-11-24 18:52:08 +0530451 reg = priv->read(&regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100452 reg &= ~FLEXCAN_MCR_HALT;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530453 priv->write(reg, &regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100454
Pankaj Bansal88462d22017-11-24 18:52:08 +0530455 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200456 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100457
Pankaj Bansal88462d22017-11-24 18:52:08 +0530458 if (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100459 return -ETIMEDOUT;
460
461 return 0;
462}
463
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100464static int flexcan_chip_softreset(struct flexcan_priv *priv)
465{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200466 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100467 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
468
Pankaj Bansal88462d22017-11-24 18:52:08 +0530469 priv->write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
470 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200471 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100472
Pankaj Bansal88462d22017-11-24 18:52:08 +0530473 if (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100474 return -ETIMEDOUT;
475
476 return 0;
477}
478
Stefan Agnerec56acf2014-07-15 14:56:20 +0200479static int __flexcan_get_berr_counter(const struct net_device *dev,
480 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200481{
482 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200483 struct flexcan_regs __iomem *regs = priv->regs;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530484 u32 reg = priv->read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200485
486 bec->txerr = (reg >> 0) & 0xff;
487 bec->rxerr = (reg >> 8) & 0xff;
488
489 return 0;
490}
491
Stefan Agnerec56acf2014-07-15 14:56:20 +0200492static int flexcan_get_berr_counter(const struct net_device *dev,
493 struct can_berr_counter *bec)
494{
495 const struct flexcan_priv *priv = netdev_priv(dev);
496 int err;
497
498 err = clk_prepare_enable(priv->clk_ipg);
499 if (err)
500 return err;
501
502 err = clk_prepare_enable(priv->clk_per);
503 if (err)
504 goto out_disable_ipg;
505
506 err = __flexcan_get_berr_counter(dev, bec);
507
508 clk_disable_unprepare(priv->clk_per);
509 out_disable_ipg:
510 clk_disable_unprepare(priv->clk_ipg);
511
512 return err;
513}
514
Marc Kleine-Buddefb1e13e62018-04-26 23:13:38 +0200515static netdev_tx_t flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200516{
517 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200518 struct can_frame *cf = (struct can_frame *)skb->data;
519 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200520 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200521 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200522
523 if (can_dropped_invalid_skb(dev, skb))
524 return NETDEV_TX_OK;
525
526 netif_stop_queue(dev);
527
528 if (cf->can_id & CAN_EFF_FLAG) {
529 can_id = cf->can_id & CAN_EFF_MASK;
530 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
531 } else {
532 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
533 }
534
535 if (cf->can_id & CAN_RTR_FLAG)
536 ctrl |= FLEXCAN_MB_CNT_RTR;
537
538 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200539 data = be32_to_cpup((__be32 *)&cf->data[0]);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530540 priv->write(data, &priv->tx_mb->data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200541 }
Luu An Phu13454c12018-01-02 10:44:18 +0700542 if (cf->can_dlc > 4) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200543 data = be32_to_cpup((__be32 *)&cf->data[4]);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530544 priv->write(data, &priv->tx_mb->data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200545 }
546
Reuben Dowle9a123492011-11-01 11:18:03 +1300547 can_put_echo_skb(skb, dev, 0);
548
Pankaj Bansal88462d22017-11-24 18:52:08 +0530549 priv->write(can_id, &priv->tx_mb->can_id);
550 priv->write(ctrl, &priv->tx_mb->can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200551
David Jander25e92442014-09-03 16:47:22 +0200552 /* Errata ERR005829 step8:
553 * Write twice INACTIVE(0x8) code to first MB.
554 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530555 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200556 &priv->tx_mb_reserved->can_ctrl);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530557 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200558 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200559
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200560 return NETDEV_TX_OK;
561}
562
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200563static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200564{
565 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100566 struct sk_buff *skb;
567 struct can_frame *cf;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100568 bool rx_errors = false, tx_errors = false;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200569
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100570 skb = alloc_can_err_skb(dev, &cf);
571 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200572 return;
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100573
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200574 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
575
576 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100577 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200578 cf->data[2] |= CAN_ERR_PROT_BIT1;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100579 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200580 }
581 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100582 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200583 cf->data[2] |= CAN_ERR_PROT_BIT0;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100584 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200585 }
586 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100587 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200588 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100589 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100590 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200591 }
592 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100593 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200594 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100595 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100596 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200597 }
598 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100599 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200600 cf->data[2] |= CAN_ERR_PROT_FORM;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100601 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200602 }
603 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100604 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200605 cf->data[2] |= CAN_ERR_PROT_STUFF;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100606 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200607 }
608
609 priv->can.can_stats.bus_error++;
610 if (rx_errors)
611 dev->stats.rx_errors++;
612 if (tx_errors)
613 dev->stats.tx_errors++;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200614
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200615 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200616}
617
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200618static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200619{
620 struct flexcan_priv *priv = netdev_priv(dev);
621 struct sk_buff *skb;
622 struct can_frame *cf;
Marc Kleine-Budde238443d2017-01-18 11:25:41 +0100623 enum can_state new_state, rx_state, tx_state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200624 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000625 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200626
627 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
628 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000629 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200630 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000631 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200632 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000633 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000634 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000635 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000636 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200637 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000638 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
639 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000640 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200641
642 /* state hasn't changed */
643 if (likely(new_state == priv->can.state))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200644 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200645
646 skb = alloc_can_err_skb(dev, &cf);
647 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200648 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200649
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000650 can_change_state(dev, cf, tx_state, rx_state);
651
652 if (unlikely(new_state == CAN_STATE_BUS_OFF))
653 can_bus_off(dev);
654
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200655 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200656}
657
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200658static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200659{
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200660 return container_of(offload, struct flexcan_priv, offload);
661}
662
663static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
664 struct can_frame *cf,
665 u32 *timestamp, unsigned int n)
666{
667 struct flexcan_priv *priv = rx_offload_to_priv(offload);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200668 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200669 struct flexcan_mb __iomem *mb = &regs->mb[n];
670 u32 reg_ctrl, reg_id, reg_iflag1;
671
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200672 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
673 u32 code;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200674
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200675 do {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530676 reg_ctrl = priv->read(&mb->can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200677 } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
678
679 /* is this MB empty? */
680 code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
681 if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
682 (code != FLEXCAN_MB_CODE_RX_OVERRUN))
683 return 0;
684
685 if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
686 /* This MB was overrun, we lost data */
687 offload->dev->stats.rx_over_errors++;
688 offload->dev->stats.rx_errors++;
689 }
690 } else {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530691 reg_iflag1 = priv->read(&regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200692 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
693 return 0;
694
Pankaj Bansal88462d22017-11-24 18:52:08 +0530695 reg_ctrl = priv->read(&mb->can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200696 }
697
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200698 /* increase timstamp to full 32 bit */
699 *timestamp = reg_ctrl << 16;
700
Pankaj Bansal88462d22017-11-24 18:52:08 +0530701 reg_id = priv->read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200702 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
703 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
704 else
705 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
706
707 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
708 cf->can_id |= CAN_RTR_FLAG;
709 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
710
Pankaj Bansal88462d22017-11-24 18:52:08 +0530711 *(__be32 *)(cf->data + 0) = cpu_to_be32(priv->read(&mb->data[0]));
712 *(__be32 *)(cf->data + 4) = cpu_to_be32(priv->read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200713
714 /* mark as read */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200715 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
716 /* Clear IRQ */
717 if (n < 32)
Pankaj Bansal88462d22017-11-24 18:52:08 +0530718 priv->write(BIT(n), &regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200719 else
Pankaj Bansal88462d22017-11-24 18:52:08 +0530720 priv->write(BIT(n - 32), &regs->iflag2);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200721 } else {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530722 priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
723 priv->read(&regs->timer);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200724 }
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100725
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200726 return 1;
727}
728
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200729
730static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
731{
732 struct flexcan_regs __iomem *regs = priv->regs;
733 u32 iflag1, iflag2;
734
Pankaj Bansal88462d22017-11-24 18:52:08 +0530735 iflag2 = priv->read(&regs->iflag2) & priv->reg_imask2_default;
736 iflag1 = priv->read(&regs->iflag1) & priv->reg_imask1_default &
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200737 ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
738
739 return (u64)iflag2 << 32 | iflag1;
740}
741
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200742static irqreturn_t flexcan_irq(int irq, void *dev_id)
743{
744 struct net_device *dev = dev_id;
745 struct net_device_stats *stats = &dev->stats;
746 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200747 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100748 irqreturn_t handled = IRQ_NONE;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200749 u32 reg_iflag1, reg_esr;
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000750 enum can_state last_state = priv->can.state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200751
Pankaj Bansal88462d22017-11-24 18:52:08 +0530752 reg_iflag1 = priv->read(&regs->iflag1);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200753
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200754 /* reception interrupt */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200755 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
756 u64 reg_iflag;
757 int ret;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200758
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200759 while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
760 handled = IRQ_HANDLED;
761 ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
762 reg_iflag);
763 if (!ret)
764 break;
765 }
766 } else {
767 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
768 handled = IRQ_HANDLED;
769 can_rx_offload_irq_offload_fifo(&priv->offload);
770 }
771
772 /* FIFO overflow interrupt */
773 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
774 handled = IRQ_HANDLED;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530775 priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW,
776 &regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200777 dev->stats.rx_over_errors++;
778 dev->stats.rx_errors++;
779 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200780 }
781
782 /* transmission complete interrupt */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200783 if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100784 handled = IRQ_HANDLED;
Reuben Dowle9a123492011-11-01 11:18:03 +1300785 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200786 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100787 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200788
789 /* after sending a RTR frame MB is in RX mode */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530790 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
791 &priv->tx_mb->can_ctrl);
792 priv->write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200793 netif_wake_queue(dev);
794 }
795
Pankaj Bansal88462d22017-11-24 18:52:08 +0530796 reg_esr = priv->read(&regs->esr);
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200797
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100798 /* ACK all bus error and state change IRQ sources */
799 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
800 handled = IRQ_HANDLED;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530801 priv->write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100802 }
803
ZHU Yi (ST-FIR/ENG1-Zhu)ad230232017-09-15 06:59:15 +0000804 /* state change interrupt or broken error state quirk fix is enabled */
805 if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000806 (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
807 FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200808 flexcan_irq_state(dev, reg_esr);
809
810 /* bus error IRQ - handle if bus error reporting is activated */
811 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
812 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
813 flexcan_irq_bus_err(dev, reg_esr);
814
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000815 /* availability of error interrupt among state transitions in case
816 * bus error reporting is de-activated and
817 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
818 * +--------------------------------------------------------------+
819 * | +----------------------------------------------+ [stopped / |
820 * | | | sleeping] -+
821 * +-+-> active <-> warning <-> passive -> bus off -+
822 * ___________^^^^^^^^^^^^_______________________________
823 * disabled(1) enabled disabled
824 *
825 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
826 */
827 if ((last_state != priv->can.state) &&
828 (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
829 !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
830 switch (priv->can.state) {
831 case CAN_STATE_ERROR_ACTIVE:
832 if (priv->devtype_data->quirks &
833 FLEXCAN_QUIRK_BROKEN_WERR_STATE)
834 flexcan_error_irq_enable(priv);
835 else
836 flexcan_error_irq_disable(priv);
837 break;
838
839 case CAN_STATE_ERROR_WARNING:
840 flexcan_error_irq_enable(priv);
841 break;
842
843 case CAN_STATE_ERROR_PASSIVE:
844 case CAN_STATE_BUS_OFF:
845 flexcan_error_irq_disable(priv);
846 break;
847
848 default:
849 break;
850 }
851 }
852
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100853 return handled;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200854}
855
856static void flexcan_set_bittiming(struct net_device *dev)
857{
858 const struct flexcan_priv *priv = netdev_priv(dev);
859 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200860 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200861 u32 reg;
862
Pankaj Bansal88462d22017-11-24 18:52:08 +0530863 reg = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200864 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
865 FLEXCAN_CTRL_RJW(0x3) |
866 FLEXCAN_CTRL_PSEG1(0x7) |
867 FLEXCAN_CTRL_PSEG2(0x7) |
868 FLEXCAN_CTRL_PROPSEG(0x7) |
869 FLEXCAN_CTRL_LPB |
870 FLEXCAN_CTRL_SMP |
871 FLEXCAN_CTRL_LOM);
872
873 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
874 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
875 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
876 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
877 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
878
879 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
880 reg |= FLEXCAN_CTRL_LPB;
881 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
882 reg |= FLEXCAN_CTRL_LOM;
883 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
884 reg |= FLEXCAN_CTRL_SMP;
885
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200886 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530887 priv->write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200888
889 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100890 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
Pankaj Bansal88462d22017-11-24 18:52:08 +0530891 priv->read(&regs->mcr), priv->read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200892}
893
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200894/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200895 *
896 * this functions is entered with clocks enabled
897 *
898 */
899static int flexcan_chip_start(struct net_device *dev)
900{
901 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200902 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200903 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400904 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200905
906 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100907 err = flexcan_chip_enable(priv);
908 if (err)
909 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200910
911 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100912 err = flexcan_chip_softreset(priv);
913 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100914 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200915
916 flexcan_set_bittiming(dev);
917
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200918 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200919 *
920 * enable freeze
921 * enable fifo
922 * halt now
923 * only supervisor access
924 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300925 * disable local echo
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200926 * enable individual RX masking
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200927 * choose format C
928 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200929 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530930 reg_mcr = priv->read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200931 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200932 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
933 FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
934 FLEXCAN_MCR_IDAM_C;
935
936 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
937 reg_mcr &= ~FLEXCAN_MCR_FEN;
938 reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
939 } else {
940 reg_mcr |= FLEXCAN_MCR_FEN |
941 FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
942 }
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100943 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530944 priv->write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200945
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200946 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200947 *
948 * disable timer sync feature
949 *
950 * disable auto busoff recovery
951 * transmit lowest buffer first
952 *
953 * enable tx and rx warning interrupt
954 * enable bus off interrupt
955 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200956 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530957 reg_ctrl = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200958 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
959 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000960 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200961
962 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000963 * on most Flexcan cores, too. Otherwise we don't get
964 * any error warning or passive interrupts.
965 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000966 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000967 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
968 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200969 else
970 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200971
972 /* save for later use */
973 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200974 /* leave interrupts disabled for now */
975 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100976 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530977 priv->write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200978
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200979 if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530980 reg_ctrl2 = priv->read(&regs->ctrl2);
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200981 reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530982 priv->write(reg_ctrl2, &regs->ctrl2);
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200983 }
984
David Janderfc05b882014-08-27 11:58:05 +0200985 /* clear and invalidate all mailboxes first */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200986 for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530987 priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
988 &regs->mb[i].can_ctrl);
David Janderfc05b882014-08-27 11:58:05 +0200989 }
990
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200991 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
992 for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
Pankaj Bansal88462d22017-11-24 18:52:08 +0530993 priv->write(FLEXCAN_MB_CODE_RX_EMPTY,
994 &regs->mb[i].can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200995 }
996
David Jander25e92442014-09-03 16:47:22 +0200997 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530998 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
999 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +02001000
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +02001001 /* mark TX mailbox as INACTIVE */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301002 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1003 &priv->tx_mb->can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +02001004
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001005 /* acceptance mask/acceptance code (accept everything) */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301006 priv->write(0x0, &regs->rxgmask);
1007 priv->write(0x0, &regs->rx14mask);
1008 priv->write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001009
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +02001010 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Pankaj Bansal88462d22017-11-24 18:52:08 +05301011 priv->write(0x0, &regs->rxfgmask);
Hui Wang30c1e672012-06-28 16:21:35 +08001012
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +02001013 /* clear acceptance filters */
1014 for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
Pankaj Bansal88462d22017-11-24 18:52:08 +05301015 priv->write(0, &regs->rximr[i]);
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +02001016
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001017 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +02001018 * and freeze mode.
1019 * This also works around errata e5295 which generates
1020 * false positive memory errors and put the device in
1021 * freeze mode.
1022 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +02001023 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001024 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +02001025 * and Correction of Memory Errors" to write to
1026 * MECR register
1027 */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301028 reg_ctrl2 = priv->read(&regs->ctrl2);
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +02001029 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301030 priv->write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +02001031
Pankaj Bansal88462d22017-11-24 18:52:08 +05301032 reg_mecr = priv->read(&regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001033 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301034 priv->write(reg_mecr, &regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001035 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001036 FLEXCAN_MECR_FANCEI_MSK);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301037 priv->write(reg_mecr, &regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001038 }
1039
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001040 err = flexcan_transceiver_enable(priv);
1041 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001042 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001043
1044 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001045 err = flexcan_chip_unfreeze(priv);
1046 if (err)
1047 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001048
1049 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1050
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001051 /* enable interrupts atomically */
1052 disable_irq(dev->irq);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301053 priv->write(priv->reg_ctrl_default, &regs->ctrl);
1054 priv->write(priv->reg_imask1_default, &regs->imask1);
1055 priv->write(priv->reg_imask2_default, &regs->imask2);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001056 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001057
1058 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001059 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
Pankaj Bansal88462d22017-11-24 18:52:08 +05301060 priv->read(&regs->mcr), priv->read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001061
1062 return 0;
1063
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001064 out_transceiver_disable:
1065 flexcan_transceiver_disable(priv);
1066 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001067 flexcan_chip_disable(priv);
1068 return err;
1069}
1070
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001071/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001072 *
1073 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001074 */
1075static void flexcan_chip_stop(struct net_device *dev)
1076{
1077 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001078 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001079
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001080 /* freeze + disable module */
1081 flexcan_chip_freeze(priv);
1082 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001083
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001084 /* Disable all interrupts */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301085 priv->write(0, &regs->imask2);
1086 priv->write(0, &regs->imask1);
1087 priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1088 &regs->ctrl);
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001089
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001090 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001091 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001092}
1093
1094static int flexcan_open(struct net_device *dev)
1095{
1096 struct flexcan_priv *priv = netdev_priv(dev);
1097 int err;
1098
Fabio Estevamaa101812013-07-22 12:41:40 -03001099 err = clk_prepare_enable(priv->clk_ipg);
1100 if (err)
1101 return err;
1102
1103 err = clk_prepare_enable(priv->clk_per);
1104 if (err)
1105 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001106
1107 err = open_candev(dev);
1108 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001109 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001110
1111 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1112 if (err)
1113 goto out_close;
1114
1115 /* start chip and queuing */
1116 err = flexcan_chip_start(dev);
1117 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001118 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001119
1120 can_led_event(dev, CAN_LED_EVENT_OPEN);
1121
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001122 can_rx_offload_enable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001123 netif_start_queue(dev);
1124
1125 return 0;
1126
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001127 out_free_irq:
1128 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001129 out_close:
1130 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001131 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001132 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001133 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001134 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001135
1136 return err;
1137}
1138
1139static int flexcan_close(struct net_device *dev)
1140{
1141 struct flexcan_priv *priv = netdev_priv(dev);
1142
1143 netif_stop_queue(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001144 can_rx_offload_disable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001145 flexcan_chip_stop(dev);
1146
1147 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001148 clk_disable_unprepare(priv->clk_per);
1149 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001150
1151 close_candev(dev);
1152
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001153 can_led_event(dev, CAN_LED_EVENT_STOP);
1154
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001155 return 0;
1156}
1157
1158static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1159{
1160 int err;
1161
1162 switch (mode) {
1163 case CAN_MODE_START:
1164 err = flexcan_chip_start(dev);
1165 if (err)
1166 return err;
1167
1168 netif_wake_queue(dev);
1169 break;
1170
1171 default:
1172 return -EOPNOTSUPP;
1173 }
1174
1175 return 0;
1176}
1177
1178static const struct net_device_ops flexcan_netdev_ops = {
1179 .ndo_open = flexcan_open,
1180 .ndo_stop = flexcan_close,
1181 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001182 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001183};
1184
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001185static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001186{
1187 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001188 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001189 u32 reg, err;
1190
Fabio Estevamaa101812013-07-22 12:41:40 -03001191 err = clk_prepare_enable(priv->clk_ipg);
1192 if (err)
1193 return err;
1194
1195 err = clk_prepare_enable(priv->clk_per);
1196 if (err)
1197 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001198
1199 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001200 err = flexcan_chip_disable(priv);
1201 if (err)
1202 goto out_disable_per;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301203 reg = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001204 reg |= FLEXCAN_CTRL_CLK_SRC;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301205 priv->write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001206
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001207 err = flexcan_chip_enable(priv);
1208 if (err)
1209 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001210
1211 /* set freeze, halt and activate FIFO, restrict register access */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301212 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001213 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1214 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301215 priv->write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001216
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001217 /* Currently we only support newer versions of this core
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001218 * featuring a RX hardware FIFO (although this driver doesn't
1219 * make use of it on some cores). Older cores, found on some
1220 * Coldfire derivates are not tested.
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001221 */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301222 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001223 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001224 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001225 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001226 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001227 }
1228
1229 err = register_candev(dev);
1230
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001231 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001232 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001233 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001234 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001235 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001236 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001237 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001238
1239 return err;
1240}
1241
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001242static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001243{
1244 unregister_candev(dev);
1245}
1246
Hui Wang30c1e672012-06-28 16:21:35 +08001247static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001248 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001249 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
Uwe Kleine-König0e030a32018-04-25 16:50:39 +02001250 { .compatible = "fsl,imx53-flexcan", .data = &fsl_imx25_devtype_data, },
1251 { .compatible = "fsl,imx35-flexcan", .data = &fsl_imx25_devtype_data, },
1252 { .compatible = "fsl,imx25-flexcan", .data = &fsl_imx25_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001253 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001254 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Pankaj Bansal99b76682017-11-24 18:52:09 +05301255 { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001256 { /* sentinel */ },
1257};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001258MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001259
1260static const struct platform_device_id flexcan_id_table[] = {
1261 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1262 { /* sentinel */ },
1263};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001264MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001265
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001266static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001267{
Hui Wang30c1e672012-06-28 16:21:35 +08001268 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001269 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001270 struct net_device *dev;
1271 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001272 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001273 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001274 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001275 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001276 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001277 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001278
Andreas Werner555828e2015-03-22 17:35:52 +01001279 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1280 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1281 return -EPROBE_DEFER;
1282 else if (IS_ERR(reg_xceiver))
1283 reg_xceiver = NULL;
1284
Hui Wangafc016d2012-06-28 16:21:34 +08001285 if (pdev->dev.of_node)
1286 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001287 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001288
1289 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001290 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1291 if (IS_ERR(clk_ipg)) {
1292 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001293 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001294 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001295
1296 clk_per = devm_clk_get(&pdev->dev, "per");
1297 if (IS_ERR(clk_per)) {
1298 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001299 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001300 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001301 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001302 }
1303
1304 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1305 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001306 if (irq <= 0)
1307 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001308
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001309 regs = devm_ioremap_resource(&pdev->dev, mem);
1310 if (IS_ERR(regs))
1311 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001312
Hui Wang30c1e672012-06-28 16:21:35 +08001313 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1314 if (of_id) {
1315 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001316 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001317 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001318 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001319 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001320 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001321 }
1322
Fabio Estevam933e4af2013-07-22 12:41:39 -03001323 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1324 if (!dev)
1325 return -ENOMEM;
1326
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001327 platform_set_drvdata(pdev, dev);
1328 SET_NETDEV_DEV(dev, &pdev->dev);
1329
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001330 dev->netdev_ops = &flexcan_netdev_ops;
1331 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001332 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001333
1334 priv = netdev_priv(dev);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301335
Uwe Kleine-König0e030a32018-04-25 16:50:39 +02001336 if (of_property_read_bool(pdev->dev.of_node, "big-endian") ||
1337 devtype_data->quirks & FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN) {
Pankaj Bansal88462d22017-11-24 18:52:08 +05301338 priv->read = flexcan_read_be;
1339 priv->write = flexcan_write_be;
1340 } else {
Uwe Kleine-König0e030a32018-04-25 16:50:39 +02001341 priv->read = flexcan_read_le;
1342 priv->write = flexcan_write_le;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301343 }
1344
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001345 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001346 priv->can.bittiming_const = &flexcan_bittiming_const;
1347 priv->can.do_set_mode = flexcan_set_mode;
1348 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1349 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1350 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1351 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001352 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001353 priv->clk_ipg = clk_ipg;
1354 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001355 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001356 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001357
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001358 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1359 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
1360 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
1361 } else {
1362 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
1363 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
1364 }
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +02001365 priv->tx_mb = &regs->mb[priv->tx_mb_idx];
1366
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001367 priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1368 priv->reg_imask2_default = 0;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001369
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001370 priv->offload.mailbox_read = flexcan_mailbox_read;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001371
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001372 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1373 u64 imask;
1374
1375 priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1376 priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
1377
1378 imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
1379 priv->reg_imask1_default |= imask;
1380 priv->reg_imask2_default |= imask >> 32;
1381
1382 err = can_rx_offload_add_timestamp(dev, &priv->offload);
1383 } else {
1384 priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1385 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1386 err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
1387 }
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001388 if (err)
1389 goto failed_offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001390
1391 err = register_flexcandev(dev);
1392 if (err) {
1393 dev_err(&pdev->dev, "registering netdev failed\n");
1394 goto failed_register;
1395 }
1396
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001397 devm_can_led_init(dev);
1398
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001399 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001400 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001401
1402 return 0;
1403
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001404 failed_offload:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001405 failed_register:
1406 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001407 return err;
1408}
1409
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001410static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001411{
1412 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001413 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001414
1415 unregister_flexcandev(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001416 can_rx_offload_del(&priv->offload);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001417 free_candev(dev);
1418
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001419 return 0;
1420}
1421
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001422static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001423{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001424 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001425 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001426 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001427
Eric Bénard8b5e2182012-05-08 17:12:17 +02001428 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001429 err = flexcan_chip_disable(priv);
1430 if (err)
1431 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001432 netif_stop_queue(dev);
1433 netif_device_detach(dev);
1434 }
1435 priv->can.state = CAN_STATE_SLEEPING;
1436
1437 return 0;
1438}
1439
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001440static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001441{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001442 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001443 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001444 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001445
1446 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1447 if (netif_running(dev)) {
1448 netif_device_attach(dev);
1449 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001450 err = flexcan_chip_enable(priv);
1451 if (err)
1452 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001453 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001454 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001455}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001456
1457static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001458
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001459static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001460 .driver = {
1461 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001462 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001463 .of_match_table = flexcan_of_match,
1464 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001465 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001466 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001467 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001468};
1469
Axel Lin871d3372011-11-27 15:42:31 +00001470module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001471
1472MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1473 "Marc Kleine-Budde <kernel@pengutronix.de>");
1474MODULE_LICENSE("GPL v2");
1475MODULE_DESCRIPTION("CAN port driver for flexcan based chip");