blob: 5fa8b8bb7d0015c85b69e3e33a809eebb6eda70c [file] [log] [blame]
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01001#ifndef _AM_X86_MPSPEC_H
2#define _AM_X86_MPSPEC_H
3
4#include <asm/mpspec_def.h>
5
Thomas Gleixner96a388d2007-10-11 11:20:03 +02006#ifdef CONFIG_X86_32
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01007#include <mach_mpspec.h>
8
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01009extern int mp_bus_id_to_node[MAX_MP_BUSSES];
10extern int mp_bus_id_to_local[MAX_MP_BUSSES];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010011
12extern unsigned int def_to_bigsmp;
13extern int apic_version[MAX_APICS];
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010014extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010015extern int pic_mode;
16
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010017#define MAX_APICID 256
18
Thomas Gleixner96a388d2007-10-11 11:20:03 +020019#else
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010020
21#define MAX_MP_BUSSES 256
22/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
23#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
24
Yinghai Lu8643f9d2008-02-19 03:21:06 -080025extern void early_find_smp_config(void);
26extern void early_get_smp_config(void);
27
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010028#endif
29
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030030#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
31extern int mp_bus_id_to_type[MAX_MP_BUSSES];
32#endif
33
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030034extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030035
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010036extern int mp_bus_id_to_pci_bus[MAX_MP_BUSSES];
37
38extern unsigned int boot_cpu_physical_apicid;
39extern int smp_found_config;
40extern int nr_ioapics;
41extern int mp_irq_entries;
42extern struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
43extern int mpc_default_type;
44extern unsigned long mp_lapic_addr;
45
46extern void find_smp_config(void);
47extern void get_smp_config(void);
48
49#ifdef CONFIG_ACPI
50extern void mp_register_lapic(u8 id, u8 enabled);
51extern void mp_register_lapic_address(u64 address);
52extern void mp_register_ioapic(u8 id, u32 address, u32 gsi_base);
53extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
54 u32 gsi);
55extern void mp_config_acpi_legacy_irqs(void);
56extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
57#endif /* CONFIG_ACPI */
58
59#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
60
61struct physid_mask
62{
63 unsigned long mask[PHYSID_ARRAY_SIZE];
64};
65
66typedef struct physid_mask physid_mask_t;
67
68#define physid_set(physid, map) set_bit(physid, (map).mask)
69#define physid_clear(physid, map) clear_bit(physid, (map).mask)
70#define physid_isset(physid, map) test_bit(physid, (map).mask)
71#define physid_test_and_set(physid, map) \
72 test_and_set_bit(physid, (map).mask)
73
74#define physids_and(dst, src1, src2) \
75 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
76
77#define physids_or(dst, src1, src2) \
78 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
79
80#define physids_clear(map) \
81 bitmap_zero((map).mask, MAX_APICS)
82
83#define physids_complement(dst, src) \
84 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
85
86#define physids_empty(map) \
87 bitmap_empty((map).mask, MAX_APICS)
88
89#define physids_equal(map1, map2) \
90 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
91
92#define physids_weight(map) \
93 bitmap_weight((map).mask, MAX_APICS)
94
95#define physids_shift_right(d, s, n) \
96 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
97
98#define physids_shift_left(d, s, n) \
99 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
100
101#define physids_coerce(map) ((map).mask[0])
102
103#define physids_promote(physids) \
104 ({ \
105 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
106 __physid_mask.mask[0] = physids; \
107 __physid_mask; \
108 })
109
110#define physid_mask_of_physid(physid) \
111 ({ \
112 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
113 physid_set(physid, __physid_mask); \
114 __physid_mask; \
115 })
116
117#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
118#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
119
120extern physid_mask_t phys_cpu_present_map;
121
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200122#endif