blob: e0ea133c1690e09410a8deb8615985e8d4fb6530 [file] [log] [blame]
Guenter Roeckd0173272019-06-20 09:28:46 -07001// SPDX-License-Identifier: GPL-2.0
Vitaly Wool9325fa32006-06-26 19:31:49 +04002/*
3 * drivers/char/watchdog/pnx4008_wdt.c
4 *
5 * Watchdog driver for PNX4008 board
6 *
7 * Authors: Dmitry Chigirev <source@mvista.com>,
Wim Van Sebroeck5f3b2752011-02-23 20:04:38 +00008 * Vitaly Wool <vitalywool@gmail.com>
Vitaly Wool9325fa32006-06-26 19:31:49 +04009 * Based on sa1100 driver,
10 * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
11 *
Wolfram Sang6b1e8382012-02-02 18:48:11 +010012 * 2005-2006 (c) MontaVista Software, Inc.
13 *
14 * (C) 2012 Wolfram Sang, Pengutronix
Vitaly Wool9325fa32006-06-26 19:31:49 +040015 */
16
Joe Perches27c766a2012-02-15 15:06:19 -080017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Vitaly Wool9325fa32006-06-26 19:31:49 +040019#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/types.h>
22#include <linux/kernel.h>
Vitaly Wool9325fa32006-06-26 19:31:49 +040023#include <linux/watchdog.h>
Vitaly Wool9325fa32006-06-26 19:31:49 +040024#include <linux/platform_device.h>
25#include <linux/clk.h>
Wim Van Sebroeck99d28532006-09-10 12:48:15 +020026#include <linux/spinlock.h>
Alan Cox84ca9952008-05-19 14:07:48 +010027#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Wolfram Sang6b1e8382012-02-02 18:48:11 +010029#include <linux/err.h>
Roland Stigge3ba37742012-04-20 21:55:29 +020030#include <linux/of.h>
Sylvain Lemieux4ed54432016-03-04 13:44:06 -050031#include <linux/delay.h>
32#include <linux/reboot.h>
Vitaly Wool9325fa32006-06-26 19:31:49 +040033
Vitaly Wool9325fa32006-06-26 19:31:49 +040034/* WatchDog Timer - Chapter 23 Page 207 */
35
36#define DEFAULT_HEARTBEAT 19
37#define MAX_HEARTBEAT 60
38
39/* Watchdog timer register set definition */
40#define WDTIM_INT(p) ((p) + 0x0)
41#define WDTIM_CTRL(p) ((p) + 0x4)
42#define WDTIM_COUNTER(p) ((p) + 0x8)
43#define WDTIM_MCTRL(p) ((p) + 0xC)
44#define WDTIM_MATCH0(p) ((p) + 0x10)
45#define WDTIM_EMR(p) ((p) + 0x14)
46#define WDTIM_PULSE(p) ((p) + 0x18)
47#define WDTIM_RES(p) ((p) + 0x1C)
48
49/* WDTIM_INT bit definitions */
50#define MATCH_INT 1
51
52/* WDTIM_CTRL bit definitions */
53#define COUNT_ENAB 1
Wim Van Sebroeck143a2e52009-03-18 08:35:09 +000054#define RESET_COUNT (1 << 1)
55#define DEBUG_EN (1 << 2)
Vitaly Wool9325fa32006-06-26 19:31:49 +040056
57/* WDTIM_MCTRL bit definitions */
58#define MR0_INT 1
59#undef RESET_COUNT0
Wim Van Sebroeck143a2e52009-03-18 08:35:09 +000060#define RESET_COUNT0 (1 << 2)
61#define STOP_COUNT0 (1 << 2)
62#define M_RES1 (1 << 3)
63#define M_RES2 (1 << 4)
64#define RESFRC1 (1 << 5)
65#define RESFRC2 (1 << 6)
Vitaly Wool9325fa32006-06-26 19:31:49 +040066
67/* WDTIM_EMR bit definitions */
68#define EXT_MATCH0 1
Wim Van Sebroeck143a2e52009-03-18 08:35:09 +000069#define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */
Vitaly Wool9325fa32006-06-26 19:31:49 +040070
71/* WDTIM_RES bit definitions */
72#define WDOG_RESET 1 /* read only */
73
74#define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
75
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010076static bool nowayout = WATCHDOG_NOWAYOUT;
Marcus Folkessond956aa72018-02-11 21:08:44 +010077static unsigned int heartbeat;
Vitaly Wool9325fa32006-06-26 19:31:49 +040078
Alexey Dobriyanc7dfd0c2007-11-01 16:27:08 -070079static DEFINE_SPINLOCK(io_lock);
Vitaly Wool9325fa32006-06-26 19:31:49 +040080static void __iomem *wdt_base;
Vladimir Zapolskiy4c307372015-10-28 02:55:35 +020081static struct clk *wdt_clk;
Vitaly Wool9325fa32006-06-26 19:31:49 +040082
Wolfram Sang6b1e8382012-02-02 18:48:11 +010083static int pnx4008_wdt_start(struct watchdog_device *wdd)
Vitaly Wool9325fa32006-06-26 19:31:49 +040084{
Wim Van Sebroeck99d28532006-09-10 12:48:15 +020085 spin_lock(&io_lock);
86
Vitaly Wool9325fa32006-06-26 19:31:49 +040087 /* stop counter, initiate counter reset */
Wolfram Sang7cbc3532012-02-02 18:48:09 +010088 writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
Vitaly Wool9325fa32006-06-26 19:31:49 +040089 /*wait for reset to complete. 100% guarantee event */
Wolfram Sang7cbc3532012-02-02 18:48:09 +010090 while (readl(WDTIM_COUNTER(wdt_base)))
Vitaly Wool65a64ec2006-09-11 14:42:39 +040091 cpu_relax();
Vitaly Wool9325fa32006-06-26 19:31:49 +040092 /* internal and external reset, stop after that */
Wolfram Sang7cbc3532012-02-02 18:48:09 +010093 writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0, WDTIM_MCTRL(wdt_base));
Vitaly Wool9325fa32006-06-26 19:31:49 +040094 /* configure match output */
Wolfram Sang7cbc3532012-02-02 18:48:09 +010095 writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
Vitaly Wool9325fa32006-06-26 19:31:49 +040096 /* clear interrupt, just in case */
Wolfram Sang7cbc3532012-02-02 18:48:09 +010097 writel(MATCH_INT, WDTIM_INT(wdt_base));
Vitaly Wool9325fa32006-06-26 19:31:49 +040098 /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
Wolfram Sang7cbc3532012-02-02 18:48:09 +010099 writel(0xFFFF, WDTIM_PULSE(wdt_base));
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100100 writel(wdd->timeout * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
Vitaly Wool9325fa32006-06-26 19:31:49 +0400101 /*enable counter, stop when debugger active */
Wolfram Sang7cbc3532012-02-02 18:48:09 +0100102 writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
Wim Van Sebroeck99d28532006-09-10 12:48:15 +0200103
104 spin_unlock(&io_lock);
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100105 return 0;
Vitaly Wool9325fa32006-06-26 19:31:49 +0400106}
107
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100108static int pnx4008_wdt_stop(struct watchdog_device *wdd)
Vitaly Wool9325fa32006-06-26 19:31:49 +0400109{
Wim Van Sebroeck99d28532006-09-10 12:48:15 +0200110 spin_lock(&io_lock);
111
Wolfram Sang7cbc3532012-02-02 18:48:09 +0100112 writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
Wim Van Sebroeck99d28532006-09-10 12:48:15 +0200113
114 spin_unlock(&io_lock);
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100115 return 0;
Vitaly Wool9325fa32006-06-26 19:31:49 +0400116}
117
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100118static int pnx4008_wdt_set_timeout(struct watchdog_device *wdd,
119 unsigned int new_timeout)
Vitaly Wool9325fa32006-06-26 19:31:49 +0400120{
Wim Van Sebroeck0197c1c2012-02-29 20:20:58 +0100121 wdd->timeout = new_timeout;
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100122 return 0;
Vitaly Wool9325fa32006-06-26 19:31:49 +0400123}
124
Sylvain Lemieux4ed54432016-03-04 13:44:06 -0500125static int pnx4008_restart_handler(struct watchdog_device *wdd,
126 unsigned long mode, void *cmd)
127{
Sylvain Lemieux247dcad2016-03-04 13:44:08 -0500128 const char *boot_cmd = cmd;
129
130 /*
131 * Verify if a "cmd" passed from the userspace program rebooting
132 * the system; if available, handle it.
133 * - For details, see the 'reboot' syscall in kernel/reboot.c
134 * - If the received "cmd" is not supported, use the default mode.
135 */
136 if (boot_cmd) {
137 if (boot_cmd[0] == 'h')
138 mode = REBOOT_HARD;
139 else if (boot_cmd[0] == 's')
140 mode = REBOOT_SOFT;
141 }
142
Sylvain Lemieux25b286c2016-03-04 13:44:07 -0500143 if (mode == REBOOT_SOFT) {
144 /* Force match output active */
145 writel(EXT_MATCH0, WDTIM_EMR(wdt_base));
146 /* Internal reset on match output (RESOUT_N not asserted) */
147 writel(M_RES1, WDTIM_MCTRL(wdt_base));
148 } else {
149 /* Instant assert of RESETOUT_N with pulse length 1mS */
150 writel(13000, WDTIM_PULSE(wdt_base));
151 writel(M_RES2 | RESFRC1 | RESFRC2, WDTIM_MCTRL(wdt_base));
152 }
Sylvain Lemieux4ed54432016-03-04 13:44:06 -0500153
154 /* Wait for watchdog to reset system */
155 mdelay(1000);
156
157 return NOTIFY_DONE;
158}
159
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100160static const struct watchdog_info pnx4008_wdt_ident = {
Vitaly Wool9325fa32006-06-26 19:31:49 +0400161 .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
162 WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
163 .identity = "PNX4008 Watchdog",
164};
165
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100166static const struct watchdog_ops pnx4008_wdt_ops = {
Vitaly Wool9325fa32006-06-26 19:31:49 +0400167 .owner = THIS_MODULE,
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100168 .start = pnx4008_wdt_start,
169 .stop = pnx4008_wdt_stop,
170 .set_timeout = pnx4008_wdt_set_timeout,
Sylvain Lemieux4ed54432016-03-04 13:44:06 -0500171 .restart = pnx4008_restart_handler,
Vitaly Wool9325fa32006-06-26 19:31:49 +0400172};
173
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100174static struct watchdog_device pnx4008_wdd = {
175 .info = &pnx4008_wdt_ident,
176 .ops = &pnx4008_wdt_ops,
Fabio Porceddac1fd5f62013-02-14 09:14:25 +0100177 .timeout = DEFAULT_HEARTBEAT,
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100178 .min_timeout = 1,
179 .max_timeout = MAX_HEARTBEAT,
Vitaly Wool9325fa32006-06-26 19:31:49 +0400180};
181
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700182static void pnx4008_clk_disable_unprepare(void *data)
183{
184 clk_disable_unprepare(data);
185}
186
Bill Pemberton2d991a12012-11-19 13:21:41 -0500187static int pnx4008_wdt_probe(struct platform_device *pdev)
Vitaly Wool9325fa32006-06-26 19:31:49 +0400188{
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700189 struct device *dev = &pdev->dev;
Wolfram Sang19f505f2012-02-02 18:48:08 +0100190 int ret = 0;
Vitaly Wool9325fa32006-06-26 19:31:49 +0400191
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700192 watchdog_init_timeout(&pnx4008_wdd, heartbeat, dev);
Vitaly Wool9325fa32006-06-26 19:31:49 +0400193
Guenter Roeck0f0a6a22019-04-02 12:01:53 -0700194 wdt_base = devm_platform_ioremap_resource(pdev, 0);
Thierry Reding4c271bb2013-01-21 11:09:25 +0100195 if (IS_ERR(wdt_base))
196 return PTR_ERR(wdt_base);
Vitaly Wool9325fa32006-06-26 19:31:49 +0400197
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700198 wdt_clk = devm_clk_get(dev, NULL);
Wolfram Sang19f505f2012-02-02 18:48:08 +0100199 if (IS_ERR(wdt_clk))
200 return PTR_ERR(wdt_clk);
Russell King24fd1ed2009-11-20 13:04:14 +0000201
Vladimir Zapolskiyb647d422015-10-17 21:28:16 +0300202 ret = clk_prepare_enable(wdt_clk);
Wolfram Sang19f505f2012-02-02 18:48:08 +0100203 if (ret)
Jingoo Han259181f2013-04-29 18:16:14 +0900204 return ret;
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700205 ret = devm_add_action_or_reset(dev, pnx4008_clk_disable_unprepare,
206 wdt_clk);
207 if (ret)
208 return ret;
Wolfram Sang19f505f2012-02-02 18:48:08 +0100209
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100210 pnx4008_wdd.bootstatus = (readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
Wolfram Sang7cbc3532012-02-02 18:48:09 +0100211 WDIOF_CARDRESET : 0;
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700212 pnx4008_wdd.parent = dev;
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100213 watchdog_set_nowayout(&pnx4008_wdd, nowayout);
Sylvain Lemieux4ed54432016-03-04 13:44:06 -0500214 watchdog_set_restart_priority(&pnx4008_wdd, 128);
Vitaly Wool9325fa32006-06-26 19:31:49 +0400215
Alexandre Belloni9d7c0922019-04-11 21:14:37 +0200216 if (readl(WDTIM_CTRL(wdt_base)) & COUNT_ENAB)
217 set_bit(WDOG_HW_RUNNING, &pnx4008_wdd.status);
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100218
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700219 ret = devm_watchdog_register_device(dev, &pnx4008_wdd);
Wolfram Sang375611e2019-05-18 23:27:47 +0200220 if (ret < 0)
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700221 return ret;
Vitaly Wool9325fa32006-06-26 19:31:49 +0400222
Guenter Roeck8862c1f22019-04-10 09:28:03 -0700223 dev_info(dev, "heartbeat %d sec\n", pnx4008_wdd.timeout);
Russell King24fd1ed2009-11-20 13:04:14 +0000224
Vitaly Wool9325fa32006-06-26 19:31:49 +0400225 return 0;
226}
227
Roland Stigge3ba37742012-04-20 21:55:29 +0200228#ifdef CONFIG_OF
229static const struct of_device_id pnx4008_wdt_match[] = {
230 { .compatible = "nxp,pnx4008-wdt" },
231 { }
232};
233MODULE_DEVICE_TABLE(of, pnx4008_wdt_match);
234#endif
235
Vitaly Wool9325fa32006-06-26 19:31:49 +0400236static struct platform_driver platform_wdt_driver = {
237 .driver = {
Russell King1508c992009-11-20 13:07:57 +0000238 .name = "pnx4008-watchdog",
Roland Stigge3ba37742012-04-20 21:55:29 +0200239 .of_match_table = of_match_ptr(pnx4008_wdt_match),
Vitaly Wool9325fa32006-06-26 19:31:49 +0400240 },
241 .probe = pnx4008_wdt_probe,
Vitaly Wool9325fa32006-06-26 19:31:49 +0400242};
243
Axel Linb8ec6112011-11-29 13:56:27 +0800244module_platform_driver(platform_wdt_driver);
Vitaly Wool9325fa32006-06-26 19:31:49 +0400245
246MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
Wolfram Sange8cc5362015-04-20 15:51:43 +0200247MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
Vitaly Wool9325fa32006-06-26 19:31:49 +0400248MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
249
Wolfram Sang6b1e8382012-02-02 18:48:11 +0100250module_param(heartbeat, uint, 0);
Vitaly Wool9325fa32006-06-26 19:31:49 +0400251MODULE_PARM_DESC(heartbeat,
252 "Watchdog heartbeat period in seconds from 1 to "
253 __MODULE_STRING(MAX_HEARTBEAT) ", default "
254 __MODULE_STRING(DEFAULT_HEARTBEAT));
255
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +0100256module_param(nowayout, bool, 0);
Vitaly Wool9325fa32006-06-26 19:31:49 +0400257MODULE_PARM_DESC(nowayout,
258 "Set to 1 to keep watchdog running after device release");
259
260MODULE_LICENSE("GPL");
Russell King1508c992009-11-20 13:07:57 +0000261MODULE_ALIAS("platform:pnx4008-watchdog");