Guenter Roeck | d017327 | 2019-06-20 09:28:46 -0700 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 2 | /* |
| 3 | * drivers/char/watchdog/pnx4008_wdt.c |
| 4 | * |
| 5 | * Watchdog driver for PNX4008 board |
| 6 | * |
| 7 | * Authors: Dmitry Chigirev <source@mvista.com>, |
Wim Van Sebroeck | 5f3b275 | 2011-02-23 20:04:38 +0000 | [diff] [blame] | 8 | * Vitaly Wool <vitalywool@gmail.com> |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 9 | * Based on sa1100 driver, |
| 10 | * Copyright (C) 2000 Oleg Drokin <green@crimea.edu> |
| 11 | * |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 12 | * 2005-2006 (c) MontaVista Software, Inc. |
| 13 | * |
| 14 | * (C) 2012 Wolfram Sang, Pengutronix |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 15 | */ |
| 16 | |
Joe Perches | 27c766a | 2012-02-15 15:06:19 -0800 | [diff] [blame] | 17 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 18 | |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 19 | #include <linux/module.h> |
| 20 | #include <linux/moduleparam.h> |
| 21 | #include <linux/types.h> |
| 22 | #include <linux/kernel.h> |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 23 | #include <linux/watchdog.h> |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 24 | #include <linux/platform_device.h> |
| 25 | #include <linux/clk.h> |
Wim Van Sebroeck | 99d2853 | 2006-09-10 12:48:15 +0200 | [diff] [blame] | 26 | #include <linux/spinlock.h> |
Alan Cox | 84ca995 | 2008-05-19 14:07:48 +0100 | [diff] [blame] | 27 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 28 | #include <linux/slab.h> |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 29 | #include <linux/err.h> |
Roland Stigge | 3ba3774 | 2012-04-20 21:55:29 +0200 | [diff] [blame] | 30 | #include <linux/of.h> |
Sylvain Lemieux | 4ed5443 | 2016-03-04 13:44:06 -0500 | [diff] [blame] | 31 | #include <linux/delay.h> |
| 32 | #include <linux/reboot.h> |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 33 | |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 34 | /* WatchDog Timer - Chapter 23 Page 207 */ |
| 35 | |
| 36 | #define DEFAULT_HEARTBEAT 19 |
| 37 | #define MAX_HEARTBEAT 60 |
| 38 | |
| 39 | /* Watchdog timer register set definition */ |
| 40 | #define WDTIM_INT(p) ((p) + 0x0) |
| 41 | #define WDTIM_CTRL(p) ((p) + 0x4) |
| 42 | #define WDTIM_COUNTER(p) ((p) + 0x8) |
| 43 | #define WDTIM_MCTRL(p) ((p) + 0xC) |
| 44 | #define WDTIM_MATCH0(p) ((p) + 0x10) |
| 45 | #define WDTIM_EMR(p) ((p) + 0x14) |
| 46 | #define WDTIM_PULSE(p) ((p) + 0x18) |
| 47 | #define WDTIM_RES(p) ((p) + 0x1C) |
| 48 | |
| 49 | /* WDTIM_INT bit definitions */ |
| 50 | #define MATCH_INT 1 |
| 51 | |
| 52 | /* WDTIM_CTRL bit definitions */ |
| 53 | #define COUNT_ENAB 1 |
Wim Van Sebroeck | 143a2e5 | 2009-03-18 08:35:09 +0000 | [diff] [blame] | 54 | #define RESET_COUNT (1 << 1) |
| 55 | #define DEBUG_EN (1 << 2) |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 56 | |
| 57 | /* WDTIM_MCTRL bit definitions */ |
| 58 | #define MR0_INT 1 |
| 59 | #undef RESET_COUNT0 |
Wim Van Sebroeck | 143a2e5 | 2009-03-18 08:35:09 +0000 | [diff] [blame] | 60 | #define RESET_COUNT0 (1 << 2) |
| 61 | #define STOP_COUNT0 (1 << 2) |
| 62 | #define M_RES1 (1 << 3) |
| 63 | #define M_RES2 (1 << 4) |
| 64 | #define RESFRC1 (1 << 5) |
| 65 | #define RESFRC2 (1 << 6) |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 66 | |
| 67 | /* WDTIM_EMR bit definitions */ |
| 68 | #define EXT_MATCH0 1 |
Wim Van Sebroeck | 143a2e5 | 2009-03-18 08:35:09 +0000 | [diff] [blame] | 69 | #define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */ |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 70 | |
| 71 | /* WDTIM_RES bit definitions */ |
| 72 | #define WDOG_RESET 1 /* read only */ |
| 73 | |
| 74 | #define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */ |
| 75 | |
Wim Van Sebroeck | 86a1e18 | 2012-03-05 16:51:11 +0100 | [diff] [blame] | 76 | static bool nowayout = WATCHDOG_NOWAYOUT; |
Marcus Folkesson | d956aa7 | 2018-02-11 21:08:44 +0100 | [diff] [blame] | 77 | static unsigned int heartbeat; |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 78 | |
Alexey Dobriyan | c7dfd0c | 2007-11-01 16:27:08 -0700 | [diff] [blame] | 79 | static DEFINE_SPINLOCK(io_lock); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 80 | static void __iomem *wdt_base; |
Vladimir Zapolskiy | 4c30737 | 2015-10-28 02:55:35 +0200 | [diff] [blame] | 81 | static struct clk *wdt_clk; |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 82 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 83 | static int pnx4008_wdt_start(struct watchdog_device *wdd) |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 84 | { |
Wim Van Sebroeck | 99d2853 | 2006-09-10 12:48:15 +0200 | [diff] [blame] | 85 | spin_lock(&io_lock); |
| 86 | |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 87 | /* stop counter, initiate counter reset */ |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 88 | writel(RESET_COUNT, WDTIM_CTRL(wdt_base)); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 89 | /*wait for reset to complete. 100% guarantee event */ |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 90 | while (readl(WDTIM_COUNTER(wdt_base))) |
Vitaly Wool | 65a64ec | 2006-09-11 14:42:39 +0400 | [diff] [blame] | 91 | cpu_relax(); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 92 | /* internal and external reset, stop after that */ |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 93 | writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0, WDTIM_MCTRL(wdt_base)); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 94 | /* configure match output */ |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 95 | writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base)); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 96 | /* clear interrupt, just in case */ |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 97 | writel(MATCH_INT, WDTIM_INT(wdt_base)); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 98 | /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */ |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 99 | writel(0xFFFF, WDTIM_PULSE(wdt_base)); |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 100 | writel(wdd->timeout * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base)); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 101 | /*enable counter, stop when debugger active */ |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 102 | writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base)); |
Wim Van Sebroeck | 99d2853 | 2006-09-10 12:48:15 +0200 | [diff] [blame] | 103 | |
| 104 | spin_unlock(&io_lock); |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 105 | return 0; |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 106 | } |
| 107 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 108 | static int pnx4008_wdt_stop(struct watchdog_device *wdd) |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 109 | { |
Wim Van Sebroeck | 99d2853 | 2006-09-10 12:48:15 +0200 | [diff] [blame] | 110 | spin_lock(&io_lock); |
| 111 | |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 112 | writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */ |
Wim Van Sebroeck | 99d2853 | 2006-09-10 12:48:15 +0200 | [diff] [blame] | 113 | |
| 114 | spin_unlock(&io_lock); |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 115 | return 0; |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 116 | } |
| 117 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 118 | static int pnx4008_wdt_set_timeout(struct watchdog_device *wdd, |
| 119 | unsigned int new_timeout) |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 120 | { |
Wim Van Sebroeck | 0197c1c | 2012-02-29 20:20:58 +0100 | [diff] [blame] | 121 | wdd->timeout = new_timeout; |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 122 | return 0; |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 123 | } |
| 124 | |
Sylvain Lemieux | 4ed5443 | 2016-03-04 13:44:06 -0500 | [diff] [blame] | 125 | static int pnx4008_restart_handler(struct watchdog_device *wdd, |
| 126 | unsigned long mode, void *cmd) |
| 127 | { |
Sylvain Lemieux | 247dcad | 2016-03-04 13:44:08 -0500 | [diff] [blame] | 128 | const char *boot_cmd = cmd; |
| 129 | |
| 130 | /* |
| 131 | * Verify if a "cmd" passed from the userspace program rebooting |
| 132 | * the system; if available, handle it. |
| 133 | * - For details, see the 'reboot' syscall in kernel/reboot.c |
| 134 | * - If the received "cmd" is not supported, use the default mode. |
| 135 | */ |
| 136 | if (boot_cmd) { |
| 137 | if (boot_cmd[0] == 'h') |
| 138 | mode = REBOOT_HARD; |
| 139 | else if (boot_cmd[0] == 's') |
| 140 | mode = REBOOT_SOFT; |
| 141 | } |
| 142 | |
Sylvain Lemieux | 25b286c | 2016-03-04 13:44:07 -0500 | [diff] [blame] | 143 | if (mode == REBOOT_SOFT) { |
| 144 | /* Force match output active */ |
| 145 | writel(EXT_MATCH0, WDTIM_EMR(wdt_base)); |
| 146 | /* Internal reset on match output (RESOUT_N not asserted) */ |
| 147 | writel(M_RES1, WDTIM_MCTRL(wdt_base)); |
| 148 | } else { |
| 149 | /* Instant assert of RESETOUT_N with pulse length 1mS */ |
| 150 | writel(13000, WDTIM_PULSE(wdt_base)); |
| 151 | writel(M_RES2 | RESFRC1 | RESFRC2, WDTIM_MCTRL(wdt_base)); |
| 152 | } |
Sylvain Lemieux | 4ed5443 | 2016-03-04 13:44:06 -0500 | [diff] [blame] | 153 | |
| 154 | /* Wait for watchdog to reset system */ |
| 155 | mdelay(1000); |
| 156 | |
| 157 | return NOTIFY_DONE; |
| 158 | } |
| 159 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 160 | static const struct watchdog_info pnx4008_wdt_ident = { |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 161 | .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE | |
| 162 | WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING, |
| 163 | .identity = "PNX4008 Watchdog", |
| 164 | }; |
| 165 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 166 | static const struct watchdog_ops pnx4008_wdt_ops = { |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 167 | .owner = THIS_MODULE, |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 168 | .start = pnx4008_wdt_start, |
| 169 | .stop = pnx4008_wdt_stop, |
| 170 | .set_timeout = pnx4008_wdt_set_timeout, |
Sylvain Lemieux | 4ed5443 | 2016-03-04 13:44:06 -0500 | [diff] [blame] | 171 | .restart = pnx4008_restart_handler, |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 172 | }; |
| 173 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 174 | static struct watchdog_device pnx4008_wdd = { |
| 175 | .info = &pnx4008_wdt_ident, |
| 176 | .ops = &pnx4008_wdt_ops, |
Fabio Porcedda | c1fd5f6 | 2013-02-14 09:14:25 +0100 | [diff] [blame] | 177 | .timeout = DEFAULT_HEARTBEAT, |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 178 | .min_timeout = 1, |
| 179 | .max_timeout = MAX_HEARTBEAT, |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 180 | }; |
| 181 | |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 182 | static void pnx4008_clk_disable_unprepare(void *data) |
| 183 | { |
| 184 | clk_disable_unprepare(data); |
| 185 | } |
| 186 | |
Bill Pemberton | 2d991a1 | 2012-11-19 13:21:41 -0500 | [diff] [blame] | 187 | static int pnx4008_wdt_probe(struct platform_device *pdev) |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 188 | { |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 189 | struct device *dev = &pdev->dev; |
Wolfram Sang | 19f505f | 2012-02-02 18:48:08 +0100 | [diff] [blame] | 190 | int ret = 0; |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 191 | |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 192 | watchdog_init_timeout(&pnx4008_wdd, heartbeat, dev); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 193 | |
Guenter Roeck | 0f0a6a2 | 2019-04-02 12:01:53 -0700 | [diff] [blame] | 194 | wdt_base = devm_platform_ioremap_resource(pdev, 0); |
Thierry Reding | 4c271bb | 2013-01-21 11:09:25 +0100 | [diff] [blame] | 195 | if (IS_ERR(wdt_base)) |
| 196 | return PTR_ERR(wdt_base); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 197 | |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 198 | wdt_clk = devm_clk_get(dev, NULL); |
Wolfram Sang | 19f505f | 2012-02-02 18:48:08 +0100 | [diff] [blame] | 199 | if (IS_ERR(wdt_clk)) |
| 200 | return PTR_ERR(wdt_clk); |
Russell King | 24fd1ed | 2009-11-20 13:04:14 +0000 | [diff] [blame] | 201 | |
Vladimir Zapolskiy | b647d42 | 2015-10-17 21:28:16 +0300 | [diff] [blame] | 202 | ret = clk_prepare_enable(wdt_clk); |
Wolfram Sang | 19f505f | 2012-02-02 18:48:08 +0100 | [diff] [blame] | 203 | if (ret) |
Jingoo Han | 259181f | 2013-04-29 18:16:14 +0900 | [diff] [blame] | 204 | return ret; |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 205 | ret = devm_add_action_or_reset(dev, pnx4008_clk_disable_unprepare, |
| 206 | wdt_clk); |
| 207 | if (ret) |
| 208 | return ret; |
Wolfram Sang | 19f505f | 2012-02-02 18:48:08 +0100 | [diff] [blame] | 209 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 210 | pnx4008_wdd.bootstatus = (readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ? |
Wolfram Sang | 7cbc353 | 2012-02-02 18:48:09 +0100 | [diff] [blame] | 211 | WDIOF_CARDRESET : 0; |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 212 | pnx4008_wdd.parent = dev; |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 213 | watchdog_set_nowayout(&pnx4008_wdd, nowayout); |
Sylvain Lemieux | 4ed5443 | 2016-03-04 13:44:06 -0500 | [diff] [blame] | 214 | watchdog_set_restart_priority(&pnx4008_wdd, 128); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 215 | |
Alexandre Belloni | 9d7c092 | 2019-04-11 21:14:37 +0200 | [diff] [blame] | 216 | if (readl(WDTIM_CTRL(wdt_base)) & COUNT_ENAB) |
| 217 | set_bit(WDOG_HW_RUNNING, &pnx4008_wdd.status); |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 218 | |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 219 | ret = devm_watchdog_register_device(dev, &pnx4008_wdd); |
Wolfram Sang | 375611e | 2019-05-18 23:27:47 +0200 | [diff] [blame] | 220 | if (ret < 0) |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 221 | return ret; |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 222 | |
Guenter Roeck | 8862c1f2 | 2019-04-10 09:28:03 -0700 | [diff] [blame] | 223 | dev_info(dev, "heartbeat %d sec\n", pnx4008_wdd.timeout); |
Russell King | 24fd1ed | 2009-11-20 13:04:14 +0000 | [diff] [blame] | 224 | |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 225 | return 0; |
| 226 | } |
| 227 | |
Roland Stigge | 3ba3774 | 2012-04-20 21:55:29 +0200 | [diff] [blame] | 228 | #ifdef CONFIG_OF |
| 229 | static const struct of_device_id pnx4008_wdt_match[] = { |
| 230 | { .compatible = "nxp,pnx4008-wdt" }, |
| 231 | { } |
| 232 | }; |
| 233 | MODULE_DEVICE_TABLE(of, pnx4008_wdt_match); |
| 234 | #endif |
| 235 | |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 236 | static struct platform_driver platform_wdt_driver = { |
| 237 | .driver = { |
Russell King | 1508c99 | 2009-11-20 13:07:57 +0000 | [diff] [blame] | 238 | .name = "pnx4008-watchdog", |
Roland Stigge | 3ba3774 | 2012-04-20 21:55:29 +0200 | [diff] [blame] | 239 | .of_match_table = of_match_ptr(pnx4008_wdt_match), |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 240 | }, |
| 241 | .probe = pnx4008_wdt_probe, |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 242 | }; |
| 243 | |
Axel Lin | b8ec611 | 2011-11-29 13:56:27 +0800 | [diff] [blame] | 244 | module_platform_driver(platform_wdt_driver); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 245 | |
| 246 | MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>"); |
Wolfram Sang | e8cc536 | 2015-04-20 15:51:43 +0200 | [diff] [blame] | 247 | MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>"); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 248 | MODULE_DESCRIPTION("PNX4008 Watchdog Driver"); |
| 249 | |
Wolfram Sang | 6b1e838 | 2012-02-02 18:48:11 +0100 | [diff] [blame] | 250 | module_param(heartbeat, uint, 0); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 251 | MODULE_PARM_DESC(heartbeat, |
| 252 | "Watchdog heartbeat period in seconds from 1 to " |
| 253 | __MODULE_STRING(MAX_HEARTBEAT) ", default " |
| 254 | __MODULE_STRING(DEFAULT_HEARTBEAT)); |
| 255 | |
Wim Van Sebroeck | 86a1e18 | 2012-03-05 16:51:11 +0100 | [diff] [blame] | 256 | module_param(nowayout, bool, 0); |
Vitaly Wool | 9325fa3 | 2006-06-26 19:31:49 +0400 | [diff] [blame] | 257 | MODULE_PARM_DESC(nowayout, |
| 258 | "Set to 1 to keep watchdog running after device release"); |
| 259 | |
| 260 | MODULE_LICENSE("GPL"); |
Russell King | 1508c99 | 2009-11-20 13:07:57 +0000 | [diff] [blame] | 261 | MODULE_ALIAS("platform:pnx4008-watchdog"); |