blob: 52dc2d8b8f2217f8acad714409c005efed8f2d1d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900103 PIIX_SIDPR_BAR = 5,
104 PIIX_SIDPR_LEN = 16,
105 PIIX_SIDPR_IDX = 0,
106 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Tejun Heoff0fc142005-12-18 17:17:07 +0900108 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900109 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Tejun Heo800b3992006-12-03 21:34:13 +0900111 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
112 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 PIIX_80C_PRI = (1 << 5) | (1 << 4),
115 PIIX_80C_SEC = (1 << 7) | (1 << 6),
116
Tejun Heod33f58b2006-03-01 01:25:39 +0900117 /* constants for mapping table */
118 P0 = 0, /* port 0 */
119 P1 = 1, /* port 1 */
120 P2 = 2, /* port 2 */
121 P3 = 3, /* port 3 */
122 IDE = -1, /* IDE */
123 NA = -2, /* not avaliable */
124 RV = -3, /* reserved */
125
Greg Felix7b6dbd62005-07-28 15:54:15 -0400126 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900127
128 /* host->flags bits */
129 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130};
131
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900132enum piix_controller_ids {
133 /* controller IDs */
134 piix_pata_mwdma, /* PIIX3 MWDMA only */
135 piix_pata_33, /* PIIX4 at 33Mhz */
136 ich_pata_33, /* ICH up to UDMA 33 only */
137 ich_pata_66, /* ICH up to 66 Mhz */
138 ich_pata_100, /* ICH up to UDMA 100 */
139 ich5_sata,
140 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900141 ich6m_sata,
142 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900143 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich8m_apple_sata, /* locks up on second port enable */
145 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
147};
148
Tejun Heod33f58b2006-03-01 01:25:39 +0900149struct piix_map_db {
150 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400151 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900152 const int map[][4];
153};
154
Tejun Heod96715c2006-06-29 01:58:28 +0900155struct piix_host_priv {
156 const int *map;
Tejun Heoc7290722008-01-18 18:36:30 +0900157 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900158};
159
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400160static int piix_init_one(struct pci_dev *pdev,
161 const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900162static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400163static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
164static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
165static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100166static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900167static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900168static int piix_sidpr_scr_read(struct ata_link *link,
169 unsigned int reg, u32 *val);
170static int piix_sidpr_scr_write(struct ata_link *link,
171 unsigned int reg, u32 val);
Tejun Heob8b275e2007-07-10 15:55:43 +0900172#ifdef CONFIG_PM
173static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
174static int piix_pci_device_resume(struct pci_dev *pdev);
175#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177static unsigned int in_module_init = 1;
178
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500179static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000180 /* Intel PIIX3 for the 430HX etc */
181 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900182 /* VMware ICH4 */
183 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400184 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
185 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
186 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400187 /* Intel PIIX4 */
188 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
189 /* Intel PIIX4 */
190 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel PIIX */
192 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
193 /* Intel ICH (i810, i815, i840) UDMA 66*/
194 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
195 /* Intel ICH0 : UDMA 33*/
196 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
197 /* Intel ICH2M */
198 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
200 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH3M */
202 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH3 (E7500/1) UDMA 100 */
204 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
206 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700209 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400210 /* C-ICH (i810E2) */
211 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400212 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400213 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* ICH6 (and 6) (i915) UDMA 100 */
215 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
216 /* ICH7/7-R (i945, i975) UDMA 100*/
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700217 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400218 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400219 /* ICH8 Mobile PATA Controller */
220 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222 /* NOTE: The following PCI ids must be kept in sync with the
223 * list in drivers/pci/quirks.c.
224 */
225
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900231 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900233 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900237 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900238 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
239 * Attach iff the controller is in IDE mode. */
240 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900241 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900243 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800246 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900247 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900249 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800250 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900251 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900252 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900253 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900254 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900255 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900256 /* Mobile SATA Controller IDE (ICH8M) */
257 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900259 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900261 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900263 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800266 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900267 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800268 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900269 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700270 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900271 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800272 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900273 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800274 /* SATA Controller IDE (ICH10) */
275 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
276 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900277 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800278 /* SATA Controller IDE (ICH10) */
279 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700280 /* SATA Controller IDE (PCH) */
281 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
282 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700283 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
284 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700285 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
286 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700287 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
288 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700289 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
290 /* SATA Controller IDE (PCH) */
291 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 { } /* terminate list */
293};
294
295static struct pci_driver piix_pci_driver = {
296 .name = DRV_NAME,
297 .id_table = piix_pci_tbl,
298 .probe = piix_init_one,
299 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900300#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900301 .suspend = piix_pci_device_suspend,
302 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900303#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304};
305
Jeff Garzik193515d2005-11-07 00:59:37 -0500306static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900307 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308};
309
Tejun Heo029cfd62008-03-25 12:22:49 +0900310static struct ata_port_operations piix_pata_ops = {
311 .inherits = &ata_bmdma_port_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100312 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900313 .set_piomode = piix_set_piomode,
314 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900315 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900316};
Tejun Heo25f98132008-01-07 19:38:53 +0900317
Tejun Heo029cfd62008-03-25 12:22:49 +0900318static struct ata_port_operations piix_vmw_ops = {
319 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900320 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900321};
322
Tejun Heo029cfd62008-03-25 12:22:49 +0900323static struct ata_port_operations ich_pata_ops = {
324 .inherits = &piix_pata_ops,
325 .cable_detect = ich_pata_cable_detect,
326 .set_dmamode = ich_set_dmamode,
327};
Tejun Heoc7290722008-01-18 18:36:30 +0900328
Tejun Heo029cfd62008-03-25 12:22:49 +0900329static struct ata_port_operations piix_sata_ops = {
330 .inherits = &ata_bmdma_port_ops,
331};
Tejun Heoc7290722008-01-18 18:36:30 +0900332
Tejun Heo029cfd62008-03-25 12:22:49 +0900333static struct ata_port_operations piix_sidpr_sata_ops = {
334 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900335 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900336 .scr_read = piix_sidpr_scr_read,
337 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900338};
339
Tejun Heod96715c2006-06-29 01:58:28 +0900340static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900341 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400342 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900343 .map = {
344 /* PM PS SM SS MAP */
345 { P0, NA, P1, NA }, /* 000b */
346 { P1, NA, P0, NA }, /* 001b */
347 { RV, RV, RV, RV },
348 { RV, RV, RV, RV },
349 { P0, P1, IDE, IDE }, /* 100b */
350 { P1, P0, IDE, IDE }, /* 101b */
351 { IDE, IDE, P0, P1 }, /* 110b */
352 { IDE, IDE, P1, P0 }, /* 111b */
353 },
354};
355
Tejun Heod96715c2006-06-29 01:58:28 +0900356static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900357 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400358 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900359 .map = {
360 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900361 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900362 { IDE, IDE, P1, P3 }, /* 01b */
363 { P0, P2, IDE, IDE }, /* 10b */
364 { RV, RV, RV, RV },
365 },
366};
367
Tejun Heod96715c2006-06-29 01:58:28 +0900368static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900369 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400370 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900371
372 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900373 * it anyway. MAP 01b have been spotted on both ICH6M and
374 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900375 */
376 .map = {
377 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900378 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900379 { IDE, IDE, P1, P3 }, /* 01b */
380 { P0, P2, IDE, IDE }, /* 10b */
381 { RV, RV, RV, RV },
382 },
383};
384
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400385static const struct piix_map_db ich8_map_db = {
386 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900387 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400388 .map = {
389 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700390 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400391 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900392 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400393 { RV, RV, RV, RV },
394 },
395};
396
Tejun Heo00242ec2007-11-19 11:24:25 +0900397static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700398 .mask = 0x3,
399 .port_enable = 0x3,
400 .map = {
401 /* PM PS SM SS MAP */
402 { P0, NA, P1, NA }, /* 00b */
403 { RV, RV, RV, RV }, /* 01b */
404 { RV, RV, RV, RV }, /* 10b */
405 { RV, RV, RV, RV },
406 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700407};
408
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900409static const struct piix_map_db ich8m_apple_map_db = {
410 .mask = 0x3,
411 .port_enable = 0x1,
412 .map = {
413 /* PM PS SM SS MAP */
414 { P0, NA, NA, NA }, /* 00b */
415 { RV, RV, RV, RV },
416 { P0, P2, IDE, IDE }, /* 10b */
417 { RV, RV, RV, RV },
418 },
419};
420
Tejun Heo00242ec2007-11-19 11:24:25 +0900421static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700422 .mask = 0x3,
423 .port_enable = 0x3,
424 .map = {
425 /* PM PS SM SS MAP */
426 { P0, NA, P1, NA }, /* 00b */
427 { RV, RV, RV, RV }, /* 01b */
428 { RV, RV, RV, RV }, /* 10b */
429 { RV, RV, RV, RV },
430 },
431};
432
Tejun Heod96715c2006-06-29 01:58:28 +0900433static const struct piix_map_db *piix_map_db_table[] = {
434 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900435 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900436 [ich6m_sata] = &ich6m_map_db,
437 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900438 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900439 [ich8m_apple_sata] = &ich8m_apple_map_db,
440 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900441};
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900444 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
445 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900446 .flags = PIIX_PATA_FLAGS,
447 .pio_mask = 0x1f, /* pio0-4 */
448 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
449 .port_ops = &piix_pata_ops,
450 },
451
Jeff Garzikec300d92007-09-01 07:17:36 -0400452 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900453 {
Tejun Heob3362f82006-11-10 18:08:10 +0900454 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900455 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400456 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900457 .udma_mask = ATA_UDMA_MASK_40C,
458 .port_ops = &piix_pata_ops,
459 },
460
Jeff Garzikec300d92007-09-01 07:17:36 -0400461 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 {
Tejun Heob3362f82006-11-10 18:08:10 +0900463 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400464 .pio_mask = 0x1f, /* pio 0-4 */
465 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
466 .udma_mask = ATA_UDMA2, /* UDMA33 */
467 .port_ops = &ich_pata_ops,
468 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400469
470 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400471 {
Tejun Heob3362f82006-11-10 18:08:10 +0900472 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400473 .pio_mask = 0x1f, /* pio 0-4 */
474 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
475 .udma_mask = ATA_UDMA4,
476 .port_ops = &ich_pata_ops,
477 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400478
Jeff Garzikec300d92007-09-01 07:17:36 -0400479 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400480 {
Tejun Heob3362f82006-11-10 18:08:10 +0900481 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400484 .udma_mask = ATA_UDMA5, /* udma0-5 */
485 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 },
487
Jeff Garzikec300d92007-09-01 07:17:36 -0400488 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 {
Tejun Heo228c1592006-11-10 18:08:10 +0900490 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 .pio_mask = 0x1f, /* pio0-4 */
492 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400493 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 .port_ops = &piix_sata_ops,
495 },
496
Jeff Garzikec300d92007-09-01 07:17:36 -0400497 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 {
Tejun Heo723159c2008-01-04 18:42:20 +0900499 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 .pio_mask = 0x1f, /* pio0-4 */
501 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400502 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 .port_ops = &piix_sata_ops,
504 },
505
Tejun Heo9c0bf672008-03-26 16:00:58 +0900506 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700507 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900508 .flags = PIIX_SATA_FLAGS,
Jason Gastonc368ca42005-04-16 15:24:44 -0700509 .pio_mask = 0x1f, /* pio0-4 */
510 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400511 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700512 .port_ops = &piix_sata_ops,
513 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900514
Tejun Heo9c0bf672008-03-26 16:00:58 +0900515 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400516 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900517 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400518 .pio_mask = 0x1f, /* pio0-4 */
519 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400520 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400521 .port_ops = &piix_sata_ops,
522 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400523
Tejun Heo00242ec2007-11-19 11:24:25 +0900524 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700525 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900526 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700527 .pio_mask = 0x1f, /* pio0-4 */
528 .mwdma_mask = 0x07, /* mwdma0-2 */
529 .udma_mask = ATA_UDMA6,
530 .port_ops = &piix_sata_ops,
531 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700532
Tejun Heo9c0bf672008-03-26 16:00:58 +0900533 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700534 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900535 .flags = PIIX_SATA_FLAGS,
Jason Gaston8f73a682007-10-11 16:05:15 -0700536 .pio_mask = 0x1f, /* pio0-4 */
537 .mwdma_mask = 0x07, /* mwdma0-2 */
538 .udma_mask = ATA_UDMA6,
539 .port_ops = &piix_sata_ops,
540 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900541
Tejun Heo9c0bf672008-03-26 16:00:58 +0900542 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900543 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900544 .flags = PIIX_SATA_FLAGS,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900545 .pio_mask = 0x1f, /* pio0-4 */
546 .mwdma_mask = 0x07, /* mwdma0-2 */
547 .udma_mask = ATA_UDMA6,
548 .port_ops = &piix_sata_ops,
549 },
550
Tejun Heo25f98132008-01-07 19:38:53 +0900551 [piix_pata_vmw] =
552 {
Tejun Heo25f98132008-01-07 19:38:53 +0900553 .flags = PIIX_PATA_FLAGS,
554 .pio_mask = 0x1f, /* pio0-4 */
555 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
556 .udma_mask = ATA_UDMA_MASK_40C,
557 .port_ops = &piix_vmw_ops,
558 },
559
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560};
561
562static struct pci_bits piix_enable_bits[] = {
563 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
564 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
565};
566
567MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
568MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
569MODULE_LICENSE("GPL");
570MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
571MODULE_VERSION(DRV_VERSION);
572
Alan Coxfc085152006-10-10 14:28:11 -0700573struct ich_laptop {
574 u16 device;
575 u16 subvendor;
576 u16 subdevice;
577};
578
579/*
580 * List of laptops that use short cables rather than 80 wire
581 */
582
583static const struct ich_laptop ich_laptop[] = {
584 /* devid, subvendor, subdev */
585 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000586 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900587 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700588 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400589 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300590 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Tejun Heob33620f2007-05-22 11:34:22 +0200591 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200592 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
593 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500594 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Coxfc085152006-10-10 14:28:11 -0700595 /* end marker */
596 { 0, }
597};
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100600 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 * @ap: Port for which cable detect info is desired
602 *
603 * Read 80c cable indicator from ATA PCI device's PCI config
604 * register. This register is normally set by firmware (BIOS).
605 *
606 * LOCKING:
607 * None (inherited from caller).
608 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400609
Alan Coxeb4a2c72007-04-11 00:04:20 +0100610static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611{
Jeff Garzikcca39742006-08-24 03:19:22 -0400612 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700613 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 u8 tmp, mask;
615
Alan Coxfc085152006-10-10 14:28:11 -0700616 /* Check for specials - Acer Aspire 5602WLMi */
617 while (lap->device) {
618 if (lap->device == pdev->device &&
619 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400620 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100621 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400622
Alan Coxfc085152006-10-10 14:28:11 -0700623 lap++;
624 }
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900627 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
629 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100630 return ATA_CBL_PATA40;
631 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632}
633
634/**
Tejun Heoccc46722006-05-31 18:28:14 +0900635 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900636 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900637 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 * LOCKING:
640 * None (inherited from caller).
641 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900642static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643{
Tejun Heocc0680a2007-08-06 18:36:23 +0900644 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400645 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Alan Coxc9619222006-09-26 17:53:38 +0100647 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
648 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900649 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900650}
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652/**
653 * piix_set_piomode - Initialize host controller PATA PIO timings
654 * @ap: Port whose timings we are configuring
655 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 *
657 * Set PIO mode for device, in host controller PCI config space.
658 *
659 * LOCKING:
660 * None (inherited from caller).
661 */
662
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400663static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
665 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400666 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900668 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 unsigned int slave_port = 0x44;
670 u16 master_data;
671 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400672 u8 udma_enable;
673 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400674
Jeff Garzik669a5db2006-08-29 18:12:40 -0400675 /*
676 * See Intel Document 298600-004 for the timing programing rules
677 * for ICH controllers.
678 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680 static const /* ISP RTC */
681 u8 timings[][2] = { { 0, 0 },
682 { 0, 0 },
683 { 1, 0 },
684 { 2, 1 },
685 { 2, 3 }, };
686
Jeff Garzik669a5db2006-08-29 18:12:40 -0400687 if (pio >= 2)
688 control |= 1; /* TIME1 enable */
689 if (ata_pio_need_iordy(adev))
690 control |= 2; /* IE enable */
691
Jeff Garzik85cd7252006-08-31 00:03:49 -0400692 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400693 if (adev->class == ATA_DEV_ATA)
694 control |= 4; /* PPE enable */
695
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200696 /* PIO configuration clears DTE unconditionally. It will be
697 * programmed in set_dmamode which is guaranteed to be called
698 * after set_piomode if any DMA mode is available.
699 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 pci_read_config_word(dev, master_port, &master_data);
701 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200702 /* clear TIME1|IE1|PPE1|DTE1 */
703 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200704 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400706 /* enable PPE1, IE1 and TIME1 as needed */
707 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900709 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400710 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200711 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
712 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200714 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
715 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400716 /* Enable PPE, IE and TIME as appropriate */
717 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200718 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 master_data |=
720 (timings[pio][0] << 12) |
721 (timings[pio][1] << 8);
722 }
723 pci_write_config_word(dev, master_port, master_data);
724 if (is_slave)
725 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400726
727 /* Ensure the UDMA bit is off - it will be turned back on if
728 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400729
Jeff Garzik669a5db2006-08-29 18:12:40 -0400730 if (ap->udma_mask) {
731 pci_read_config_byte(dev, 0x48, &udma_enable);
732 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
733 pci_write_config_byte(dev, 0x48, udma_enable);
734 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
736
737/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400738 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400740 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200742 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 *
744 * Set UDMA mode for device, in host controller PCI config space.
745 *
746 * LOCKING:
747 * None (inherited from caller).
748 */
749
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400750static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751{
Jeff Garzikcca39742006-08-24 03:19:22 -0400752 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400753 u8 master_port = ap->port_no ? 0x42 : 0x40;
754 u16 master_data;
755 u8 speed = adev->dma_mode;
756 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800757 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400758
Jeff Garzik669a5db2006-08-29 18:12:40 -0400759 static const /* ISP RTC */
760 u8 timings[][2] = { { 0, 0 },
761 { 0, 0 },
762 { 1, 0 },
763 { 2, 1 },
764 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
Jeff Garzik669a5db2006-08-29 18:12:40 -0400766 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000767 if (ap->udma_mask)
768 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400771 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
772 u16 udma_timing;
773 u16 ideconf;
774 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400775
Jeff Garzik669a5db2006-08-29 18:12:40 -0400776 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400777 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400778 * selection of dividers
779 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400780 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400781 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400782 */
783 u_speed = min(2 - (udma & 1), udma);
784 if (udma == 5)
785 u_clock = 0x1000; /* 100Mhz */
786 else if (udma > 2)
787 u_clock = 1; /* 66Mhz */
788 else
789 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400790
Jeff Garzik669a5db2006-08-29 18:12:40 -0400791 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400792
Jeff Garzik669a5db2006-08-29 18:12:40 -0400793 /* Load the CT/RP selection */
794 pci_read_config_word(dev, 0x4A, &udma_timing);
795 udma_timing &= ~(3 << (4 * devid));
796 udma_timing |= u_speed << (4 * devid);
797 pci_write_config_word(dev, 0x4A, udma_timing);
798
Jeff Garzik85cd7252006-08-31 00:03:49 -0400799 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400800 /* Select a 33/66/100Mhz clock */
801 pci_read_config_word(dev, 0x54, &ideconf);
802 ideconf &= ~(0x1001 << devid);
803 ideconf |= u_clock << devid;
804 /* For ICH or later we should set bit 10 for better
805 performance (WR_PingPong_En) */
806 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400809 /*
810 * MWDMA is driven by the PIO timings. We must also enable
811 * IORDY unconditionally along with TIME1. PPE has already
812 * been set when the PIO timing was set.
813 */
814 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
815 unsigned int control;
816 u8 slave_data;
817 const unsigned int needed_pio[3] = {
818 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
819 };
820 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400821
Jeff Garzik669a5db2006-08-29 18:12:40 -0400822 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400823
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 /* If the drive MWDMA is faster than it can do PIO then
825 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400826
Jeff Garzik669a5db2006-08-29 18:12:40 -0400827 if (adev->pio_mode < needed_pio[mwdma])
828 /* Enable DMA timing only */
829 control |= 8; /* PIO cycles in PIO0 */
830
831 if (adev->devno) { /* Slave */
832 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
833 master_data |= control << 4;
834 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200835 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400836 /* Load the matching timing */
837 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
838 pci_write_config_byte(dev, 0x44, slave_data);
839 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400840 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400841 and master timing bits */
842 master_data |= control;
843 master_data |=
844 (timings[pio][0] << 12) |
845 (timings[pio][1] << 8);
846 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200847
848 if (ap->udma_mask) {
849 udma_enable &= ~(1 << devid);
850 pci_write_config_word(dev, master_port, master_data);
851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400853 /* Don't scribble on 0x48 if the controller does not support UDMA */
854 if (ap->udma_mask)
855 pci_write_config_byte(dev, 0x48, udma_enable);
856}
857
858/**
859 * piix_set_dmamode - Initialize host controller PATA DMA timings
860 * @ap: Port whose timings we are configuring
861 * @adev: um
862 *
863 * Set MW/UDMA mode for device, in host controller PCI config space.
864 *
865 * LOCKING:
866 * None (inherited from caller).
867 */
868
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400869static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400870{
871 do_pata_set_dmamode(ap, adev, 0);
872}
873
874/**
875 * ich_set_dmamode - Initialize host controller PATA DMA timings
876 * @ap: Port whose timings we are configuring
877 * @adev: um
878 *
879 * Set MW/UDMA mode for device, in host controller PCI config space.
880 *
881 * LOCKING:
882 * None (inherited from caller).
883 */
884
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400885static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400886{
887 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888}
889
Tejun Heoc7290722008-01-18 18:36:30 +0900890/*
891 * Serial ATA Index/Data Pair Superset Registers access
892 *
893 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900894 * and data register pair located at BAR5 which means that we have
895 * separate SCRs for master and slave. This is handled using libata
896 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900897 */
898static const int piix_sidx_map[] = {
899 [SCR_STATUS] = 0,
900 [SCR_ERROR] = 2,
901 [SCR_CONTROL] = 1,
902};
903
Tejun Heobe77e432008-07-31 17:02:44 +0900904static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900905{
Tejun Heobe77e432008-07-31 17:02:44 +0900906 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900907 struct piix_host_priv *hpriv = ap->host->private_data;
908
Tejun Heobe77e432008-07-31 17:02:44 +0900909 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900910 hpriv->sidpr + PIIX_SIDPR_IDX);
911}
912
Tejun Heo82ef04f2008-07-31 17:02:40 +0900913static int piix_sidpr_scr_read(struct ata_link *link,
914 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900915{
Tejun Heobe77e432008-07-31 17:02:44 +0900916 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +0900917
918 if (reg >= ARRAY_SIZE(piix_sidx_map))
919 return -EINVAL;
920
Tejun Heobe77e432008-07-31 17:02:44 +0900921 piix_sidpr_sel(link, reg);
922 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900923 return 0;
924}
925
Tejun Heo82ef04f2008-07-31 17:02:40 +0900926static int piix_sidpr_scr_write(struct ata_link *link,
927 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900928{
Tejun Heobe77e432008-07-31 17:02:44 +0900929 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900930
Tejun Heoc7290722008-01-18 18:36:30 +0900931 if (reg >= ARRAY_SIZE(piix_sidx_map))
932 return -EINVAL;
933
Tejun Heobe77e432008-07-31 17:02:44 +0900934 piix_sidpr_sel(link, reg);
935 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900936 return 0;
937}
938
Tejun Heob8b275e2007-07-10 15:55:43 +0900939#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900940static int piix_broken_suspend(void)
941{
Jeff Garzik18552562007-10-03 15:15:40 -0400942 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900943 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -0700944 .ident = "TECRA M3",
945 .matches = {
946 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
947 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
948 },
949 },
950 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900951 .ident = "TECRA M3",
952 .matches = {
953 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
954 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
955 },
956 },
957 {
Peter Schwenked1aa6902007-12-05 10:39:49 +0900958 .ident = "TECRA M4",
959 .matches = {
960 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
961 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
962 },
963 },
964 {
Tejun Heo040dee52008-06-13 18:05:02 +0900965 .ident = "TECRA M4",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
968 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
969 },
970 },
971 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900972 .ident = "TECRA M5",
973 .matches = {
974 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
975 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
976 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900977 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900978 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +1000979 .ident = "TECRA M6",
980 .matches = {
981 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
982 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
983 },
984 },
985 {
Tejun Heo5c08ea02007-08-14 19:56:04 +0900986 .ident = "TECRA M7",
987 .matches = {
988 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
989 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
990 },
991 },
992 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900993 .ident = "TECRA A8",
994 .matches = {
995 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
996 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
997 },
998 },
999 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001000 .ident = "Satellite R20",
1001 .matches = {
1002 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1003 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1004 },
1005 },
1006 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001007 .ident = "Satellite R25",
1008 .matches = {
1009 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1010 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1011 },
1012 },
1013 {
Tejun Heo3cc0b9d32007-08-25 08:31:02 +09001014 .ident = "Satellite U200",
1015 .matches = {
1016 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1017 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1018 },
1019 },
1020 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001021 .ident = "Satellite U200",
1022 .matches = {
1023 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1024 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1025 },
1026 },
1027 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001028 .ident = "Satellite Pro U200",
1029 .matches = {
1030 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1031 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1032 },
1033 },
1034 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001035 .ident = "Satellite U205",
1036 .matches = {
1037 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1038 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1039 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001040 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001041 {
Tejun Heode753e52007-11-12 17:56:24 +09001042 .ident = "SATELLITE U205",
1043 .matches = {
1044 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1045 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1046 },
1047 },
1048 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001049 .ident = "Portege M500",
1050 .matches = {
1051 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1052 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1053 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001054 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001055
1056 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001057 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001058 static const char *oemstrs[] = {
1059 "Tecra M3,",
1060 };
1061 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001062
1063 if (dmi_check_system(sysids))
1064 return 1;
1065
Tejun Heo7abe79c2007-07-27 14:55:07 +09001066 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1067 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1068 return 1;
1069
Tejun Heo8c3832e2007-07-27 14:53:28 +09001070 return 0;
1071}
Tejun Heob8b275e2007-07-10 15:55:43 +09001072
1073static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1074{
1075 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1076 unsigned long flags;
1077 int rc = 0;
1078
1079 rc = ata_host_suspend(host, mesg);
1080 if (rc)
1081 return rc;
1082
1083 /* Some braindamaged ACPI suspend implementations expect the
1084 * controller to be awake on entry; otherwise, it burns cpu
1085 * cycles and power trying to do something to the sleeping
1086 * beauty.
1087 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001088 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001089 pci_save_state(pdev);
1090
1091 /* mark its power state as "unknown", since we don't
1092 * know if e.g. the BIOS will change its device state
1093 * when we suspend.
1094 */
1095 if (pdev->current_state == PCI_D0)
1096 pdev->current_state = PCI_UNKNOWN;
1097
1098 /* tell resume that it's waking up from broken suspend */
1099 spin_lock_irqsave(&host->lock, flags);
1100 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1101 spin_unlock_irqrestore(&host->lock, flags);
1102 } else
1103 ata_pci_device_do_suspend(pdev, mesg);
1104
1105 return 0;
1106}
1107
1108static int piix_pci_device_resume(struct pci_dev *pdev)
1109{
1110 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1111 unsigned long flags;
1112 int rc;
1113
1114 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1115 spin_lock_irqsave(&host->lock, flags);
1116 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1117 spin_unlock_irqrestore(&host->lock, flags);
1118
1119 pci_set_power_state(pdev, PCI_D0);
1120 pci_restore_state(pdev);
1121
1122 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001123 * pci_reenable_device() to avoid affecting the enable
1124 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001125 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001126 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001127 if (rc)
1128 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1129 "device after resume (%d)\n", rc);
1130 } else
1131 rc = ata_pci_device_do_resume(pdev);
1132
1133 if (rc == 0)
1134 ata_host_resume(host);
1135
1136 return rc;
1137}
1138#endif
1139
Tejun Heo25f98132008-01-07 19:38:53 +09001140static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1141{
1142 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1143}
1144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145#define AHCI_PCI_BAR 5
1146#define AHCI_GLOBAL_CTL 0x04
1147#define AHCI_ENABLE (1 << 31)
1148static int piix_disable_ahci(struct pci_dev *pdev)
1149{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001150 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 u32 tmp;
1152 int rc = 0;
1153
1154 /* BUG: pci_enable_device has not yet been called. This
1155 * works because this device is usually set up by BIOS.
1156 */
1157
Jeff Garzik374b1872005-08-30 05:42:52 -04001158 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1159 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001161
Jeff Garzik374b1872005-08-30 05:42:52 -04001162 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 if (!mmio)
1164 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001165
Alan Coxc47a6312007-11-19 14:28:28 +00001166 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 if (tmp & AHCI_ENABLE) {
1168 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001169 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
Alan Coxc47a6312007-11-19 14:28:28 +00001171 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 if (tmp & AHCI_ENABLE)
1173 rc = -EIO;
1174 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001175
Jeff Garzik374b1872005-08-30 05:42:52 -04001176 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 return rc;
1178}
1179
1180/**
Alan Coxc621b142005-12-08 19:22:28 +00001181 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001182 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001183 *
Alan Coxc621b142005-12-08 19:22:28 +00001184 * Check for the present of 450NX errata #19 and errata #25. If
1185 * they are found return an error code so we can turn off DMA
1186 */
1187
1188static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1189{
1190 struct pci_dev *pdev = NULL;
1191 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001192 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001193
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001194 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001195 /* Look for 450NX PXB. Check for problem configurations
1196 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001197 pci_read_config_word(pdev, 0x41, &cfg);
1198 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001199 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001200 no_piix_dma = 1;
1201 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001202 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001203 no_piix_dma = 2;
1204 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001205 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001206 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001207 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001208 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1209 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001210}
Alan Coxc621b142005-12-08 19:22:28 +00001211
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001212static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001213 const struct piix_map_db *map_db)
1214{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001215 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001216 u16 pcs, new_pcs;
1217
1218 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1219
1220 new_pcs = pcs | map_db->port_enable;
1221
1222 if (new_pcs != pcs) {
1223 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1224 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1225 msleep(150);
1226 }
1227}
1228
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001229static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1230 struct ata_port_info *pinfo,
1231 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001232{
Al Virob4482a42007-10-14 19:35:40 +01001233 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001234 int i, invalid_map = 0;
1235 u8 map_value;
1236
1237 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1238
1239 map = map_db->map[map_value & map_db->mask];
1240
1241 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1242 for (i = 0; i < 4; i++) {
1243 switch (map[i]) {
1244 case RV:
1245 invalid_map = 1;
1246 printk(" XX");
1247 break;
1248
1249 case NA:
1250 printk(" --");
1251 break;
1252
1253 case IDE:
1254 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001255 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001256 i++;
1257 printk(" IDE IDE");
1258 break;
1259
1260 default:
1261 printk(" P%d", map[i]);
1262 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001263 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001264 break;
1265 }
1266 }
1267 printk(" ]\n");
1268
1269 if (invalid_map)
1270 dev_printk(KERN_ERR, &pdev->dev,
1271 "invalid MAP value %u\n", map_value);
1272
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001273 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001274}
1275
Tejun Heobe77e432008-07-31 17:02:44 +09001276static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001277{
1278 struct pci_dev *pdev = to_pci_dev(host->dev);
1279 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001280 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001281 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001282 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001283
1284 /* check for availability */
1285 for (i = 0; i < 4; i++)
1286 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001287 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001288
1289 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001290 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001291
1292 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1293 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001294 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001295
1296 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001297 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001298
1299 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001300
1301 /* SCR access via SIDPR doesn't work on some configurations.
1302 * Give it a test drive by inhibiting power save modes which
1303 * we'll do anyway.
1304 */
Tejun Heobe77e432008-07-31 17:02:44 +09001305 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001306
1307 /* if IPM is already 3, SCR access is probably working. Don't
1308 * un-inhibit power save modes as BIOS might have inhibited
1309 * them for a reason.
1310 */
1311 if ((scontrol & 0xf00) != 0x300) {
1312 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001313 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1314 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001315
1316 if ((scontrol & 0xf00) != 0x300) {
1317 dev_printk(KERN_INFO, host->dev, "SCR access via "
1318 "SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001319 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001320 }
1321 }
1322
Tejun Heobe77e432008-07-31 17:02:44 +09001323 /* okay, SCRs available, set ops and ask libata for slave_link */
1324 for (i = 0; i < 2; i++) {
1325 struct ata_port *ap = host->ports[i];
1326
1327 ap->ops = &piix_sidpr_sata_ops;
1328
1329 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1330 rc = ata_slave_link_init(ap);
1331 if (rc)
1332 return rc;
1333 }
1334 }
1335
1336 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001337}
1338
Tejun Heo43a98f02007-08-23 10:15:18 +09001339static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1340{
Jeff Garzik18552562007-10-03 15:15:40 -04001341 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001342 {
1343 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1344 * isn't used to boot the system which
1345 * disables the channel.
1346 */
1347 .ident = "M570U",
1348 .matches = {
1349 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1350 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1351 },
1352 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001353
1354 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001355 };
1356 u32 iocfg;
1357
1358 if (!dmi_check_system(sysids))
1359 return;
1360
1361 /* The datasheet says that bit 18 is NOOP but certain systems
1362 * seem to use it to disable a channel. Clear the bit on the
1363 * affected systems.
1364 */
1365 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1366 if (iocfg & (1 << 18)) {
1367 dev_printk(KERN_INFO, &pdev->dev,
1368 "applying IOCFG bit18 quirk\n");
1369 iocfg &= ~(1 << 18);
1370 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1371 }
1372}
1373
Alan Coxc621b142005-12-08 19:22:28 +00001374/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 * piix_init_one - Register PIIX ATA PCI device with kernel services
1376 * @pdev: PCI device to register
1377 * @ent: Entry in piix_pci_tbl matching with @pdev
1378 *
1379 * Called from kernel PCI layer. We probe for combined mode (sigh),
1380 * and then hand over control to libata, for it to do the rest.
1381 *
1382 * LOCKING:
1383 * Inherited from PCI layer (may sleep).
1384 *
1385 * RETURNS:
1386 * Zero on success, or -ERRNO value.
1387 */
1388
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001389static int __devinit piix_init_one(struct pci_dev *pdev,
1390 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391{
1392 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001393 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001394 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001395 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001396 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001397 struct ata_host *host;
1398 struct piix_host_priv *hpriv;
1399 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
1401 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001402 dev_printk(KERN_DEBUG, &pdev->dev,
1403 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
1405 /* no hotplugging support (FIXME) */
1406 if (!in_module_init)
1407 return -ENODEV;
1408
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001409 port_info[0] = piix_port_info[ent->driver_data];
1410 port_info[1] = piix_port_info[ent->driver_data];
1411
1412 port_flags = port_info[0].flags;
1413
1414 /* enable device and prepare host */
1415 rc = pcim_enable_device(pdev);
1416 if (rc)
1417 return rc;
1418
Tejun Heo5016d7d2008-03-26 15:46:58 +09001419 /* ICH6R may be driven by either ata_piix or ahci driver
1420 * regardless of BIOS configuration. Make sure AHCI mode is
1421 * off.
1422 */
1423 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001424 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001425 if (rc)
1426 return rc;
1427 }
1428
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001429 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001430 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001431 if (!hpriv)
1432 return -ENOMEM;
1433
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001434 if (port_flags & ATA_FLAG_SATA)
1435 hpriv->map = piix_init_sata_map(pdev, port_info,
1436 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Tejun Heo9363c382008-04-07 22:47:16 +09001438 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001439 if (rc)
1440 return rc;
1441 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001442
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001443 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001444 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001445 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001446 rc = piix_init_sidpr(host);
1447 if (rc)
1448 return rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Tejun Heo43a98f02007-08-23 10:15:18 +09001451 /* apply IOCFG bit18 quirk */
1452 piix_iocfg_bit18_quirk(pdev);
1453
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 /* On ICH5, some BIOSen disable the interrupt using the
1455 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1456 * On ICH6, this bit has the same effect, but only when
1457 * MSI is disabled (and it is disabled, as we don't use
1458 * message-signalled interrupts currently).
1459 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001460 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001461 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
Alan Coxc621b142005-12-08 19:22:28 +00001463 if (piix_check_450nx_errata(pdev)) {
1464 /* This writes into the master table but it does not
1465 really matter for this errata as we will apply it to
1466 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001467 host->ports[0]->mwdma_mask = 0;
1468 host->ports[0]->udma_mask = 0;
1469 host->ports[1]->mwdma_mask = 0;
1470 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001471 }
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001472
1473 pci_set_master(pdev);
Tejun Heo9363c382008-04-07 22:47:16 +09001474 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475}
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477static int __init piix_init(void)
1478{
1479 int rc;
1480
Pavel Roskinb7887192006-08-10 18:13:18 +09001481 DPRINTK("pci_register_driver\n");
1482 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 if (rc)
1484 return rc;
1485
1486 in_module_init = 0;
1487
1488 DPRINTK("done\n");
1489 return 0;
1490}
1491
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492static void __exit piix_exit(void)
1493{
1494 pci_unregister_driver(&piix_pci_driver);
1495}
1496
1497module_init(piix_init);
1498module_exit(piix_exit);