blob: 1f16193f3da95f53f73ac11654ce18b50da1fe9e [file] [log] [blame]
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
Lothar Waßmannbc3875f2013-09-19 08:59:48 +020012#include "skeleton.dtsi"
13#include "imx28-pinfunc.h"
Dong Aishengbc3a59c2012-03-31 21:26:57 +080014
15/ {
16 interrupt-parent = <&icoll>;
17
Shawn Guoce4c6f92012-05-04 14:32:35 +080018 aliases {
Fabio Estevam6bf6eb02013-07-22 17:57:01 -030019 ethernet0 = &mac0;
20 ethernet1 = &mac1;
Shawn Guoce4c6f92012-05-04 14:32:35 +080021 gpio0 = &gpio0;
22 gpio1 = &gpio1;
23 gpio2 = &gpio2;
24 gpio3 = &gpio3;
25 gpio4 = &gpio4;
Shawn Guo530f1d42012-05-10 15:03:16 +080026 saif0 = &saif0;
27 saif1 = &saif1;
Fabio Estevam80d969e2012-06-15 12:35:56 -030028 serial0 = &auart0;
29 serial1 = &auart1;
30 serial2 = &auart2;
31 serial3 = &auart3;
32 serial4 = &auart4;
Fabio Estevam6bf6eb02013-07-22 17:57:01 -030033 spi0 = &ssp1;
34 spi1 = &ssp2;
Shawn Guoce4c6f92012-05-04 14:32:35 +080035 };
36
Dong Aishengbc3a59c2012-03-31 21:26:57 +080037 cpus {
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010038 #address-cells = <0>;
39 #size-cells = <0>;
40
41 cpu {
42 compatible = "arm,arm926ej-s";
43 device_type = "cpu";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080044 };
45 };
46
47 apb@80000000 {
48 compatible = "simple-bus";
49 #address-cells = <1>;
50 #size-cells = <1>;
51 reg = <0x80000000 0x80000>;
52 ranges;
53
54 apbh@80000000 {
55 compatible = "simple-bus";
56 #address-cells = <1>;
57 #size-cells = <1>;
58 reg = <0x80000000 0x3c900>;
59 ranges;
60
61 icoll: interrupt-controller@80000000 {
Shawn Guo83a84ef2012-08-20 21:34:56 +080062 compatible = "fsl,imx28-icoll", "fsl,icoll";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080063 interrupt-controller;
64 #interrupt-cells = <1>;
65 reg = <0x80000000 0x2000>;
66 };
67
Lothar Waßmann296f8cd2013-08-08 14:51:21 +020068 hsadc: hsadc@80002000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030069 reg = <0x80002000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +080070 interrupts = <13>;
Shawn Guof30fb032013-02-25 21:56:56 +080071 dmas = <&dma_apbh 12>;
72 dma-names = "rx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080073 status = "disabled";
74 };
75
Shawn Guof30fb032013-02-25 21:56:56 +080076 dma_apbh: dma-apbh@80004000 {
Dong Aisheng84f35702012-05-04 20:12:19 +080077 compatible = "fsl,imx28-dma-apbh";
Fabio Estevam0f06cde2012-07-30 21:29:19 -030078 reg = <0x80004000 0x2000>;
Shawn Guof30fb032013-02-25 21:56:56 +080079 interrupts = <82 83 84 85
80 88 88 88 88
81 88 88 88 88
82 87 86 0 0>;
83 interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
84 "gpmi0", "gmpi1", "gpmi2", "gmpi3",
85 "gpmi4", "gmpi5", "gpmi6", "gmpi7",
86 "hsadc", "lcdif", "empty", "empty";
87 #dma-cells = <1>;
88 dma-channels = <16>;
Shawn Guob598b9f2012-08-22 21:36:29 +080089 clocks = <&clks 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080090 };
91
Lothar Waßmann296f8cd2013-08-08 14:51:21 +020092 perfmon: perfmon@80006000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030093 reg = <0x80006000 0x800>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080094 interrupts = <27>;
95 status = "disabled";
96 };
97
Lothar Waßmann296f8cd2013-08-08 14:51:21 +020098 gpmi: gpmi-nand@8000c000 {
Huang Shijie7a8e5142012-05-25 17:25:35 +080099 compatible = "fsl,imx28-gpmi-nand";
100 #address-cells = <1>;
101 #size-cells = <1>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300102 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800103 reg-names = "gpmi-nand", "bch";
Shawn Guo7f2b9282013-07-16 17:10:55 +0800104 interrupts = <41>;
105 interrupt-names = "bch";
Shawn Guob598b9f2012-08-22 21:36:29 +0800106 clocks = <&clks 50>;
Huang Shijieb6442552012-10-10 18:27:09 +0800107 clock-names = "gpmi_io";
Shawn Guof30fb032013-02-25 21:56:56 +0800108 dmas = <&dma_apbh 4>;
109 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800110 status = "disabled";
111 };
112
113 ssp0: ssp@80010000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200114 #address-cells = <1>;
115 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300116 reg = <0x80010000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800117 interrupts = <96>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800118 clocks = <&clks 46>;
Shawn Guof30fb032013-02-25 21:56:56 +0800119 dmas = <&dma_apbh 0>;
120 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800121 status = "disabled";
122 };
123
124 ssp1: ssp@80012000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200125 #address-cells = <1>;
126 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300127 reg = <0x80012000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800128 interrupts = <97>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800129 clocks = <&clks 47>;
Shawn Guof30fb032013-02-25 21:56:56 +0800130 dmas = <&dma_apbh 1>;
131 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800132 status = "disabled";
133 };
134
135 ssp2: ssp@80014000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200136 #address-cells = <1>;
137 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300138 reg = <0x80014000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800139 interrupts = <98>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800140 clocks = <&clks 48>;
Shawn Guof30fb032013-02-25 21:56:56 +0800141 dmas = <&dma_apbh 2>;
142 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800143 status = "disabled";
144 };
145
146 ssp3: ssp@80016000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200147 #address-cells = <1>;
148 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300149 reg = <0x80016000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800150 interrupts = <99>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800151 clocks = <&clks 49>;
Shawn Guof30fb032013-02-25 21:56:56 +0800152 dmas = <&dma_apbh 3>;
153 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800154 status = "disabled";
155 };
156
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200157 pinctrl: pinctrl@80018000 {
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800158 #address-cells = <1>;
159 #size-cells = <0>;
Shawn Guoce4c6f92012-05-04 14:32:35 +0800160 compatible = "fsl,imx28-pinctrl", "simple-bus";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300161 reg = <0x80018000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800162
Shawn Guoce4c6f92012-05-04 14:32:35 +0800163 gpio0: gpio@0 {
164 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
165 interrupts = <127>;
166 gpio-controller;
167 #gpio-cells = <2>;
168 interrupt-controller;
169 #interrupt-cells = <2>;
170 };
171
172 gpio1: gpio@1 {
173 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
174 interrupts = <126>;
175 gpio-controller;
176 #gpio-cells = <2>;
177 interrupt-controller;
178 #interrupt-cells = <2>;
179 };
180
181 gpio2: gpio@2 {
182 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
183 interrupts = <125>;
184 gpio-controller;
185 #gpio-cells = <2>;
186 interrupt-controller;
187 #interrupt-cells = <2>;
188 };
189
190 gpio3: gpio@3 {
191 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
192 interrupts = <124>;
193 gpio-controller;
194 #gpio-cells = <2>;
195 interrupt-controller;
196 #interrupt-cells = <2>;
197 };
198
199 gpio4: gpio@4 {
200 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
201 interrupts = <123>;
202 gpio-controller;
203 #gpio-cells = <2>;
204 interrupt-controller;
205 #interrupt-cells = <2>;
206 };
207
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800208 duart_pins_a: duart@0 {
209 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800210 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200211 MX28_PAD_PWM0__DUART_RX
212 MX28_PAD_PWM1__DUART_TX
Shawn Guof14da762012-06-28 11:44:57 +0800213 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800214 fsl,drive-strength = <0>;
215 fsl,voltage = <1>;
216 fsl,pull-up = <0>;
217 };
218
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200219 duart_pins_b: duart@1 {
220 reg = <1>;
Shawn Guof14da762012-06-28 11:44:57 +0800221 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200222 MX28_PAD_AUART0_CTS__DUART_RX
223 MX28_PAD_AUART0_RTS__DUART_TX
Shawn Guof14da762012-06-28 11:44:57 +0800224 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200225 fsl,drive-strength = <0>;
226 fsl,voltage = <1>;
227 fsl,pull-up = <0>;
228 };
229
Shawn Guoe1a4d182012-07-09 12:34:35 +0800230 duart_4pins_a: duart-4pins@0 {
231 reg = <0>;
232 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200233 MX28_PAD_AUART0_CTS__DUART_RX
234 MX28_PAD_AUART0_RTS__DUART_TX
235 MX28_PAD_AUART0_RX__DUART_CTS
236 MX28_PAD_AUART0_TX__DUART_RTS
Shawn Guoe1a4d182012-07-09 12:34:35 +0800237 >;
238 fsl,drive-strength = <0>;
239 fsl,voltage = <1>;
240 fsl,pull-up = <0>;
241 };
242
Huang Shijie7a8e5142012-05-25 17:25:35 +0800243 gpmi_pins_a: gpmi-nand@0 {
244 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800245 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200246 MX28_PAD_GPMI_D00__GPMI_D0
247 MX28_PAD_GPMI_D01__GPMI_D1
248 MX28_PAD_GPMI_D02__GPMI_D2
249 MX28_PAD_GPMI_D03__GPMI_D3
250 MX28_PAD_GPMI_D04__GPMI_D4
251 MX28_PAD_GPMI_D05__GPMI_D5
252 MX28_PAD_GPMI_D06__GPMI_D6
253 MX28_PAD_GPMI_D07__GPMI_D7
254 MX28_PAD_GPMI_CE0N__GPMI_CE0N
255 MX28_PAD_GPMI_RDY0__GPMI_READY0
256 MX28_PAD_GPMI_RDN__GPMI_RDN
257 MX28_PAD_GPMI_WRN__GPMI_WRN
258 MX28_PAD_GPMI_ALE__GPMI_ALE
259 MX28_PAD_GPMI_CLE__GPMI_CLE
260 MX28_PAD_GPMI_RESETN__GPMI_RESETN
Shawn Guof14da762012-06-28 11:44:57 +0800261 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800262 fsl,drive-strength = <0>;
263 fsl,voltage = <1>;
264 fsl,pull-up = <0>;
265 };
266
267 gpmi_status_cfg: gpmi-status-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800268 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200269 MX28_PAD_GPMI_RDN__GPMI_RDN
270 MX28_PAD_GPMI_WRN__GPMI_WRN
271 MX28_PAD_GPMI_RESETN__GPMI_RESETN
Shawn Guof14da762012-06-28 11:44:57 +0800272 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800273 fsl,drive-strength = <2>;
274 };
275
Fabio Estevam80d969e2012-06-15 12:35:56 -0300276 auart0_pins_a: auart0@0 {
277 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800278 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200279 MX28_PAD_AUART0_RX__AUART0_RX
280 MX28_PAD_AUART0_TX__AUART0_TX
281 MX28_PAD_AUART0_CTS__AUART0_CTS
282 MX28_PAD_AUART0_RTS__AUART0_RTS
Shawn Guof14da762012-06-28 11:44:57 +0800283 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300284 fsl,drive-strength = <0>;
285 fsl,voltage = <1>;
286 fsl,pull-up = <0>;
287 };
288
Marek Vasut8fa62e12012-07-07 21:21:38 +0800289 auart0_2pins_a: auart0-2pins@0 {
290 reg = <0>;
291 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200292 MX28_PAD_AUART0_RX__AUART0_RX
293 MX28_PAD_AUART0_TX__AUART0_TX
Marek Vasut8fa62e12012-07-07 21:21:38 +0800294 >;
295 fsl,drive-strength = <0>;
296 fsl,voltage = <1>;
297 fsl,pull-up = <0>;
298 };
299
Shawn Guoe1a4d182012-07-09 12:34:35 +0800300 auart1_pins_a: auart1@0 {
301 reg = <0>;
302 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200303 MX28_PAD_AUART1_RX__AUART1_RX
304 MX28_PAD_AUART1_TX__AUART1_TX
305 MX28_PAD_AUART1_CTS__AUART1_CTS
306 MX28_PAD_AUART1_RTS__AUART1_RTS
Shawn Guoe1a4d182012-07-09 12:34:35 +0800307 >;
308 fsl,drive-strength = <0>;
309 fsl,voltage = <1>;
310 fsl,pull-up = <0>;
311 };
312
Shawn Guo3143bbb2012-07-07 23:12:03 +0800313 auart1_2pins_a: auart1-2pins@0 {
314 reg = <0>;
315 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200316 MX28_PAD_AUART1_RX__AUART1_RX
317 MX28_PAD_AUART1_TX__AUART1_TX
Shawn Guo3143bbb2012-07-07 23:12:03 +0800318 >;
319 fsl,drive-strength = <0>;
320 fsl,voltage = <1>;
321 fsl,pull-up = <0>;
322 };
323
324 auart2_2pins_a: auart2-2pins@0 {
325 reg = <0>;
326 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200327 MX28_PAD_SSP2_SCK__AUART2_RX
328 MX28_PAD_SSP2_MOSI__AUART2_TX
Shawn Guo3143bbb2012-07-07 23:12:03 +0800329 >;
330 fsl,drive-strength = <0>;
331 fsl,voltage = <1>;
332 fsl,pull-up = <0>;
333 };
334
Eric Bénardf8040cf2013-04-08 14:57:31 +0200335 auart2_2pins_b: auart2-2pins@1 {
336 reg = <1>;
337 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200338 MX28_PAD_AUART2_RX__AUART2_RX
339 MX28_PAD_AUART2_TX__AUART2_TX
Eric Bénardf8040cf2013-04-08 14:57:31 +0200340 >;
341 fsl,drive-strength = <0>;
342 fsl,voltage = <1>;
343 fsl,pull-up = <0>;
344 };
345
Fabio Estevam80d969e2012-06-15 12:35:56 -0300346 auart3_pins_a: auart3@0 {
347 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800348 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200349 MX28_PAD_AUART3_RX__AUART3_RX
350 MX28_PAD_AUART3_TX__AUART3_TX
351 MX28_PAD_AUART3_CTS__AUART3_CTS
352 MX28_PAD_AUART3_RTS__AUART3_RTS
Shawn Guof14da762012-06-28 11:44:57 +0800353 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300354 fsl,drive-strength = <0>;
355 fsl,voltage = <1>;
356 fsl,pull-up = <0>;
357 };
358
Shawn Guo3143bbb2012-07-07 23:12:03 +0800359 auart3_2pins_a: auart3-2pins@0 {
360 reg = <0>;
361 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200362 MX28_PAD_SSP2_MISO__AUART3_RX
363 MX28_PAD_SSP2_SS0__AUART3_TX
Shawn Guo3143bbb2012-07-07 23:12:03 +0800364 >;
365 fsl,drive-strength = <0>;
366 fsl,voltage = <1>;
367 fsl,pull-up = <0>;
368 };
369
Eric Bénard4812e742013-04-08 14:57:32 +0200370 auart3_2pins_b: auart3-2pins@1 {
371 reg = <1>;
372 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200373 MX28_PAD_AUART3_RX__AUART3_RX
374 MX28_PAD_AUART3_TX__AUART3_TX
Eric Bénard4812e742013-04-08 14:57:32 +0200375 >;
376 fsl,drive-strength = <0>;
377 fsl,voltage = <1>;
378 fsl,pull-up = <0>;
379 };
380
Eric Bénard33678d12013-04-08 14:57:33 +0200381 auart4_2pins_a: auart4@0 {
382 reg = <0>;
383 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200384 MX28_PAD_SSP3_SCK__AUART4_TX
385 MX28_PAD_SSP3_MOSI__AUART4_RX
Eric Bénard33678d12013-04-08 14:57:33 +0200386 >;
387 fsl,drive-strength = <0>;
388 fsl,voltage = <1>;
389 fsl,pull-up = <0>;
390 };
391
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800392 mac0_pins_a: mac0@0 {
393 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800394 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200395 MX28_PAD_ENET0_MDC__ENET0_MDC
396 MX28_PAD_ENET0_MDIO__ENET0_MDIO
397 MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
398 MX28_PAD_ENET0_RXD0__ENET0_RXD0
399 MX28_PAD_ENET0_RXD1__ENET0_RXD1
400 MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
401 MX28_PAD_ENET0_TXD0__ENET0_TXD0
402 MX28_PAD_ENET0_TXD1__ENET0_TXD1
403 MX28_PAD_ENET_CLK__CLKCTRL_ENET
Shawn Guof14da762012-06-28 11:44:57 +0800404 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800405 fsl,drive-strength = <1>;
406 fsl,voltage = <1>;
407 fsl,pull-up = <1>;
408 };
409
410 mac1_pins_a: mac1@0 {
411 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800412 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200413 MX28_PAD_ENET0_CRS__ENET1_RX_EN
414 MX28_PAD_ENET0_RXD2__ENET1_RXD0
415 MX28_PAD_ENET0_RXD3__ENET1_RXD1
416 MX28_PAD_ENET0_COL__ENET1_TX_EN
417 MX28_PAD_ENET0_TXD2__ENET1_TXD0
418 MX28_PAD_ENET0_TXD3__ENET1_TXD1
Shawn Guof14da762012-06-28 11:44:57 +0800419 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800420 fsl,drive-strength = <1>;
421 fsl,voltage = <1>;
422 fsl,pull-up = <1>;
423 };
Shawn Guo35d23042012-05-06 16:33:34 +0800424
425 mmc0_8bit_pins_a: mmc0-8bit@0 {
426 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800427 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200428 MX28_PAD_SSP0_DATA0__SSP0_D0
429 MX28_PAD_SSP0_DATA1__SSP0_D1
430 MX28_PAD_SSP0_DATA2__SSP0_D2
431 MX28_PAD_SSP0_DATA3__SSP0_D3
432 MX28_PAD_SSP0_DATA4__SSP0_D4
433 MX28_PAD_SSP0_DATA5__SSP0_D5
434 MX28_PAD_SSP0_DATA6__SSP0_D6
435 MX28_PAD_SSP0_DATA7__SSP0_D7
436 MX28_PAD_SSP0_CMD__SSP0_CMD
437 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
438 MX28_PAD_SSP0_SCK__SSP0_SCK
Shawn Guof14da762012-06-28 11:44:57 +0800439 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800440 fsl,drive-strength = <1>;
441 fsl,voltage = <1>;
442 fsl,pull-up = <1>;
443 };
444
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200445 mmc0_4bit_pins_a: mmc0-4bit@0 {
446 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800447 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200448 MX28_PAD_SSP0_DATA0__SSP0_D0
449 MX28_PAD_SSP0_DATA1__SSP0_D1
450 MX28_PAD_SSP0_DATA2__SSP0_D2
451 MX28_PAD_SSP0_DATA3__SSP0_D3
452 MX28_PAD_SSP0_CMD__SSP0_CMD
453 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
454 MX28_PAD_SSP0_SCK__SSP0_SCK
Shawn Guof14da762012-06-28 11:44:57 +0800455 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200456 fsl,drive-strength = <1>;
457 fsl,voltage = <1>;
458 fsl,pull-up = <1>;
459 };
460
Shawn Guo35d23042012-05-06 16:33:34 +0800461 mmc0_cd_cfg: mmc0-cd-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800462 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200463 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
Shawn Guof14da762012-06-28 11:44:57 +0800464 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800465 fsl,pull-up = <0>;
466 };
467
468 mmc0_sck_cfg: mmc0-sck-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800469 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200470 MX28_PAD_SSP0_SCK__SSP0_SCK
Shawn Guof14da762012-06-28 11:44:57 +0800471 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800472 fsl,drive-strength = <2>;
473 fsl,pull-up = <0>;
474 };
Shawn Guo2a96e392012-05-10 15:02:10 +0800475
476 i2c0_pins_a: i2c0@0 {
477 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800478 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200479 MX28_PAD_I2C0_SCL__I2C0_SCL
480 MX28_PAD_I2C0_SDA__I2C0_SDA
Shawn Guof14da762012-06-28 11:44:57 +0800481 >;
Shawn Guo2a96e392012-05-10 15:02:10 +0800482 fsl,drive-strength = <1>;
483 fsl,voltage = <1>;
484 fsl,pull-up = <1>;
485 };
Shawn Guo530f1d42012-05-10 15:03:16 +0800486
Maxime Ripard5c697ea2012-08-23 10:42:29 +0200487 i2c0_pins_b: i2c0@1 {
488 reg = <1>;
489 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200490 MX28_PAD_AUART0_RX__I2C0_SCL
491 MX28_PAD_AUART0_TX__I2C0_SDA
Maxime Ripard5c697ea2012-08-23 10:42:29 +0200492 >;
493 fsl,drive-strength = <1>;
494 fsl,voltage = <1>;
495 fsl,pull-up = <1>;
496 };
497
Maxime Ripardde7e9342012-08-31 16:00:40 +0200498 i2c1_pins_a: i2c1@0 {
499 reg = <0>;
500 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200501 MX28_PAD_PWM0__I2C1_SCL
502 MX28_PAD_PWM1__I2C1_SDA
Maxime Ripardde7e9342012-08-31 16:00:40 +0200503 >;
504 fsl,drive-strength = <1>;
505 fsl,voltage = <1>;
506 fsl,pull-up = <1>;
507 };
508
Shawn Guo530f1d42012-05-10 15:03:16 +0800509 saif0_pins_a: saif0@0 {
510 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800511 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200512 MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
513 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
514 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
515 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
Shawn Guof14da762012-06-28 11:44:57 +0800516 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800517 fsl,drive-strength = <2>;
518 fsl,voltage = <1>;
519 fsl,pull-up = <1>;
520 };
521
Lothar Waßmann2e1dd9f2013-08-08 14:51:22 +0200522 saif0_pins_b: saif0@1 {
523 reg = <1>;
524 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200525 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
526 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
527 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
Lothar Waßmann2e1dd9f2013-08-08 14:51:22 +0200528 >;
529 fsl,drive-strength = <2>;
530 fsl,voltage = <1>;
531 fsl,pull-up = <1>;
532 };
533
Shawn Guo530f1d42012-05-10 15:03:16 +0800534 saif1_pins_a: saif1@0 {
535 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800536 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200537 MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
Shawn Guof14da762012-06-28 11:44:57 +0800538 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800539 fsl,drive-strength = <2>;
540 fsl,voltage = <1>;
541 fsl,pull-up = <1>;
542 };
Shawn Guo52f71762012-06-28 11:45:06 +0800543
Shawn Guoe1a4d182012-07-09 12:34:35 +0800544 pwm0_pins_a: pwm0@0 {
545 reg = <0>;
546 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200547 MX28_PAD_PWM0__PWM_0
Shawn Guoe1a4d182012-07-09 12:34:35 +0800548 >;
549 fsl,drive-strength = <0>;
550 fsl,voltage = <1>;
551 fsl,pull-up = <0>;
552 };
553
Shawn Guo52f71762012-06-28 11:45:06 +0800554 pwm2_pins_a: pwm2@0 {
555 reg = <0>;
556 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200557 MX28_PAD_PWM2__PWM_2
Shawn Guo52f71762012-06-28 11:45:06 +0800558 >;
559 fsl,drive-strength = <0>;
560 fsl,voltage = <1>;
561 fsl,pull-up = <0>;
562 };
Shawn Guoa915ee42012-06-28 11:45:07 +0800563
Julien Boibessot2bde51c2012-10-27 12:15:46 +0200564 pwm3_pins_a: pwm3@0 {
565 reg = <0>;
566 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200567 MX28_PAD_PWM3__PWM_3
Julien Boibessot2bde51c2012-10-27 12:15:46 +0200568 >;
569 fsl,drive-strength = <0>;
570 fsl,voltage = <1>;
571 fsl,pull-up = <0>;
572 };
573
Maxime Ripardd2486202013-01-25 09:54:06 +0100574 pwm3_pins_b: pwm3@1 {
575 reg = <1>;
576 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200577 MX28_PAD_SAIF0_MCLK__PWM_3
Maxime Ripardd2486202013-01-25 09:54:06 +0100578 >;
579 fsl,drive-strength = <0>;
580 fsl,voltage = <1>;
581 fsl,pull-up = <0>;
582 };
583
Maxime Ripard2f442112012-08-23 10:42:30 +0200584 pwm4_pins_a: pwm4@0 {
585 reg = <0>;
586 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200587 MX28_PAD_PWM4__PWM_4
Maxime Ripard2f442112012-08-23 10:42:30 +0200588 >;
589 fsl,drive-strength = <0>;
590 fsl,voltage = <1>;
591 fsl,pull-up = <0>;
592 };
593
Shawn Guoa915ee42012-06-28 11:45:07 +0800594 lcdif_24bit_pins_a: lcdif-24bit@0 {
595 reg = <0>;
596 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200597 MX28_PAD_LCD_D00__LCD_D0
598 MX28_PAD_LCD_D01__LCD_D1
599 MX28_PAD_LCD_D02__LCD_D2
600 MX28_PAD_LCD_D03__LCD_D3
601 MX28_PAD_LCD_D04__LCD_D4
602 MX28_PAD_LCD_D05__LCD_D5
603 MX28_PAD_LCD_D06__LCD_D6
604 MX28_PAD_LCD_D07__LCD_D7
605 MX28_PAD_LCD_D08__LCD_D8
606 MX28_PAD_LCD_D09__LCD_D9
607 MX28_PAD_LCD_D10__LCD_D10
608 MX28_PAD_LCD_D11__LCD_D11
609 MX28_PAD_LCD_D12__LCD_D12
610 MX28_PAD_LCD_D13__LCD_D13
611 MX28_PAD_LCD_D14__LCD_D14
612 MX28_PAD_LCD_D15__LCD_D15
613 MX28_PAD_LCD_D16__LCD_D16
614 MX28_PAD_LCD_D17__LCD_D17
615 MX28_PAD_LCD_D18__LCD_D18
616 MX28_PAD_LCD_D19__LCD_D19
617 MX28_PAD_LCD_D20__LCD_D20
618 MX28_PAD_LCD_D21__LCD_D21
619 MX28_PAD_LCD_D22__LCD_D22
620 MX28_PAD_LCD_D23__LCD_D23
Shawn Guoa915ee42012-06-28 11:45:07 +0800621 >;
622 fsl,drive-strength = <0>;
623 fsl,voltage = <1>;
624 fsl,pull-up = <0>;
625 };
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800626
Gwenhael Goavec-Merou4ced2a42012-11-01 17:50:59 +0100627 lcdif_16bit_pins_a: lcdif-16bit@0 {
628 reg = <0>;
629 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200630 MX28_PAD_LCD_D00__LCD_D0
631 MX28_PAD_LCD_D01__LCD_D1
632 MX28_PAD_LCD_D02__LCD_D2
633 MX28_PAD_LCD_D03__LCD_D3
634 MX28_PAD_LCD_D04__LCD_D4
635 MX28_PAD_LCD_D05__LCD_D5
636 MX28_PAD_LCD_D06__LCD_D6
637 MX28_PAD_LCD_D07__LCD_D7
638 MX28_PAD_LCD_D08__LCD_D8
639 MX28_PAD_LCD_D09__LCD_D9
640 MX28_PAD_LCD_D10__LCD_D10
641 MX28_PAD_LCD_D11__LCD_D11
642 MX28_PAD_LCD_D12__LCD_D12
643 MX28_PAD_LCD_D13__LCD_D13
644 MX28_PAD_LCD_D14__LCD_D14
645 MX28_PAD_LCD_D15__LCD_D15
Gwenhael Goavec-Merou4ced2a42012-11-01 17:50:59 +0100646 >;
647 fsl,drive-strength = <0>;
648 fsl,voltage = <1>;
649 fsl,pull-up = <0>;
650 };
651
Lothar Waßmann23ad6f62013-08-08 14:51:24 +0200652 lcdif_sync_pins_a: lcdif-sync@0 {
653 reg = <0>;
654 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200655 MX28_PAD_LCD_RS__LCD_DOTCLK
656 MX28_PAD_LCD_CS__LCD_ENABLE
657 MX28_PAD_LCD_RD_E__LCD_VSYNC
658 MX28_PAD_LCD_WR_RWN__LCD_HSYNC
Lothar Waßmann23ad6f62013-08-08 14:51:24 +0200659 >;
660 fsl,drive-strength = <0>;
661 fsl,voltage = <1>;
662 fsl,pull-up = <0>;
663 };
664
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800665 can0_pins_a: can0@0 {
666 reg = <0>;
667 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200668 MX28_PAD_GPMI_RDY2__CAN0_TX
669 MX28_PAD_GPMI_RDY3__CAN0_RX
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800670 >;
671 fsl,drive-strength = <0>;
672 fsl,voltage = <1>;
673 fsl,pull-up = <0>;
674 };
675
676 can1_pins_a: can1@0 {
677 reg = <0>;
678 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200679 MX28_PAD_GPMI_CE2N__CAN1_TX
680 MX28_PAD_GPMI_CE3N__CAN1_RX
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800681 >;
682 fsl,drive-strength = <0>;
683 fsl,voltage = <1>;
684 fsl,pull-up = <0>;
685 };
Marek Vasut7f122212012-08-25 01:51:37 +0200686
687 spi2_pins_a: spi2@0 {
688 reg = <0>;
689 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200690 MX28_PAD_SSP2_SCK__SSP2_SCK
691 MX28_PAD_SSP2_MOSI__SSP2_CMD
692 MX28_PAD_SSP2_MISO__SSP2_D0
693 MX28_PAD_SSP2_SS0__SSP2_D3
Marek Vasut7f122212012-08-25 01:51:37 +0200694 >;
695 fsl,drive-strength = <1>;
696 fsl,voltage = <1>;
697 fsl,pull-up = <1>;
698 };
Marek Vasutbb2f1262012-08-25 01:51:38 +0200699
Lothar Waßmann3314d2b2013-08-08 14:51:23 +0200700 spi3_pins_a: spi3@0 {
701 reg = <0>;
702 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200703 MX28_PAD_AUART2_RX__SSP3_D4
704 MX28_PAD_AUART2_TX__SSP3_D5
705 MX28_PAD_SSP3_SCK__SSP3_SCK
706 MX28_PAD_SSP3_MOSI__SSP3_CMD
707 MX28_PAD_SSP3_MISO__SSP3_D0
708 MX28_PAD_SSP3_SS0__SSP3_D3
Lothar Waßmann3314d2b2013-08-08 14:51:23 +0200709 >;
710 fsl,drive-strength = <1>;
711 fsl,voltage = <1>;
712 fsl,pull-up = <0>;
713 };
714
Marek Vasutbb2f1262012-08-25 01:51:38 +0200715 usbphy0_pins_a: usbphy0@0 {
716 reg = <0>;
717 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200718 MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
Marek Vasutbb2f1262012-08-25 01:51:38 +0200719 >;
720 fsl,drive-strength = <2>;
721 fsl,voltage = <1>;
722 fsl,pull-up = <0>;
723 };
724
725 usbphy0_pins_b: usbphy0@1 {
726 reg = <1>;
727 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200728 MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
Marek Vasutbb2f1262012-08-25 01:51:38 +0200729 >;
730 fsl,drive-strength = <2>;
731 fsl,voltage = <1>;
732 fsl,pull-up = <0>;
733 };
734
735 usbphy1_pins_a: usbphy1@0 {
736 reg = <0>;
737 fsl,pinmux-ids = <
Lothar Waßmannbc3875f2013-09-19 08:59:48 +0200738 MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
Marek Vasutbb2f1262012-08-25 01:51:38 +0200739 >;
740 fsl,drive-strength = <2>;
741 fsl,voltage = <1>;
742 fsl,pull-up = <0>;
743 };
Fabio Estevam69c02f92013-08-21 10:27:03 -0300744
745 usb0_id_pins_a: usb0id@0 {
746 reg = <0>;
747 fsl,pinmux-ids = <
748 0x3071 /* MX28_PAD_AUART1_RTS__USB0_ID */
749 >;
750 fsl,drive-strength = <2>;
751 fsl,voltage = <1>;
752 fsl,pull-up = <1>;
753 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800754 };
755
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200756 digctl: digctl@8001c000 {
Fabio Estevam115581c2013-06-04 10:18:44 -0300757 compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300758 reg = <0x8001c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800759 interrupts = <89>;
760 status = "disabled";
761 };
762
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200763 etm: etm@80022000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300764 reg = <0x80022000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800765 status = "disabled";
766 };
767
Shawn Guof30fb032013-02-25 21:56:56 +0800768 dma_apbx: dma-apbx@80024000 {
Dong Aisheng84f35702012-05-04 20:12:19 +0800769 compatible = "fsl,imx28-dma-apbx";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300770 reg = <0x80024000 0x2000>;
Shawn Guof30fb032013-02-25 21:56:56 +0800771 interrupts = <78 79 66 0
772 80 81 68 69
773 70 71 72 73
774 74 75 76 77>;
775 interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
776 "saif0", "saif1", "i2c0", "i2c1",
777 "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
778 "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
779 #dma-cells = <1>;
780 dma-channels = <16>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800781 clocks = <&clks 26>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800782 };
783
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200784 dcp: dcp@80028000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300785 reg = <0x80028000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800786 interrupts = <52 53 54>;
Tobias Rauter519d8b12013-05-19 21:59:38 +0200787 compatible = "fsl-dcp";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800788 };
789
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200790 pxp: pxp@8002a000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300791 reg = <0x8002a000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800792 interrupts = <39>;
793 status = "disabled";
794 };
795
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200796 ocotp: ocotp@8002c000 {
Shawn Guo69d75a02013-03-29 09:59:28 +0800797 compatible = "fsl,ocotp";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300798 reg = <0x8002c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800799 status = "disabled";
800 };
801
802 axi-ahb@8002e000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300803 reg = <0x8002e000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800804 status = "disabled";
805 };
806
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200807 lcdif: lcdif@80030000 {
Shawn Guoa915ee42012-06-28 11:45:07 +0800808 compatible = "fsl,imx28-lcdif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300809 reg = <0x80030000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800810 interrupts = <38>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800811 clocks = <&clks 55>;
Shawn Guof30fb032013-02-25 21:56:56 +0800812 dmas = <&dma_apbh 13>;
813 dma-names = "rx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800814 status = "disabled";
815 };
816
817 can0: can@80032000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800818 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300819 reg = <0x80032000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800820 interrupts = <8>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800821 clocks = <&clks 58>, <&clks 58>;
822 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800823 status = "disabled";
824 };
825
826 can1: can@80034000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800827 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300828 reg = <0x80034000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800829 interrupts = <9>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800830 clocks = <&clks 59>, <&clks 59>;
831 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800832 status = "disabled";
833 };
834
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200835 simdbg: simdbg@8003c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300836 reg = <0x8003c000 0x200>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800837 status = "disabled";
838 };
839
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200840 simgpmisel: simgpmisel@8003c200 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300841 reg = <0x8003c200 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800842 status = "disabled";
843 };
844
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200845 simsspsel: simsspsel@8003c300 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300846 reg = <0x8003c300 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800847 status = "disabled";
848 };
849
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200850 simmemsel: simmemsel@8003c400 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300851 reg = <0x8003c400 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800852 status = "disabled";
853 };
854
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200855 gpiomon: gpiomon@8003c500 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300856 reg = <0x8003c500 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800857 status = "disabled";
858 };
859
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200860 simenet: simenet@8003c700 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300861 reg = <0x8003c700 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800862 status = "disabled";
863 };
864
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200865 armjtag: armjtag@8003c800 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300866 reg = <0x8003c800 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800867 status = "disabled";
868 };
Lothar Waßmann07a3ce72013-08-08 14:51:20 +0200869 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800870
871 apbx@80040000 {
872 compatible = "simple-bus";
873 #address-cells = <1>;
874 #size-cells = <1>;
875 reg = <0x80040000 0x40000>;
876 ranges;
877
Shawn Guob598b9f2012-08-22 21:36:29 +0800878 clks: clkctrl@80040000 {
Shawn Guo8f7cf882013-03-29 09:33:09 +0800879 compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300880 reg = <0x80040000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800881 #clock-cells = <1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800882 };
883
884 saif0: saif@80042000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800885 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300886 reg = <0x80042000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800887 interrupts = <59>;
Shawn Guo66acaf32013-07-01 15:46:05 +0800888 #clock-cells = <0>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800889 clocks = <&clks 53>;
Shawn Guof30fb032013-02-25 21:56:56 +0800890 dmas = <&dma_apbx 4>;
891 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800892 status = "disabled";
893 };
894
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200895 power: power@80044000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300896 reg = <0x80044000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800897 status = "disabled";
898 };
899
900 saif1: saif@80046000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800901 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300902 reg = <0x80046000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800903 interrupts = <58>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800904 clocks = <&clks 54>;
Shawn Guof30fb032013-02-25 21:56:56 +0800905 dmas = <&dma_apbx 5>;
906 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800907 status = "disabled";
908 };
909
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200910 lradc: lradc@80050000 {
Marek Vasutaef35102012-08-17 10:42:52 +0800911 compatible = "fsl,imx28-lradc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300912 reg = <0x80050000 0x2000>;
Marek Vasutaef35102012-08-17 10:42:52 +0800913 interrupts = <10 14 15 16 17 18 19
914 20 21 22 23 24 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800915 status = "disabled";
916 };
917
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200918 spdif: spdif@80054000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300919 reg = <0x80054000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800920 interrupts = <45>;
Shawn Guof30fb032013-02-25 21:56:56 +0800921 dmas = <&dma_apbx 2>;
922 dma-names = "tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800923 status = "disabled";
924 };
925
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200926 mxs_rtc: rtc@80056000 {
Shawn Guof98c9902012-06-28 11:45:05 +0800927 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300928 reg = <0x80056000 0x2000>;
Shawn Guof98c9902012-06-28 11:45:05 +0800929 interrupts = <29>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800930 };
931
932 i2c0: i2c@80058000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800933 #address-cells = <1>;
934 #size-cells = <0>;
935 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300936 reg = <0x80058000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800937 interrupts = <111>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200938 clock-frequency = <100000>;
Shawn Guof30fb032013-02-25 21:56:56 +0800939 dmas = <&dma_apbx 6>;
940 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800941 status = "disabled";
942 };
943
944 i2c1: i2c@8005a000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800945 #address-cells = <1>;
946 #size-cells = <0>;
947 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300948 reg = <0x8005a000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800949 interrupts = <110>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200950 clock-frequency = <100000>;
Shawn Guof30fb032013-02-25 21:56:56 +0800951 dmas = <&dma_apbx 7>;
952 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800953 status = "disabled";
954 };
955
Shawn Guo52f71762012-06-28 11:45:06 +0800956 pwm: pwm@80064000 {
957 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300958 reg = <0x80064000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800959 clocks = <&clks 44>;
Shawn Guo52f71762012-06-28 11:45:06 +0800960 #pwm-cells = <2>;
961 fsl,pwm-number = <8>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800962 status = "disabled";
963 };
964
Lothar Waßmann296f8cd2013-08-08 14:51:21 +0200965 timer: timrot@80068000 {
Shawn Guoeeca6e62012-08-20 08:51:45 +0800966 compatible = "fsl,imx28-timrot", "fsl,timrot";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300967 reg = <0x80068000 0x2000>;
Shawn Guoeeca6e62012-08-20 08:51:45 +0800968 interrupts = <48 49 50 51>;
Shawn Guo2efb9502013-03-25 22:57:14 +0800969 clocks = <&clks 26>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800970 };
971
972 auart0: serial@8006a000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300973 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800974 reg = <0x8006a000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800975 interrupts = <112>;
Shawn Guof30fb032013-02-25 21:56:56 +0800976 dmas = <&dma_apbx 8>, <&dma_apbx 9>;
977 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800978 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800979 status = "disabled";
980 };
981
982 auart1: serial@8006c000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300983 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800984 reg = <0x8006c000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800985 interrupts = <113>;
Shawn Guof30fb032013-02-25 21:56:56 +0800986 dmas = <&dma_apbx 10>, <&dma_apbx 11>;
987 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800988 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800989 status = "disabled";
990 };
991
992 auart2: serial@8006e000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300993 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800994 reg = <0x8006e000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800995 interrupts = <114>;
Shawn Guof30fb032013-02-25 21:56:56 +0800996 dmas = <&dma_apbx 12>, <&dma_apbx 13>;
997 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800998 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800999 status = "disabled";
1000 };
1001
1002 auart3: serial@80070000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -03001003 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001004 reg = <0x80070000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +08001005 interrupts = <115>;
Shawn Guof30fb032013-02-25 21:56:56 +08001006 dmas = <&dma_apbx 14>, <&dma_apbx 15>;
1007 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +08001008 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001009 status = "disabled";
1010 };
1011
1012 auart4: serial@80072000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -03001013 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001014 reg = <0x80072000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +08001015 interrupts = <116>;
Shawn Guof30fb032013-02-25 21:56:56 +08001016 dmas = <&dma_apbx 0>, <&dma_apbx 1>;
1017 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +08001018 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001019 status = "disabled";
1020 };
1021
1022 duart: serial@80074000 {
1023 compatible = "arm,pl011", "arm,primecell";
1024 reg = <0x80074000 0x1000>;
1025 interrupts = <47>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001026 clocks = <&clks 45>, <&clks 26>;
1027 clock-names = "uart", "apb_pclk";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001028 status = "disabled";
1029 };
1030
1031 usbphy0: usbphy@8007c000 {
Richard Zhao5da01272012-07-12 10:25:27 +08001032 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001033 reg = <0x8007c000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001034 clocks = <&clks 62>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001035 status = "disabled";
1036 };
1037
1038 usbphy1: usbphy@8007e000 {
Richard Zhao5da01272012-07-12 10:25:27 +08001039 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001040 reg = <0x8007e000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001041 clocks = <&clks 63>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001042 status = "disabled";
1043 };
1044 };
1045 };
1046
1047 ahb@80080000 {
1048 compatible = "simple-bus";
1049 #address-cells = <1>;
1050 #size-cells = <1>;
1051 reg = <0x80080000 0x80000>;
1052 ranges;
1053
Richard Zhao5da01272012-07-12 10:25:27 +08001054 usb0: usb@80080000 {
1055 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001056 reg = <0x80080000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +08001057 interrupts = <93>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001058 clocks = <&clks 60>;
Richard Zhao5da01272012-07-12 10:25:27 +08001059 fsl,usbphy = <&usbphy0>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001060 status = "disabled";
1061 };
1062
Richard Zhao5da01272012-07-12 10:25:27 +08001063 usb1: usb@80090000 {
1064 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001065 reg = <0x80090000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +08001066 interrupts = <92>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001067 clocks = <&clks 61>;
Richard Zhao5da01272012-07-12 10:25:27 +08001068 fsl,usbphy = <&usbphy1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001069 status = "disabled";
1070 };
1071
Lothar Waßmann296f8cd2013-08-08 14:51:21 +02001072 dflpt: dflpt@800c0000 {
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001073 reg = <0x800c0000 0x10000>;
1074 status = "disabled";
1075 };
1076
1077 mac0: ethernet@800f0000 {
1078 compatible = "fsl,imx28-fec";
1079 reg = <0x800f0000 0x4000>;
1080 interrupts = <101>;
Wolfram Sangf231a9f2013-01-29 15:46:12 +01001081 clocks = <&clks 57>, <&clks 57>, <&clks 64>;
1082 clock-names = "ipg", "ahb", "enet_out";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001083 status = "disabled";
1084 };
1085
1086 mac1: ethernet@800f4000 {
1087 compatible = "fsl,imx28-fec";
1088 reg = <0x800f4000 0x4000>;
1089 interrupts = <102>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001090 clocks = <&clks 57>, <&clks 57>;
1091 clock-names = "ipg", "ahb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001092 status = "disabled";
1093 };
1094
Lothar Waßmann296f8cd2013-08-08 14:51:21 +02001095 etn_switch: switch@800f8000 {
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001096 reg = <0x800f8000 0x8000>;
1097 status = "disabled";
1098 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001099 };
1100};