Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * The code contained herein is licensed under the GNU General Public |
| 5 | * License. You may obtain a copy of the GNU General Public License |
| 6 | * Version 2 or later at the following locations: |
| 7 | * |
| 8 | * http://www.opensource.org/licenses/gpl-license.html |
| 9 | * http://www.gnu.org/copyleft/gpl.html |
| 10 | */ |
| 11 | |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 12 | #include "skeleton.dtsi" |
| 13 | #include "imx28-pinfunc.h" |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 14 | |
| 15 | / { |
| 16 | interrupt-parent = <&icoll>; |
| 17 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 18 | aliases { |
Fabio Estevam | 6bf6eb0 | 2013-07-22 17:57:01 -0300 | [diff] [blame] | 19 | ethernet0 = &mac0; |
| 20 | ethernet1 = &mac1; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 21 | gpio0 = &gpio0; |
| 22 | gpio1 = &gpio1; |
| 23 | gpio2 = &gpio2; |
| 24 | gpio3 = &gpio3; |
| 25 | gpio4 = &gpio4; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 26 | saif0 = &saif0; |
| 27 | saif1 = &saif1; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 28 | serial0 = &auart0; |
| 29 | serial1 = &auart1; |
| 30 | serial2 = &auart2; |
| 31 | serial3 = &auart3; |
| 32 | serial4 = &auart4; |
Fabio Estevam | 6bf6eb0 | 2013-07-22 17:57:01 -0300 | [diff] [blame] | 33 | spi0 = &ssp1; |
| 34 | spi1 = &ssp2; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 35 | }; |
| 36 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 37 | cpus { |
Lorenzo Pieralisi | 7925e89 | 2013-04-18 18:34:06 +0100 | [diff] [blame] | 38 | #address-cells = <0>; |
| 39 | #size-cells = <0>; |
| 40 | |
| 41 | cpu { |
| 42 | compatible = "arm,arm926ej-s"; |
| 43 | device_type = "cpu"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 44 | }; |
| 45 | }; |
| 46 | |
| 47 | apb@80000000 { |
| 48 | compatible = "simple-bus"; |
| 49 | #address-cells = <1>; |
| 50 | #size-cells = <1>; |
| 51 | reg = <0x80000000 0x80000>; |
| 52 | ranges; |
| 53 | |
| 54 | apbh@80000000 { |
| 55 | compatible = "simple-bus"; |
| 56 | #address-cells = <1>; |
| 57 | #size-cells = <1>; |
| 58 | reg = <0x80000000 0x3c900>; |
| 59 | ranges; |
| 60 | |
| 61 | icoll: interrupt-controller@80000000 { |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 62 | compatible = "fsl,imx28-icoll", "fsl,icoll"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 63 | interrupt-controller; |
| 64 | #interrupt-cells = <1>; |
| 65 | reg = <0x80000000 0x2000>; |
| 66 | }; |
| 67 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 68 | hsadc: hsadc@80002000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 69 | reg = <0x80002000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 70 | interrupts = <13>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 71 | dmas = <&dma_apbh 12>; |
| 72 | dma-names = "rx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 73 | status = "disabled"; |
| 74 | }; |
| 75 | |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 76 | dma_apbh: dma-apbh@80004000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 77 | compatible = "fsl,imx28-dma-apbh"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 78 | reg = <0x80004000 0x2000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 79 | interrupts = <82 83 84 85 |
| 80 | 88 88 88 88 |
| 81 | 88 88 88 88 |
| 82 | 87 86 0 0>; |
| 83 | interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3", |
| 84 | "gpmi0", "gmpi1", "gpmi2", "gmpi3", |
| 85 | "gpmi4", "gmpi5", "gpmi6", "gmpi7", |
| 86 | "hsadc", "lcdif", "empty", "empty"; |
| 87 | #dma-cells = <1>; |
| 88 | dma-channels = <16>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 89 | clocks = <&clks 25>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 90 | }; |
| 91 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 92 | perfmon: perfmon@80006000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 93 | reg = <0x80006000 0x800>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 94 | interrupts = <27>; |
| 95 | status = "disabled"; |
| 96 | }; |
| 97 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 98 | gpmi: gpmi-nand@8000c000 { |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 99 | compatible = "fsl,imx28-gpmi-nand"; |
| 100 | #address-cells = <1>; |
| 101 | #size-cells = <1>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 102 | reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 103 | reg-names = "gpmi-nand", "bch"; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 104 | interrupts = <41>; |
| 105 | interrupt-names = "bch"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 106 | clocks = <&clks 50>; |
Huang Shijie | b644255 | 2012-10-10 18:27:09 +0800 | [diff] [blame] | 107 | clock-names = "gpmi_io"; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 108 | dmas = <&dma_apbh 4>; |
| 109 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 110 | status = "disabled"; |
| 111 | }; |
| 112 | |
| 113 | ssp0: ssp@80010000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 114 | #address-cells = <1>; |
| 115 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 116 | reg = <0x80010000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 117 | interrupts = <96>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 118 | clocks = <&clks 46>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 119 | dmas = <&dma_apbh 0>; |
| 120 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 121 | status = "disabled"; |
| 122 | }; |
| 123 | |
| 124 | ssp1: ssp@80012000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 125 | #address-cells = <1>; |
| 126 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 127 | reg = <0x80012000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 128 | interrupts = <97>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 129 | clocks = <&clks 47>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 130 | dmas = <&dma_apbh 1>; |
| 131 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 132 | status = "disabled"; |
| 133 | }; |
| 134 | |
| 135 | ssp2: ssp@80014000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 136 | #address-cells = <1>; |
| 137 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 138 | reg = <0x80014000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 139 | interrupts = <98>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 140 | clocks = <&clks 48>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 141 | dmas = <&dma_apbh 2>; |
| 142 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 143 | status = "disabled"; |
| 144 | }; |
| 145 | |
| 146 | ssp3: ssp@80016000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 147 | #address-cells = <1>; |
| 148 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 149 | reg = <0x80016000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 150 | interrupts = <99>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 151 | clocks = <&clks 49>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 152 | dmas = <&dma_apbh 3>; |
| 153 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 154 | status = "disabled"; |
| 155 | }; |
| 156 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 157 | pinctrl: pinctrl@80018000 { |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 158 | #address-cells = <1>; |
| 159 | #size-cells = <0>; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 160 | compatible = "fsl,imx28-pinctrl", "simple-bus"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 161 | reg = <0x80018000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 162 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 163 | gpio0: gpio@0 { |
| 164 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 165 | interrupts = <127>; |
| 166 | gpio-controller; |
| 167 | #gpio-cells = <2>; |
| 168 | interrupt-controller; |
| 169 | #interrupt-cells = <2>; |
| 170 | }; |
| 171 | |
| 172 | gpio1: gpio@1 { |
| 173 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 174 | interrupts = <126>; |
| 175 | gpio-controller; |
| 176 | #gpio-cells = <2>; |
| 177 | interrupt-controller; |
| 178 | #interrupt-cells = <2>; |
| 179 | }; |
| 180 | |
| 181 | gpio2: gpio@2 { |
| 182 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 183 | interrupts = <125>; |
| 184 | gpio-controller; |
| 185 | #gpio-cells = <2>; |
| 186 | interrupt-controller; |
| 187 | #interrupt-cells = <2>; |
| 188 | }; |
| 189 | |
| 190 | gpio3: gpio@3 { |
| 191 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 192 | interrupts = <124>; |
| 193 | gpio-controller; |
| 194 | #gpio-cells = <2>; |
| 195 | interrupt-controller; |
| 196 | #interrupt-cells = <2>; |
| 197 | }; |
| 198 | |
| 199 | gpio4: gpio@4 { |
| 200 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 201 | interrupts = <123>; |
| 202 | gpio-controller; |
| 203 | #gpio-cells = <2>; |
| 204 | interrupt-controller; |
| 205 | #interrupt-cells = <2>; |
| 206 | }; |
| 207 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 208 | duart_pins_a: duart@0 { |
| 209 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 210 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 211 | MX28_PAD_PWM0__DUART_RX |
| 212 | MX28_PAD_PWM1__DUART_TX |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 213 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 214 | fsl,drive-strength = <0>; |
| 215 | fsl,voltage = <1>; |
| 216 | fsl,pull-up = <0>; |
| 217 | }; |
| 218 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 219 | duart_pins_b: duart@1 { |
| 220 | reg = <1>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 221 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 222 | MX28_PAD_AUART0_CTS__DUART_RX |
| 223 | MX28_PAD_AUART0_RTS__DUART_TX |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 224 | >; |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 225 | fsl,drive-strength = <0>; |
| 226 | fsl,voltage = <1>; |
| 227 | fsl,pull-up = <0>; |
| 228 | }; |
| 229 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 230 | duart_4pins_a: duart-4pins@0 { |
| 231 | reg = <0>; |
| 232 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 233 | MX28_PAD_AUART0_CTS__DUART_RX |
| 234 | MX28_PAD_AUART0_RTS__DUART_TX |
| 235 | MX28_PAD_AUART0_RX__DUART_CTS |
| 236 | MX28_PAD_AUART0_TX__DUART_RTS |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 237 | >; |
| 238 | fsl,drive-strength = <0>; |
| 239 | fsl,voltage = <1>; |
| 240 | fsl,pull-up = <0>; |
| 241 | }; |
| 242 | |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 243 | gpmi_pins_a: gpmi-nand@0 { |
| 244 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 245 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 246 | MX28_PAD_GPMI_D00__GPMI_D0 |
| 247 | MX28_PAD_GPMI_D01__GPMI_D1 |
| 248 | MX28_PAD_GPMI_D02__GPMI_D2 |
| 249 | MX28_PAD_GPMI_D03__GPMI_D3 |
| 250 | MX28_PAD_GPMI_D04__GPMI_D4 |
| 251 | MX28_PAD_GPMI_D05__GPMI_D5 |
| 252 | MX28_PAD_GPMI_D06__GPMI_D6 |
| 253 | MX28_PAD_GPMI_D07__GPMI_D7 |
| 254 | MX28_PAD_GPMI_CE0N__GPMI_CE0N |
| 255 | MX28_PAD_GPMI_RDY0__GPMI_READY0 |
| 256 | MX28_PAD_GPMI_RDN__GPMI_RDN |
| 257 | MX28_PAD_GPMI_WRN__GPMI_WRN |
| 258 | MX28_PAD_GPMI_ALE__GPMI_ALE |
| 259 | MX28_PAD_GPMI_CLE__GPMI_CLE |
| 260 | MX28_PAD_GPMI_RESETN__GPMI_RESETN |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 261 | >; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 262 | fsl,drive-strength = <0>; |
| 263 | fsl,voltage = <1>; |
| 264 | fsl,pull-up = <0>; |
| 265 | }; |
| 266 | |
| 267 | gpmi_status_cfg: gpmi-status-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 268 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 269 | MX28_PAD_GPMI_RDN__GPMI_RDN |
| 270 | MX28_PAD_GPMI_WRN__GPMI_WRN |
| 271 | MX28_PAD_GPMI_RESETN__GPMI_RESETN |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 272 | >; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 273 | fsl,drive-strength = <2>; |
| 274 | }; |
| 275 | |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 276 | auart0_pins_a: auart0@0 { |
| 277 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 278 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 279 | MX28_PAD_AUART0_RX__AUART0_RX |
| 280 | MX28_PAD_AUART0_TX__AUART0_TX |
| 281 | MX28_PAD_AUART0_CTS__AUART0_CTS |
| 282 | MX28_PAD_AUART0_RTS__AUART0_RTS |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 283 | >; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 284 | fsl,drive-strength = <0>; |
| 285 | fsl,voltage = <1>; |
| 286 | fsl,pull-up = <0>; |
| 287 | }; |
| 288 | |
Marek Vasut | 8fa62e1 | 2012-07-07 21:21:38 +0800 | [diff] [blame] | 289 | auart0_2pins_a: auart0-2pins@0 { |
| 290 | reg = <0>; |
| 291 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 292 | MX28_PAD_AUART0_RX__AUART0_RX |
| 293 | MX28_PAD_AUART0_TX__AUART0_TX |
Marek Vasut | 8fa62e1 | 2012-07-07 21:21:38 +0800 | [diff] [blame] | 294 | >; |
| 295 | fsl,drive-strength = <0>; |
| 296 | fsl,voltage = <1>; |
| 297 | fsl,pull-up = <0>; |
| 298 | }; |
| 299 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 300 | auart1_pins_a: auart1@0 { |
| 301 | reg = <0>; |
| 302 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 303 | MX28_PAD_AUART1_RX__AUART1_RX |
| 304 | MX28_PAD_AUART1_TX__AUART1_TX |
| 305 | MX28_PAD_AUART1_CTS__AUART1_CTS |
| 306 | MX28_PAD_AUART1_RTS__AUART1_RTS |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 307 | >; |
| 308 | fsl,drive-strength = <0>; |
| 309 | fsl,voltage = <1>; |
| 310 | fsl,pull-up = <0>; |
| 311 | }; |
| 312 | |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 313 | auart1_2pins_a: auart1-2pins@0 { |
| 314 | reg = <0>; |
| 315 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 316 | MX28_PAD_AUART1_RX__AUART1_RX |
| 317 | MX28_PAD_AUART1_TX__AUART1_TX |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 318 | >; |
| 319 | fsl,drive-strength = <0>; |
| 320 | fsl,voltage = <1>; |
| 321 | fsl,pull-up = <0>; |
| 322 | }; |
| 323 | |
| 324 | auart2_2pins_a: auart2-2pins@0 { |
| 325 | reg = <0>; |
| 326 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 327 | MX28_PAD_SSP2_SCK__AUART2_RX |
| 328 | MX28_PAD_SSP2_MOSI__AUART2_TX |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 329 | >; |
| 330 | fsl,drive-strength = <0>; |
| 331 | fsl,voltage = <1>; |
| 332 | fsl,pull-up = <0>; |
| 333 | }; |
| 334 | |
Eric Bénard | f8040cf | 2013-04-08 14:57:31 +0200 | [diff] [blame] | 335 | auart2_2pins_b: auart2-2pins@1 { |
| 336 | reg = <1>; |
| 337 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 338 | MX28_PAD_AUART2_RX__AUART2_RX |
| 339 | MX28_PAD_AUART2_TX__AUART2_TX |
Eric Bénard | f8040cf | 2013-04-08 14:57:31 +0200 | [diff] [blame] | 340 | >; |
| 341 | fsl,drive-strength = <0>; |
| 342 | fsl,voltage = <1>; |
| 343 | fsl,pull-up = <0>; |
| 344 | }; |
| 345 | |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 346 | auart3_pins_a: auart3@0 { |
| 347 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 348 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 349 | MX28_PAD_AUART3_RX__AUART3_RX |
| 350 | MX28_PAD_AUART3_TX__AUART3_TX |
| 351 | MX28_PAD_AUART3_CTS__AUART3_CTS |
| 352 | MX28_PAD_AUART3_RTS__AUART3_RTS |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 353 | >; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 354 | fsl,drive-strength = <0>; |
| 355 | fsl,voltage = <1>; |
| 356 | fsl,pull-up = <0>; |
| 357 | }; |
| 358 | |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 359 | auart3_2pins_a: auart3-2pins@0 { |
| 360 | reg = <0>; |
| 361 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 362 | MX28_PAD_SSP2_MISO__AUART3_RX |
| 363 | MX28_PAD_SSP2_SS0__AUART3_TX |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 364 | >; |
| 365 | fsl,drive-strength = <0>; |
| 366 | fsl,voltage = <1>; |
| 367 | fsl,pull-up = <0>; |
| 368 | }; |
| 369 | |
Eric Bénard | 4812e74 | 2013-04-08 14:57:32 +0200 | [diff] [blame] | 370 | auart3_2pins_b: auart3-2pins@1 { |
| 371 | reg = <1>; |
| 372 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 373 | MX28_PAD_AUART3_RX__AUART3_RX |
| 374 | MX28_PAD_AUART3_TX__AUART3_TX |
Eric Bénard | 4812e74 | 2013-04-08 14:57:32 +0200 | [diff] [blame] | 375 | >; |
| 376 | fsl,drive-strength = <0>; |
| 377 | fsl,voltage = <1>; |
| 378 | fsl,pull-up = <0>; |
| 379 | }; |
| 380 | |
Eric Bénard | 33678d1 | 2013-04-08 14:57:33 +0200 | [diff] [blame] | 381 | auart4_2pins_a: auart4@0 { |
| 382 | reg = <0>; |
| 383 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 384 | MX28_PAD_SSP3_SCK__AUART4_TX |
| 385 | MX28_PAD_SSP3_MOSI__AUART4_RX |
Eric Bénard | 33678d1 | 2013-04-08 14:57:33 +0200 | [diff] [blame] | 386 | >; |
| 387 | fsl,drive-strength = <0>; |
| 388 | fsl,voltage = <1>; |
| 389 | fsl,pull-up = <0>; |
| 390 | }; |
| 391 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 392 | mac0_pins_a: mac0@0 { |
| 393 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 394 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 395 | MX28_PAD_ENET0_MDC__ENET0_MDC |
| 396 | MX28_PAD_ENET0_MDIO__ENET0_MDIO |
| 397 | MX28_PAD_ENET0_RX_EN__ENET0_RX_EN |
| 398 | MX28_PAD_ENET0_RXD0__ENET0_RXD0 |
| 399 | MX28_PAD_ENET0_RXD1__ENET0_RXD1 |
| 400 | MX28_PAD_ENET0_TX_EN__ENET0_TX_EN |
| 401 | MX28_PAD_ENET0_TXD0__ENET0_TXD0 |
| 402 | MX28_PAD_ENET0_TXD1__ENET0_TXD1 |
| 403 | MX28_PAD_ENET_CLK__CLKCTRL_ENET |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 404 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 405 | fsl,drive-strength = <1>; |
| 406 | fsl,voltage = <1>; |
| 407 | fsl,pull-up = <1>; |
| 408 | }; |
| 409 | |
| 410 | mac1_pins_a: mac1@0 { |
| 411 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 412 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 413 | MX28_PAD_ENET0_CRS__ENET1_RX_EN |
| 414 | MX28_PAD_ENET0_RXD2__ENET1_RXD0 |
| 415 | MX28_PAD_ENET0_RXD3__ENET1_RXD1 |
| 416 | MX28_PAD_ENET0_COL__ENET1_TX_EN |
| 417 | MX28_PAD_ENET0_TXD2__ENET1_TXD0 |
| 418 | MX28_PAD_ENET0_TXD3__ENET1_TXD1 |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 419 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 420 | fsl,drive-strength = <1>; |
| 421 | fsl,voltage = <1>; |
| 422 | fsl,pull-up = <1>; |
| 423 | }; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 424 | |
| 425 | mmc0_8bit_pins_a: mmc0-8bit@0 { |
| 426 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 427 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 428 | MX28_PAD_SSP0_DATA0__SSP0_D0 |
| 429 | MX28_PAD_SSP0_DATA1__SSP0_D1 |
| 430 | MX28_PAD_SSP0_DATA2__SSP0_D2 |
| 431 | MX28_PAD_SSP0_DATA3__SSP0_D3 |
| 432 | MX28_PAD_SSP0_DATA4__SSP0_D4 |
| 433 | MX28_PAD_SSP0_DATA5__SSP0_D5 |
| 434 | MX28_PAD_SSP0_DATA6__SSP0_D6 |
| 435 | MX28_PAD_SSP0_DATA7__SSP0_D7 |
| 436 | MX28_PAD_SSP0_CMD__SSP0_CMD |
| 437 | MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT |
| 438 | MX28_PAD_SSP0_SCK__SSP0_SCK |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 439 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 440 | fsl,drive-strength = <1>; |
| 441 | fsl,voltage = <1>; |
| 442 | fsl,pull-up = <1>; |
| 443 | }; |
| 444 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 445 | mmc0_4bit_pins_a: mmc0-4bit@0 { |
| 446 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 447 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 448 | MX28_PAD_SSP0_DATA0__SSP0_D0 |
| 449 | MX28_PAD_SSP0_DATA1__SSP0_D1 |
| 450 | MX28_PAD_SSP0_DATA2__SSP0_D2 |
| 451 | MX28_PAD_SSP0_DATA3__SSP0_D3 |
| 452 | MX28_PAD_SSP0_CMD__SSP0_CMD |
| 453 | MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT |
| 454 | MX28_PAD_SSP0_SCK__SSP0_SCK |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 455 | >; |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 456 | fsl,drive-strength = <1>; |
| 457 | fsl,voltage = <1>; |
| 458 | fsl,pull-up = <1>; |
| 459 | }; |
| 460 | |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 461 | mmc0_cd_cfg: mmc0-cd-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 462 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 463 | MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 464 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 465 | fsl,pull-up = <0>; |
| 466 | }; |
| 467 | |
| 468 | mmc0_sck_cfg: mmc0-sck-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 469 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 470 | MX28_PAD_SSP0_SCK__SSP0_SCK |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 471 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 472 | fsl,drive-strength = <2>; |
| 473 | fsl,pull-up = <0>; |
| 474 | }; |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 475 | |
| 476 | i2c0_pins_a: i2c0@0 { |
| 477 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 478 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 479 | MX28_PAD_I2C0_SCL__I2C0_SCL |
| 480 | MX28_PAD_I2C0_SDA__I2C0_SDA |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 481 | >; |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 482 | fsl,drive-strength = <1>; |
| 483 | fsl,voltage = <1>; |
| 484 | fsl,pull-up = <1>; |
| 485 | }; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 486 | |
Maxime Ripard | 5c697ea | 2012-08-23 10:42:29 +0200 | [diff] [blame] | 487 | i2c0_pins_b: i2c0@1 { |
| 488 | reg = <1>; |
| 489 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 490 | MX28_PAD_AUART0_RX__I2C0_SCL |
| 491 | MX28_PAD_AUART0_TX__I2C0_SDA |
Maxime Ripard | 5c697ea | 2012-08-23 10:42:29 +0200 | [diff] [blame] | 492 | >; |
| 493 | fsl,drive-strength = <1>; |
| 494 | fsl,voltage = <1>; |
| 495 | fsl,pull-up = <1>; |
| 496 | }; |
| 497 | |
Maxime Ripard | de7e934 | 2012-08-31 16:00:40 +0200 | [diff] [blame] | 498 | i2c1_pins_a: i2c1@0 { |
| 499 | reg = <0>; |
| 500 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 501 | MX28_PAD_PWM0__I2C1_SCL |
| 502 | MX28_PAD_PWM1__I2C1_SDA |
Maxime Ripard | de7e934 | 2012-08-31 16:00:40 +0200 | [diff] [blame] | 503 | >; |
| 504 | fsl,drive-strength = <1>; |
| 505 | fsl,voltage = <1>; |
| 506 | fsl,pull-up = <1>; |
| 507 | }; |
| 508 | |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 509 | saif0_pins_a: saif0@0 { |
| 510 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 511 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 512 | MX28_PAD_SAIF0_MCLK__SAIF0_MCLK |
| 513 | MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK |
| 514 | MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK |
| 515 | MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 516 | >; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 517 | fsl,drive-strength = <2>; |
| 518 | fsl,voltage = <1>; |
| 519 | fsl,pull-up = <1>; |
| 520 | }; |
| 521 | |
Lothar Waßmann | 2e1dd9f | 2013-08-08 14:51:22 +0200 | [diff] [blame] | 522 | saif0_pins_b: saif0@1 { |
| 523 | reg = <1>; |
| 524 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 525 | MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK |
| 526 | MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK |
| 527 | MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 |
Lothar Waßmann | 2e1dd9f | 2013-08-08 14:51:22 +0200 | [diff] [blame] | 528 | >; |
| 529 | fsl,drive-strength = <2>; |
| 530 | fsl,voltage = <1>; |
| 531 | fsl,pull-up = <1>; |
| 532 | }; |
| 533 | |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 534 | saif1_pins_a: saif1@0 { |
| 535 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 536 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 537 | MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 538 | >; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 539 | fsl,drive-strength = <2>; |
| 540 | fsl,voltage = <1>; |
| 541 | fsl,pull-up = <1>; |
| 542 | }; |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 543 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 544 | pwm0_pins_a: pwm0@0 { |
| 545 | reg = <0>; |
| 546 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 547 | MX28_PAD_PWM0__PWM_0 |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 548 | >; |
| 549 | fsl,drive-strength = <0>; |
| 550 | fsl,voltage = <1>; |
| 551 | fsl,pull-up = <0>; |
| 552 | }; |
| 553 | |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 554 | pwm2_pins_a: pwm2@0 { |
| 555 | reg = <0>; |
| 556 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 557 | MX28_PAD_PWM2__PWM_2 |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 558 | >; |
| 559 | fsl,drive-strength = <0>; |
| 560 | fsl,voltage = <1>; |
| 561 | fsl,pull-up = <0>; |
| 562 | }; |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 563 | |
Julien Boibessot | 2bde51c | 2012-10-27 12:15:46 +0200 | [diff] [blame] | 564 | pwm3_pins_a: pwm3@0 { |
| 565 | reg = <0>; |
| 566 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 567 | MX28_PAD_PWM3__PWM_3 |
Julien Boibessot | 2bde51c | 2012-10-27 12:15:46 +0200 | [diff] [blame] | 568 | >; |
| 569 | fsl,drive-strength = <0>; |
| 570 | fsl,voltage = <1>; |
| 571 | fsl,pull-up = <0>; |
| 572 | }; |
| 573 | |
Maxime Ripard | d248620 | 2013-01-25 09:54:06 +0100 | [diff] [blame] | 574 | pwm3_pins_b: pwm3@1 { |
| 575 | reg = <1>; |
| 576 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 577 | MX28_PAD_SAIF0_MCLK__PWM_3 |
Maxime Ripard | d248620 | 2013-01-25 09:54:06 +0100 | [diff] [blame] | 578 | >; |
| 579 | fsl,drive-strength = <0>; |
| 580 | fsl,voltage = <1>; |
| 581 | fsl,pull-up = <0>; |
| 582 | }; |
| 583 | |
Maxime Ripard | 2f44211 | 2012-08-23 10:42:30 +0200 | [diff] [blame] | 584 | pwm4_pins_a: pwm4@0 { |
| 585 | reg = <0>; |
| 586 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 587 | MX28_PAD_PWM4__PWM_4 |
Maxime Ripard | 2f44211 | 2012-08-23 10:42:30 +0200 | [diff] [blame] | 588 | >; |
| 589 | fsl,drive-strength = <0>; |
| 590 | fsl,voltage = <1>; |
| 591 | fsl,pull-up = <0>; |
| 592 | }; |
| 593 | |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 594 | lcdif_24bit_pins_a: lcdif-24bit@0 { |
| 595 | reg = <0>; |
| 596 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 597 | MX28_PAD_LCD_D00__LCD_D0 |
| 598 | MX28_PAD_LCD_D01__LCD_D1 |
| 599 | MX28_PAD_LCD_D02__LCD_D2 |
| 600 | MX28_PAD_LCD_D03__LCD_D3 |
| 601 | MX28_PAD_LCD_D04__LCD_D4 |
| 602 | MX28_PAD_LCD_D05__LCD_D5 |
| 603 | MX28_PAD_LCD_D06__LCD_D6 |
| 604 | MX28_PAD_LCD_D07__LCD_D7 |
| 605 | MX28_PAD_LCD_D08__LCD_D8 |
| 606 | MX28_PAD_LCD_D09__LCD_D9 |
| 607 | MX28_PAD_LCD_D10__LCD_D10 |
| 608 | MX28_PAD_LCD_D11__LCD_D11 |
| 609 | MX28_PAD_LCD_D12__LCD_D12 |
| 610 | MX28_PAD_LCD_D13__LCD_D13 |
| 611 | MX28_PAD_LCD_D14__LCD_D14 |
| 612 | MX28_PAD_LCD_D15__LCD_D15 |
| 613 | MX28_PAD_LCD_D16__LCD_D16 |
| 614 | MX28_PAD_LCD_D17__LCD_D17 |
| 615 | MX28_PAD_LCD_D18__LCD_D18 |
| 616 | MX28_PAD_LCD_D19__LCD_D19 |
| 617 | MX28_PAD_LCD_D20__LCD_D20 |
| 618 | MX28_PAD_LCD_D21__LCD_D21 |
| 619 | MX28_PAD_LCD_D22__LCD_D22 |
| 620 | MX28_PAD_LCD_D23__LCD_D23 |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 621 | >; |
| 622 | fsl,drive-strength = <0>; |
| 623 | fsl,voltage = <1>; |
| 624 | fsl,pull-up = <0>; |
| 625 | }; |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 626 | |
Gwenhael Goavec-Merou | 4ced2a4 | 2012-11-01 17:50:59 +0100 | [diff] [blame] | 627 | lcdif_16bit_pins_a: lcdif-16bit@0 { |
| 628 | reg = <0>; |
| 629 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 630 | MX28_PAD_LCD_D00__LCD_D0 |
| 631 | MX28_PAD_LCD_D01__LCD_D1 |
| 632 | MX28_PAD_LCD_D02__LCD_D2 |
| 633 | MX28_PAD_LCD_D03__LCD_D3 |
| 634 | MX28_PAD_LCD_D04__LCD_D4 |
| 635 | MX28_PAD_LCD_D05__LCD_D5 |
| 636 | MX28_PAD_LCD_D06__LCD_D6 |
| 637 | MX28_PAD_LCD_D07__LCD_D7 |
| 638 | MX28_PAD_LCD_D08__LCD_D8 |
| 639 | MX28_PAD_LCD_D09__LCD_D9 |
| 640 | MX28_PAD_LCD_D10__LCD_D10 |
| 641 | MX28_PAD_LCD_D11__LCD_D11 |
| 642 | MX28_PAD_LCD_D12__LCD_D12 |
| 643 | MX28_PAD_LCD_D13__LCD_D13 |
| 644 | MX28_PAD_LCD_D14__LCD_D14 |
| 645 | MX28_PAD_LCD_D15__LCD_D15 |
Gwenhael Goavec-Merou | 4ced2a4 | 2012-11-01 17:50:59 +0100 | [diff] [blame] | 646 | >; |
| 647 | fsl,drive-strength = <0>; |
| 648 | fsl,voltage = <1>; |
| 649 | fsl,pull-up = <0>; |
| 650 | }; |
| 651 | |
Lothar Waßmann | 23ad6f6 | 2013-08-08 14:51:24 +0200 | [diff] [blame] | 652 | lcdif_sync_pins_a: lcdif-sync@0 { |
| 653 | reg = <0>; |
| 654 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 655 | MX28_PAD_LCD_RS__LCD_DOTCLK |
| 656 | MX28_PAD_LCD_CS__LCD_ENABLE |
| 657 | MX28_PAD_LCD_RD_E__LCD_VSYNC |
| 658 | MX28_PAD_LCD_WR_RWN__LCD_HSYNC |
Lothar Waßmann | 23ad6f6 | 2013-08-08 14:51:24 +0200 | [diff] [blame] | 659 | >; |
| 660 | fsl,drive-strength = <0>; |
| 661 | fsl,voltage = <1>; |
| 662 | fsl,pull-up = <0>; |
| 663 | }; |
| 664 | |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 665 | can0_pins_a: can0@0 { |
| 666 | reg = <0>; |
| 667 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 668 | MX28_PAD_GPMI_RDY2__CAN0_TX |
| 669 | MX28_PAD_GPMI_RDY3__CAN0_RX |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 670 | >; |
| 671 | fsl,drive-strength = <0>; |
| 672 | fsl,voltage = <1>; |
| 673 | fsl,pull-up = <0>; |
| 674 | }; |
| 675 | |
| 676 | can1_pins_a: can1@0 { |
| 677 | reg = <0>; |
| 678 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 679 | MX28_PAD_GPMI_CE2N__CAN1_TX |
| 680 | MX28_PAD_GPMI_CE3N__CAN1_RX |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 681 | >; |
| 682 | fsl,drive-strength = <0>; |
| 683 | fsl,voltage = <1>; |
| 684 | fsl,pull-up = <0>; |
| 685 | }; |
Marek Vasut | 7f12221 | 2012-08-25 01:51:37 +0200 | [diff] [blame] | 686 | |
| 687 | spi2_pins_a: spi2@0 { |
| 688 | reg = <0>; |
| 689 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 690 | MX28_PAD_SSP2_SCK__SSP2_SCK |
| 691 | MX28_PAD_SSP2_MOSI__SSP2_CMD |
| 692 | MX28_PAD_SSP2_MISO__SSP2_D0 |
| 693 | MX28_PAD_SSP2_SS0__SSP2_D3 |
Marek Vasut | 7f12221 | 2012-08-25 01:51:37 +0200 | [diff] [blame] | 694 | >; |
| 695 | fsl,drive-strength = <1>; |
| 696 | fsl,voltage = <1>; |
| 697 | fsl,pull-up = <1>; |
| 698 | }; |
Marek Vasut | bb2f126 | 2012-08-25 01:51:38 +0200 | [diff] [blame] | 699 | |
Lothar Waßmann | 3314d2b | 2013-08-08 14:51:23 +0200 | [diff] [blame] | 700 | spi3_pins_a: spi3@0 { |
| 701 | reg = <0>; |
| 702 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 703 | MX28_PAD_AUART2_RX__SSP3_D4 |
| 704 | MX28_PAD_AUART2_TX__SSP3_D5 |
| 705 | MX28_PAD_SSP3_SCK__SSP3_SCK |
| 706 | MX28_PAD_SSP3_MOSI__SSP3_CMD |
| 707 | MX28_PAD_SSP3_MISO__SSP3_D0 |
| 708 | MX28_PAD_SSP3_SS0__SSP3_D3 |
Lothar Waßmann | 3314d2b | 2013-08-08 14:51:23 +0200 | [diff] [blame] | 709 | >; |
| 710 | fsl,drive-strength = <1>; |
| 711 | fsl,voltage = <1>; |
| 712 | fsl,pull-up = <0>; |
| 713 | }; |
| 714 | |
Marek Vasut | bb2f126 | 2012-08-25 01:51:38 +0200 | [diff] [blame] | 715 | usbphy0_pins_a: usbphy0@0 { |
| 716 | reg = <0>; |
| 717 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 718 | MX28_PAD_SSP2_SS2__USB0_OVERCURRENT |
Marek Vasut | bb2f126 | 2012-08-25 01:51:38 +0200 | [diff] [blame] | 719 | >; |
| 720 | fsl,drive-strength = <2>; |
| 721 | fsl,voltage = <1>; |
| 722 | fsl,pull-up = <0>; |
| 723 | }; |
| 724 | |
| 725 | usbphy0_pins_b: usbphy0@1 { |
| 726 | reg = <1>; |
| 727 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 728 | MX28_PAD_AUART1_CTS__USB0_OVERCURRENT |
Marek Vasut | bb2f126 | 2012-08-25 01:51:38 +0200 | [diff] [blame] | 729 | >; |
| 730 | fsl,drive-strength = <2>; |
| 731 | fsl,voltage = <1>; |
| 732 | fsl,pull-up = <0>; |
| 733 | }; |
| 734 | |
| 735 | usbphy1_pins_a: usbphy1@0 { |
| 736 | reg = <0>; |
| 737 | fsl,pinmux-ids = < |
Lothar Waßmann | bc3875f | 2013-09-19 08:59:48 +0200 | [diff] [blame^] | 738 | MX28_PAD_SSP2_SS1__USB1_OVERCURRENT |
Marek Vasut | bb2f126 | 2012-08-25 01:51:38 +0200 | [diff] [blame] | 739 | >; |
| 740 | fsl,drive-strength = <2>; |
| 741 | fsl,voltage = <1>; |
| 742 | fsl,pull-up = <0>; |
| 743 | }; |
Fabio Estevam | 69c02f9 | 2013-08-21 10:27:03 -0300 | [diff] [blame] | 744 | |
| 745 | usb0_id_pins_a: usb0id@0 { |
| 746 | reg = <0>; |
| 747 | fsl,pinmux-ids = < |
| 748 | 0x3071 /* MX28_PAD_AUART1_RTS__USB0_ID */ |
| 749 | >; |
| 750 | fsl,drive-strength = <2>; |
| 751 | fsl,voltage = <1>; |
| 752 | fsl,pull-up = <1>; |
| 753 | }; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 754 | }; |
| 755 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 756 | digctl: digctl@8001c000 { |
Fabio Estevam | 115581c | 2013-06-04 10:18:44 -0300 | [diff] [blame] | 757 | compatible = "fsl,imx28-digctl", "fsl,imx23-digctl"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 758 | reg = <0x8001c000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 759 | interrupts = <89>; |
| 760 | status = "disabled"; |
| 761 | }; |
| 762 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 763 | etm: etm@80022000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 764 | reg = <0x80022000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 765 | status = "disabled"; |
| 766 | }; |
| 767 | |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 768 | dma_apbx: dma-apbx@80024000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 769 | compatible = "fsl,imx28-dma-apbx"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 770 | reg = <0x80024000 0x2000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 771 | interrupts = <78 79 66 0 |
| 772 | 80 81 68 69 |
| 773 | 70 71 72 73 |
| 774 | 74 75 76 77>; |
| 775 | interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty", |
| 776 | "saif0", "saif1", "i2c0", "i2c1", |
| 777 | "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx", |
| 778 | "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx"; |
| 779 | #dma-cells = <1>; |
| 780 | dma-channels = <16>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 781 | clocks = <&clks 26>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 782 | }; |
| 783 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 784 | dcp: dcp@80028000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 785 | reg = <0x80028000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 786 | interrupts = <52 53 54>; |
Tobias Rauter | 519d8b1 | 2013-05-19 21:59:38 +0200 | [diff] [blame] | 787 | compatible = "fsl-dcp"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 788 | }; |
| 789 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 790 | pxp: pxp@8002a000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 791 | reg = <0x8002a000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 792 | interrupts = <39>; |
| 793 | status = "disabled"; |
| 794 | }; |
| 795 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 796 | ocotp: ocotp@8002c000 { |
Shawn Guo | 69d75a0 | 2013-03-29 09:59:28 +0800 | [diff] [blame] | 797 | compatible = "fsl,ocotp"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 798 | reg = <0x8002c000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 799 | status = "disabled"; |
| 800 | }; |
| 801 | |
| 802 | axi-ahb@8002e000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 803 | reg = <0x8002e000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 804 | status = "disabled"; |
| 805 | }; |
| 806 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 807 | lcdif: lcdif@80030000 { |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 808 | compatible = "fsl,imx28-lcdif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 809 | reg = <0x80030000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 810 | interrupts = <38>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 811 | clocks = <&clks 55>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 812 | dmas = <&dma_apbh 13>; |
| 813 | dma-names = "rx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 814 | status = "disabled"; |
| 815 | }; |
| 816 | |
| 817 | can0: can@80032000 { |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 818 | compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 819 | reg = <0x80032000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 820 | interrupts = <8>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 821 | clocks = <&clks 58>, <&clks 58>; |
| 822 | clock-names = "ipg", "per"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 823 | status = "disabled"; |
| 824 | }; |
| 825 | |
| 826 | can1: can@80034000 { |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 827 | compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 828 | reg = <0x80034000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 829 | interrupts = <9>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 830 | clocks = <&clks 59>, <&clks 59>; |
| 831 | clock-names = "ipg", "per"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 832 | status = "disabled"; |
| 833 | }; |
| 834 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 835 | simdbg: simdbg@8003c000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 836 | reg = <0x8003c000 0x200>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 837 | status = "disabled"; |
| 838 | }; |
| 839 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 840 | simgpmisel: simgpmisel@8003c200 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 841 | reg = <0x8003c200 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 842 | status = "disabled"; |
| 843 | }; |
| 844 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 845 | simsspsel: simsspsel@8003c300 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 846 | reg = <0x8003c300 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 847 | status = "disabled"; |
| 848 | }; |
| 849 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 850 | simmemsel: simmemsel@8003c400 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 851 | reg = <0x8003c400 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 852 | status = "disabled"; |
| 853 | }; |
| 854 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 855 | gpiomon: gpiomon@8003c500 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 856 | reg = <0x8003c500 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 857 | status = "disabled"; |
| 858 | }; |
| 859 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 860 | simenet: simenet@8003c700 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 861 | reg = <0x8003c700 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 862 | status = "disabled"; |
| 863 | }; |
| 864 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 865 | armjtag: armjtag@8003c800 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 866 | reg = <0x8003c800 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 867 | status = "disabled"; |
| 868 | }; |
Lothar Waßmann | 07a3ce7 | 2013-08-08 14:51:20 +0200 | [diff] [blame] | 869 | }; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 870 | |
| 871 | apbx@80040000 { |
| 872 | compatible = "simple-bus"; |
| 873 | #address-cells = <1>; |
| 874 | #size-cells = <1>; |
| 875 | reg = <0x80040000 0x40000>; |
| 876 | ranges; |
| 877 | |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 878 | clks: clkctrl@80040000 { |
Shawn Guo | 8f7cf88 | 2013-03-29 09:33:09 +0800 | [diff] [blame] | 879 | compatible = "fsl,imx28-clkctrl", "fsl,clkctrl"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 880 | reg = <0x80040000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 881 | #clock-cells = <1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 882 | }; |
| 883 | |
| 884 | saif0: saif@80042000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 885 | compatible = "fsl,imx28-saif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 886 | reg = <0x80042000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 887 | interrupts = <59>; |
Shawn Guo | 66acaf3 | 2013-07-01 15:46:05 +0800 | [diff] [blame] | 888 | #clock-cells = <0>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 889 | clocks = <&clks 53>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 890 | dmas = <&dma_apbx 4>; |
| 891 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 892 | status = "disabled"; |
| 893 | }; |
| 894 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 895 | power: power@80044000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 896 | reg = <0x80044000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 897 | status = "disabled"; |
| 898 | }; |
| 899 | |
| 900 | saif1: saif@80046000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 901 | compatible = "fsl,imx28-saif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 902 | reg = <0x80046000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 903 | interrupts = <58>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 904 | clocks = <&clks 54>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 905 | dmas = <&dma_apbx 5>; |
| 906 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 907 | status = "disabled"; |
| 908 | }; |
| 909 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 910 | lradc: lradc@80050000 { |
Marek Vasut | aef3510 | 2012-08-17 10:42:52 +0800 | [diff] [blame] | 911 | compatible = "fsl,imx28-lradc"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 912 | reg = <0x80050000 0x2000>; |
Marek Vasut | aef3510 | 2012-08-17 10:42:52 +0800 | [diff] [blame] | 913 | interrupts = <10 14 15 16 17 18 19 |
| 914 | 20 21 22 23 24 25>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 915 | status = "disabled"; |
| 916 | }; |
| 917 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 918 | spdif: spdif@80054000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 919 | reg = <0x80054000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 920 | interrupts = <45>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 921 | dmas = <&dma_apbx 2>; |
| 922 | dma-names = "tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 923 | status = "disabled"; |
| 924 | }; |
| 925 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 926 | mxs_rtc: rtc@80056000 { |
Shawn Guo | f98c990 | 2012-06-28 11:45:05 +0800 | [diff] [blame] | 927 | compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 928 | reg = <0x80056000 0x2000>; |
Shawn Guo | f98c990 | 2012-06-28 11:45:05 +0800 | [diff] [blame] | 929 | interrupts = <29>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 930 | }; |
| 931 | |
| 932 | i2c0: i2c@80058000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 933 | #address-cells = <1>; |
| 934 | #size-cells = <0>; |
| 935 | compatible = "fsl,imx28-i2c"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 936 | reg = <0x80058000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 937 | interrupts = <111>; |
Marek Vasut | cd4f2d4 | 2012-07-09 18:22:53 +0200 | [diff] [blame] | 938 | clock-frequency = <100000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 939 | dmas = <&dma_apbx 6>; |
| 940 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 941 | status = "disabled"; |
| 942 | }; |
| 943 | |
| 944 | i2c1: i2c@8005a000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 945 | #address-cells = <1>; |
| 946 | #size-cells = <0>; |
| 947 | compatible = "fsl,imx28-i2c"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 948 | reg = <0x8005a000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 949 | interrupts = <110>; |
Marek Vasut | cd4f2d4 | 2012-07-09 18:22:53 +0200 | [diff] [blame] | 950 | clock-frequency = <100000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 951 | dmas = <&dma_apbx 7>; |
| 952 | dma-names = "rx-tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 953 | status = "disabled"; |
| 954 | }; |
| 955 | |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 956 | pwm: pwm@80064000 { |
| 957 | compatible = "fsl,imx28-pwm", "fsl,imx23-pwm"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 958 | reg = <0x80064000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 959 | clocks = <&clks 44>; |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 960 | #pwm-cells = <2>; |
| 961 | fsl,pwm-number = <8>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 962 | status = "disabled"; |
| 963 | }; |
| 964 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 965 | timer: timrot@80068000 { |
Shawn Guo | eeca6e6 | 2012-08-20 08:51:45 +0800 | [diff] [blame] | 966 | compatible = "fsl,imx28-timrot", "fsl,timrot"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 967 | reg = <0x80068000 0x2000>; |
Shawn Guo | eeca6e6 | 2012-08-20 08:51:45 +0800 | [diff] [blame] | 968 | interrupts = <48 49 50 51>; |
Shawn Guo | 2efb950 | 2013-03-25 22:57:14 +0800 | [diff] [blame] | 969 | clocks = <&clks 26>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 970 | }; |
| 971 | |
| 972 | auart0: serial@8006a000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 973 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 974 | reg = <0x8006a000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 975 | interrupts = <112>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 976 | dmas = <&dma_apbx 8>, <&dma_apbx 9>; |
| 977 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 978 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 979 | status = "disabled"; |
| 980 | }; |
| 981 | |
| 982 | auart1: serial@8006c000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 983 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 984 | reg = <0x8006c000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 985 | interrupts = <113>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 986 | dmas = <&dma_apbx 10>, <&dma_apbx 11>; |
| 987 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 988 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 989 | status = "disabled"; |
| 990 | }; |
| 991 | |
| 992 | auart2: serial@8006e000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 993 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 994 | reg = <0x8006e000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 995 | interrupts = <114>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 996 | dmas = <&dma_apbx 12>, <&dma_apbx 13>; |
| 997 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 998 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 999 | status = "disabled"; |
| 1000 | }; |
| 1001 | |
| 1002 | auart3: serial@80070000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 1003 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1004 | reg = <0x80070000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 1005 | interrupts = <115>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 1006 | dmas = <&dma_apbx 14>, <&dma_apbx 15>; |
| 1007 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1008 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1009 | status = "disabled"; |
| 1010 | }; |
| 1011 | |
| 1012 | auart4: serial@80072000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 1013 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1014 | reg = <0x80072000 0x2000>; |
Shawn Guo | 7f2b928 | 2013-07-16 17:10:55 +0800 | [diff] [blame] | 1015 | interrupts = <116>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 1016 | dmas = <&dma_apbx 0>, <&dma_apbx 1>; |
| 1017 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1018 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1019 | status = "disabled"; |
| 1020 | }; |
| 1021 | |
| 1022 | duart: serial@80074000 { |
| 1023 | compatible = "arm,pl011", "arm,primecell"; |
| 1024 | reg = <0x80074000 0x1000>; |
| 1025 | interrupts = <47>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1026 | clocks = <&clks 45>, <&clks 26>; |
| 1027 | clock-names = "uart", "apb_pclk"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1028 | status = "disabled"; |
| 1029 | }; |
| 1030 | |
| 1031 | usbphy0: usbphy@8007c000 { |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1032 | compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1033 | reg = <0x8007c000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1034 | clocks = <&clks 62>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1035 | status = "disabled"; |
| 1036 | }; |
| 1037 | |
| 1038 | usbphy1: usbphy@8007e000 { |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1039 | compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1040 | reg = <0x8007e000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1041 | clocks = <&clks 63>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1042 | status = "disabled"; |
| 1043 | }; |
| 1044 | }; |
| 1045 | }; |
| 1046 | |
| 1047 | ahb@80080000 { |
| 1048 | compatible = "simple-bus"; |
| 1049 | #address-cells = <1>; |
| 1050 | #size-cells = <1>; |
| 1051 | reg = <0x80080000 0x80000>; |
| 1052 | ranges; |
| 1053 | |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1054 | usb0: usb@80080000 { |
| 1055 | compatible = "fsl,imx28-usb", "fsl,imx27-usb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1056 | reg = <0x80080000 0x10000>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1057 | interrupts = <93>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1058 | clocks = <&clks 60>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1059 | fsl,usbphy = <&usbphy0>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1060 | status = "disabled"; |
| 1061 | }; |
| 1062 | |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1063 | usb1: usb@80090000 { |
| 1064 | compatible = "fsl,imx28-usb", "fsl,imx27-usb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1065 | reg = <0x80090000 0x10000>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1066 | interrupts = <92>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1067 | clocks = <&clks 61>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 1068 | fsl,usbphy = <&usbphy1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1069 | status = "disabled"; |
| 1070 | }; |
| 1071 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 1072 | dflpt: dflpt@800c0000 { |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1073 | reg = <0x800c0000 0x10000>; |
| 1074 | status = "disabled"; |
| 1075 | }; |
| 1076 | |
| 1077 | mac0: ethernet@800f0000 { |
| 1078 | compatible = "fsl,imx28-fec"; |
| 1079 | reg = <0x800f0000 0x4000>; |
| 1080 | interrupts = <101>; |
Wolfram Sang | f231a9f | 2013-01-29 15:46:12 +0100 | [diff] [blame] | 1081 | clocks = <&clks 57>, <&clks 57>, <&clks 64>; |
| 1082 | clock-names = "ipg", "ahb", "enet_out"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1083 | status = "disabled"; |
| 1084 | }; |
| 1085 | |
| 1086 | mac1: ethernet@800f4000 { |
| 1087 | compatible = "fsl,imx28-fec"; |
| 1088 | reg = <0x800f4000 0x4000>; |
| 1089 | interrupts = <102>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1090 | clocks = <&clks 57>, <&clks 57>; |
| 1091 | clock-names = "ipg", "ahb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1092 | status = "disabled"; |
| 1093 | }; |
| 1094 | |
Lothar Waßmann | 296f8cd | 2013-08-08 14:51:21 +0200 | [diff] [blame] | 1095 | etn_switch: switch@800f8000 { |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1096 | reg = <0x800f8000 0x8000>; |
| 1097 | status = "disabled"; |
| 1098 | }; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1099 | }; |
| 1100 | }; |