blob: e6c8cca6b679de2705ada830e1ea28afbf0edc21 [file] [log] [blame]
Biju Das9b33e302019-09-27 14:06:24 +01001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Device Tree Source for the r8a774b1 SoC
4 *
5 * Copyright (C) 2019 Renesas Electronics Corp.
6 */
7
8#include <dt-bindings/interrupt-controller/irq.h>
9#include <dt-bindings/interrupt-controller/arm-gic.h>
10#include <dt-bindings/clock/r8a774b1-cpg-mssr.h>
11#include <dt-bindings/power/r8a774b1-sysc.h>
12
13/ {
14 compatible = "renesas,r8a774b1";
15 #address-cells = <2>;
16 #size-cells = <2>;
17
18 /*
19 * The external audio clocks are configured as 0 Hz fixed frequency
20 * clocks by default.
21 * Boards that provide audio clocks should override them.
22 */
23 audio_clk_a: audio_clk_a {
24 compatible = "fixed-clock";
25 #clock-cells = <0>;
26 clock-frequency = <0>;
27 };
28
29 audio_clk_b: audio_clk_b {
30 compatible = "fixed-clock";
31 #clock-cells = <0>;
32 clock-frequency = <0>;
33 };
34
35 audio_clk_c: audio_clk_c {
36 compatible = "fixed-clock";
37 #clock-cells = <0>;
38 clock-frequency = <0>;
39 };
40
41 /* External CAN clock - to be overridden by boards that provide it */
42 can_clk: can {
43 compatible = "fixed-clock";
44 #clock-cells = <0>;
45 clock-frequency = <0>;
46 };
47
48 cpus {
49 #address-cells = <1>;
50 #size-cells = <0>;
51
52 a57_0: cpu@0 {
53 compatible = "arm,cortex-a57";
54 reg = <0x0>;
55 device_type = "cpu";
56 power-domains = <&sysc R8A774B1_PD_CA57_CPU0>;
57 next-level-cache = <&L2_CA57>;
58 enable-method = "psci";
59 #cooling-cells = <2>;
60 dynamic-power-coefficient = <854>;
61 clocks = <&cpg CPG_CORE R8A774B1_CLK_Z>;
62 };
63
64 a57_1: cpu@1 {
65 compatible = "arm,cortex-a57";
66 reg = <0x1>;
67 device_type = "cpu";
68 power-domains = <&sysc R8A774B1_PD_CA57_CPU1>;
69 next-level-cache = <&L2_CA57>;
70 enable-method = "psci";
71 clocks = <&cpg CPG_CORE R8A774B1_CLK_Z>;
72 };
73
74 L2_CA57: cache-controller-0 {
75 compatible = "cache";
76 power-domains = <&sysc R8A774B1_PD_CA57_SCU>;
77 cache-unified;
78 cache-level = <2>;
79 };
80 };
81
82 extal_clk: extal {
83 compatible = "fixed-clock";
84 #clock-cells = <0>;
85 /* This value must be overridden by the board */
86 clock-frequency = <0>;
87 };
88
89 extalr_clk: extalr {
90 compatible = "fixed-clock";
91 #clock-cells = <0>;
92 /* This value must be overridden by the board */
93 clock-frequency = <0>;
94 };
95
96 /* External PCIe clock - can be overridden by the board */
97 pcie_bus_clk: pcie_bus {
98 compatible = "fixed-clock";
99 #clock-cells = <0>;
100 clock-frequency = <0>;
101 };
102
103 pmu_a57 {
104 compatible = "arm,cortex-a57-pmu";
105 interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
106 <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
107 interrupt-affinity = <&a57_0>, <&a57_1>;
108 };
109
110 psci {
111 compatible = "arm,psci-1.0", "arm,psci-0.2";
112 method = "smc";
113 };
114
115 /* External SCIF clock - to be overridden by boards that provide it */
116 scif_clk: scif {
117 compatible = "fixed-clock";
118 #clock-cells = <0>;
119 clock-frequency = <0>;
120 };
121
122 soc {
123 compatible = "simple-bus";
124 interrupt-parent = <&gic>;
125 #address-cells = <2>;
126 #size-cells = <2>;
127 ranges;
128
129 rwdt: watchdog@e6020000 {
130 reg = <0 0xe6020000 0 0x0c>;
131 /* placeholder */
132 };
133
134 gpio0: gpio@e6050000 {
135 reg = <0 0xe6050000 0 0x50>;
136 #gpio-cells = <2>;
137 gpio-controller;
138 #interrupt-cells = <2>;
139 interrupt-controller;
140 /* placeholder */
141 };
142
143 gpio1: gpio@e6051000 {
144 reg = <0 0xe6051000 0 0x50>;
145 #gpio-cells = <2>;
146 gpio-controller;
147 #interrupt-cells = <2>;
148 interrupt-controller;
149 /* placeholder */
150 };
151
152 gpio2: gpio@e6052000 {
153 reg = <0 0xe6052000 0 0x50>;
154 #gpio-cells = <2>;
155 gpio-controller;
156 #interrupt-cells = <2>;
157 interrupt-controller;
158 /* placeholder */
159 };
160
161 gpio3: gpio@e6053000 {
162 reg = <0 0xe6053000 0 0x50>;
163 #gpio-cells = <2>;
164 gpio-controller;
165 #interrupt-cells = <2>;
166 interrupt-controller;
167 /* placeholder */
168 };
169
170 gpio4: gpio@e6054000 {
171 reg = <0 0xe6054000 0 0x50>;
172 #gpio-cells = <2>;
173 gpio-controller;
174 #interrupt-cells = <2>;
175 interrupt-controller;
176 /* placeholder */
177 };
178
179 gpio5: gpio@e6055000 {
180 reg = <0 0xe6055000 0 0x50>;
181 #gpio-cells = <2>;
182 gpio-controller;
183 #interrupt-cells = <2>;
184 interrupt-controller;
185 /* placeholder */
186 };
187
188 gpio6: gpio@e6055400 {
189 reg = <0 0xe6055400 0 0x50>;
190 #gpio-cells = <2>;
191 gpio-controller;
192 #interrupt-cells = <2>;
193 interrupt-controller;
194 /* placeholder */
195 };
196
197 gpio7: gpio@e6055800 {
198 reg = <0 0xe6055800 0 0x50>;
199 #gpio-cells = <2>;
200 gpio-controller;
201 #interrupt-cells = <2>;
202 interrupt-controller;
203 /* placeholder */
204 };
205
206 pfc: pin-controller@e6060000 {
207 compatible = "renesas,pfc-r8a774b1";
208 reg = <0 0xe6060000 0 0x50c>;
209 };
210
211 cpg: clock-controller@e6150000 {
212 compatible = "renesas,r8a774b1-cpg-mssr";
213 reg = <0 0xe6150000 0 0x1000>;
214 clocks = <&extal_clk>, <&extalr_clk>;
215 clock-names = "extal", "extalr";
216 #clock-cells = <2>;
217 #power-domain-cells = <0>;
218 #reset-cells = <1>;
219 };
220
221 rst: reset-controller@e6160000 {
222 compatible = "renesas,r8a774b1-rst";
223 reg = <0 0xe6160000 0 0x0200>;
224 };
225
226 sysc: system-controller@e6180000 {
227 compatible = "renesas,r8a774b1-sysc";
228 reg = <0 0xe6180000 0 0x0400>;
229 #power-domain-cells = <1>;
230 };
231
232 i2c4: i2c@e66d8000 {
233 #address-cells = <1>;
234 #size-cells = <0>;
235 reg = <0 0xe66d8000 0 0x40>;
236 /* placeholder */
237 };
238
239 hscif0: serial@e6540000 {
Biju Das83e76202019-09-30 09:18:44 +0100240 compatible = "renesas,hscif-r8a774b1",
241 "renesas,rcar-gen3-hscif",
242 "renesas,hscif";
Biju Das9b33e302019-09-27 14:06:24 +0100243 reg = <0 0xe6540000 0 0x60>;
Biju Das83e76202019-09-30 09:18:44 +0100244 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
245 clocks = <&cpg CPG_MOD 520>,
246 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
247 <&scif_clk>;
248 clock-names = "fck", "brg_int", "scif_clk";
249 dmas = <&dmac1 0x31>, <&dmac1 0x30>,
250 <&dmac2 0x31>, <&dmac2 0x30>;
251 dma-names = "tx", "rx", "tx", "rx";
252 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
253 resets = <&cpg 520>;
254 status = "disabled";
255 };
256
257 hscif1: serial@e6550000 {
258 compatible = "renesas,hscif-r8a774b1",
259 "renesas,rcar-gen3-hscif",
260 "renesas,hscif";
261 reg = <0 0xe6550000 0 0x60>;
262 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
263 clocks = <&cpg CPG_MOD 519>,
264 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
265 <&scif_clk>;
266 clock-names = "fck", "brg_int", "scif_clk";
267 dmas = <&dmac1 0x33>, <&dmac1 0x32>,
268 <&dmac2 0x33>, <&dmac2 0x32>;
269 dma-names = "tx", "rx", "tx", "rx";
270 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
271 resets = <&cpg 519>;
272 status = "disabled";
273 };
274
275 hscif2: serial@e6560000 {
276 compatible = "renesas,hscif-r8a774b1",
277 "renesas,rcar-gen3-hscif",
278 "renesas,hscif";
279 reg = <0 0xe6560000 0 0x60>;
280 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
281 clocks = <&cpg CPG_MOD 518>,
282 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
283 <&scif_clk>;
284 clock-names = "fck", "brg_int", "scif_clk";
285 dmas = <&dmac1 0x35>, <&dmac1 0x34>,
286 <&dmac2 0x35>, <&dmac2 0x34>;
287 dma-names = "tx", "rx", "tx", "rx";
288 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
289 resets = <&cpg 518>;
290 status = "disabled";
291 };
292
293 hscif3: serial@e66a0000 {
294 compatible = "renesas,hscif-r8a774b1",
295 "renesas,rcar-gen3-hscif",
296 "renesas,hscif";
297 reg = <0 0xe66a0000 0 0x60>;
298 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
299 clocks = <&cpg CPG_MOD 517>,
300 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
301 <&scif_clk>;
302 clock-names = "fck", "brg_int", "scif_clk";
303 dmas = <&dmac0 0x37>, <&dmac0 0x36>;
304 dma-names = "tx", "rx";
305 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
306 resets = <&cpg 517>;
307 status = "disabled";
308 };
309
310 hscif4: serial@e66b0000 {
311 compatible = "renesas,hscif-r8a774b1",
312 "renesas,rcar-gen3-hscif",
313 "renesas,hscif";
314 reg = <0 0xe66b0000 0 0x60>;
315 interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
316 clocks = <&cpg CPG_MOD 516>,
317 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
318 <&scif_clk>;
319 clock-names = "fck", "brg_int", "scif_clk";
320 dmas = <&dmac0 0x39>, <&dmac0 0x38>;
321 dma-names = "tx", "rx";
322 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
323 resets = <&cpg 516>;
324 status = "disabled";
Biju Das9b33e302019-09-27 14:06:24 +0100325 };
326
327 hsusb: usb@e6590000 {
328 reg = <0 0xe6590000 0 0x200>;
329 /* placeholder */
330 };
331
332 usb3_phy0: usb-phy@e65ee000 {
333 reg = <0 0xe65ee000 0 0x90>;
334 #phy-cells = <0>;
335 /* placeholder */
336 };
337
Biju Dasfd863e52019-09-30 09:18:43 +0100338 dmac0: dma-controller@e6700000 {
339 compatible = "renesas,dmac-r8a774b1",
340 "renesas,rcar-dmac";
341 reg = <0 0xe6700000 0 0x10000>;
342 interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
343 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
344 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
345 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
346 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
347 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
348 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
349 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
350 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
351 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
352 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
353 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
354 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
355 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
356 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
357 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
358 GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
359 interrupt-names = "error",
360 "ch0", "ch1", "ch2", "ch3",
361 "ch4", "ch5", "ch6", "ch7",
362 "ch8", "ch9", "ch10", "ch11",
363 "ch12", "ch13", "ch14", "ch15";
364 clocks = <&cpg CPG_MOD 219>;
365 clock-names = "fck";
366 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
367 resets = <&cpg 219>;
368 #dma-cells = <1>;
369 dma-channels = <16>;
370 };
371
372 dmac1: dma-controller@e7300000 {
373 compatible = "renesas,dmac-r8a774b1",
374 "renesas,rcar-dmac";
375 reg = <0 0xe7300000 0 0x10000>;
376 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
377 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
378 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
379 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
380 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
381 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
382 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
383 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
384 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
385 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
386 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
387 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
388 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
389 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
390 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
391 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
392 GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
393 interrupt-names = "error",
394 "ch0", "ch1", "ch2", "ch3",
395 "ch4", "ch5", "ch6", "ch7",
396 "ch8", "ch9", "ch10", "ch11",
397 "ch12", "ch13", "ch14", "ch15";
398 clocks = <&cpg CPG_MOD 218>;
399 clock-names = "fck";
400 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
401 resets = <&cpg 218>;
402 #dma-cells = <1>;
403 dma-channels = <16>;
404 };
405
406 dmac2: dma-controller@e7310000 {
407 compatible = "renesas,dmac-r8a774b1",
408 "renesas,rcar-dmac";
409 reg = <0 0xe7310000 0 0x10000>;
410 interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
411 GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
412 GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
413 GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
414 GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
415 GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
416 GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
417 GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
418 GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
419 GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
420 GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
421 GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
422 GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
423 GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
424 GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
425 GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
426 GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
427 interrupt-names = "error",
428 "ch0", "ch1", "ch2", "ch3",
429 "ch4", "ch5", "ch6", "ch7",
430 "ch8", "ch9", "ch10", "ch11",
431 "ch12", "ch13", "ch14", "ch15";
432 clocks = <&cpg CPG_MOD 217>;
433 clock-names = "fck";
434 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
435 resets = <&cpg 217>;
436 #dma-cells = <1>;
437 dma-channels = <16>;
438 };
439
Biju Das9b33e302019-09-27 14:06:24 +0100440 avb: ethernet@e6800000 {
441 reg = <0 0xe6800000 0 0x800>;
442 /* placeholder */
443 };
444
445 can0: can@e6c30000 {
446 reg = <0 0xe6c30000 0 0x1000>;
447 /* placeholder */
448 };
449
450 can1: can@e6c38000 {
451 reg = <0 0xe6c38000 0 0x1000>;
452 /* placeholder */
453 };
454
455 canfd: can@e66c0000 {
456 reg = <0 0xe66c0000 0 0x8000>;
457 /* placeholder */
458 };
459
Biju Das83e76202019-09-30 09:18:44 +0100460 scif0: serial@e6e60000 {
461 compatible = "renesas,scif-r8a774b1",
462 "renesas,rcar-gen3-scif", "renesas,scif";
463 reg = <0 0xe6e60000 0 0x40>;
464 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
465 clocks = <&cpg CPG_MOD 207>,
466 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
467 <&scif_clk>;
468 clock-names = "fck", "brg_int", "scif_clk";
469 dmas = <&dmac1 0x51>, <&dmac1 0x50>,
470 <&dmac2 0x51>, <&dmac2 0x50>;
471 dma-names = "tx", "rx", "tx", "rx";
472 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
473 resets = <&cpg 207>;
474 status = "disabled";
475 };
476
477 scif1: serial@e6e68000 {
478 compatible = "renesas,scif-r8a774b1",
479 "renesas,rcar-gen3-scif", "renesas,scif";
480 reg = <0 0xe6e68000 0 0x40>;
481 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
482 clocks = <&cpg CPG_MOD 206>,
483 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
484 <&scif_clk>;
485 clock-names = "fck", "brg_int", "scif_clk";
486 dmas = <&dmac1 0x53>, <&dmac1 0x52>,
487 <&dmac2 0x53>, <&dmac2 0x52>;
488 dma-names = "tx", "rx", "tx", "rx";
489 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
490 resets = <&cpg 206>;
491 status = "disabled";
492 };
493
Biju Das9b33e302019-09-27 14:06:24 +0100494 scif2: serial@e6e88000 {
495 compatible = "renesas,scif-r8a774b1",
496 "renesas,rcar-gen3-scif", "renesas,scif";
Biju Das83e76202019-09-30 09:18:44 +0100497 reg = <0 0xe6e88000 0 0x40>;
Biju Das9b33e302019-09-27 14:06:24 +0100498 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
499 clocks = <&cpg CPG_MOD 310>,
500 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
501 <&scif_clk>;
502 clock-names = "fck", "brg_int", "scif_clk";
Biju Das83e76202019-09-30 09:18:44 +0100503 dmas = <&dmac1 0x13>, <&dmac1 0x12>,
504 <&dmac2 0x13>, <&dmac2 0x12>;
505 dma-names = "tx", "rx", "tx", "rx";
Biju Das9b33e302019-09-27 14:06:24 +0100506 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
507 resets = <&cpg 310>;
508 status = "disabled";
509 };
510
Biju Das83e76202019-09-30 09:18:44 +0100511 scif3: serial@e6c50000 {
512 compatible = "renesas,scif-r8a774b1",
513 "renesas,rcar-gen3-scif", "renesas,scif";
514 reg = <0 0xe6c50000 0 0x40>;
515 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
516 clocks = <&cpg CPG_MOD 204>,
517 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
518 <&scif_clk>;
519 clock-names = "fck", "brg_int", "scif_clk";
520 dmas = <&dmac0 0x57>, <&dmac0 0x56>;
521 dma-names = "tx", "rx";
522 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
523 resets = <&cpg 204>;
524 status = "disabled";
525 };
526
527 scif4: serial@e6c40000 {
528 compatible = "renesas,scif-r8a774b1",
529 "renesas,rcar-gen3-scif", "renesas,scif";
530 reg = <0 0xe6c40000 0 0x40>;
531 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
532 clocks = <&cpg CPG_MOD 203>,
533 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
534 <&scif_clk>;
535 clock-names = "fck", "brg_int", "scif_clk";
536 dmas = <&dmac0 0x59>, <&dmac0 0x58>;
537 dma-names = "tx", "rx";
538 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
539 resets = <&cpg 203>;
540 status = "disabled";
541 };
542
543 scif5: serial@e6f30000 {
544 compatible = "renesas,scif-r8a774b1",
545 "renesas,rcar-gen3-scif", "renesas,scif";
546 reg = <0 0xe6f30000 0 0x40>;
547 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
548 clocks = <&cpg CPG_MOD 202>,
549 <&cpg CPG_CORE R8A774B1_CLK_S3D1>,
550 <&scif_clk>;
551 clock-names = "fck", "brg_int", "scif_clk";
552 dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
553 <&dmac2 0x5b>, <&dmac2 0x5a>;
554 dma-names = "tx", "rx", "tx", "rx";
555 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
556 resets = <&cpg 202>;
557 status = "disabled";
558 };
559
Biju Das9b33e302019-09-27 14:06:24 +0100560 rcar_sound: sound@ec500000 {
561 reg = <0 0xec500000 0 0x1000>, /* SCU */
562 <0 0xec5a0000 0 0x100>, /* ADG */
563 <0 0xec540000 0 0x1000>, /* SSIU */
564 <0 0xec541000 0 0x280>, /* SSI */
565 <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/
566
567 rcar_sound,ssi {
568 ssi0: ssi-0 { };
569 ssi1: ssi-1 { };
570 ssi2: ssi-2 { };
571 ssi3: ssi-3 { };
572 ssi4: ssi-4 { };
573 ssi5: ssi-5 { };
574 ssi6: ssi-6 { };
575 ssi7: ssi-7 { };
576 ssi8: ssi-8 { };
577 ssi9: ssi-9 { };
578 };
579 };
580
581 xhci0: usb@ee000000 {
582 reg = <0 0xee000000 0 0xc00>;
583 /* placeholder */
584 };
585
586 usb3_peri0: usb@ee020000 {
587 reg = <0 0xee020000 0 0x400>;
588 /* placeholder */
589 };
590
591 ohci0: usb@ee080000 {
592 reg = <0 0xee080000 0 0x100>;
593 /* placeholder */
594 };
595
596 ohci1: usb@ee0a0000 {
597 reg = <0 0xee0a0000 0 0x100>;
598 /* placeholder */
599 };
600
601 ehci0: usb@ee080100 {
602 reg = <0 0xee080100 0 0x100>;
603 /* placeholder */
604 };
605
606 ehci1: usb@ee0a0100 {
607 reg = <0 0xee0a0100 0 0x100>;
608 /* placeholder */
609 };
610
611 usb2_phy0: usb-phy@ee080200 {
612 reg = <0 0xee080200 0 0x700>;
613 /* placeholder */
614 };
615
616 usb2_phy1: usb-phy@ee0a0200 {
617 reg = <0 0xee0a0200 0 0x700>;
618 /* placeholder */
619 };
620
621 sdhi0: sd@ee100000 {
622 reg = <0 0xee100000 0 0x2000>;
623 /* placeholder */
624 };
625
626 sdhi1: sd@ee120000 {
627 reg = <0 0xee120000 0 0x2000>;
628 /* placeholder */
629 };
630
631 sdhi2: sd@ee140000 {
632 reg = <0 0xee140000 0 0x2000>;
633 /* placeholder */
634 };
635
636 sdhi3: sd@ee160000 {
637 reg = <0 0xee160000 0 0x2000>;
638 /* placeholder */
639 };
640
641 gic: interrupt-controller@f1010000 {
642 compatible = "arm,gic-400";
643 #interrupt-cells = <3>;
644 #address-cells = <0>;
645 interrupt-controller;
646 reg = <0x0 0xf1010000 0 0x1000>,
647 <0x0 0xf1020000 0 0x20000>,
648 <0x0 0xf1040000 0 0x20000>,
649 <0x0 0xf1060000 0 0x20000>;
650 interrupts = <GIC_PPI 9
651 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
652 clocks = <&cpg CPG_MOD 408>;
653 clock-names = "clk";
654 power-domains = <&sysc R8A774B1_PD_ALWAYS_ON>;
655 resets = <&cpg 408>;
656 };
657
658 pciec0: pcie@fe000000 {
659 reg = <0 0xfe000000 0 0x80000>;
660 #address-cells = <3>;
661 #size-cells = <2>;
662 bus-range = <0x00 0xff>;
663 /* placeholder */
664 };
665
666 pciec1: pcie@ee800000 {
667 reg = <0 0xee800000 0 0x80000>;
668 #address-cells = <3>;
669 #size-cells = <2>;
670 bus-range = <0x00 0xff>;
671 /* placeholder */
672 };
673
674 hdmi0: hdmi@fead0000 {
675 reg = <0 0xfead0000 0 0x10000>;
676
677 ports {
678 #address-cells = <1>;
679 #size-cells = <0>;
680
681 port@0 {
682 reg = <0>;
683 dw_hdmi0_in: endpoint {
684 };
685 };
686 port@1 {
687 reg = <1>;
688 };
689 };
690 };
691
692 du: display@feb00000 {
693 reg = <0 0xfeb00000 0 0x80000>;
694
695 ports {
696 #address-cells = <1>;
697 #size-cells = <0>;
698
699 port@0 {
700 reg = <0>;
701 du_out_rgb: endpoint {
702 };
703 };
704 port@1 {
705 reg = <1>;
706 du_out_hdmi0: endpoint {
707 };
708 };
709 port@2 {
710 reg = <2>;
711 du_out_lvds0: endpoint {
712 };
713 };
714 };
715 };
716
717 prr: chipid@fff00044 {
718 compatible = "renesas,prr";
719 reg = <0 0xfff00044 0 4>;
720 };
721 };
722
723 timer {
724 compatible = "arm,armv8-timer";
725 interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
726 <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
727 <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
728 <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
729 };
730
731 /* External USB clocks - can be overridden by the board */
732 usb3s0_clk: usb3s0 {
733 compatible = "fixed-clock";
734 #clock-cells = <0>;
735 clock-frequency = <0>;
736 };
737
738 usb_extal_clk: usb_extal {
739 compatible = "fixed-clock";
740 #clock-cells = <0>;
741 clock-frequency = <0>;
742 };
743};