Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2008 Atheros Communications Inc. |
| 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #ifndef HW_H |
| 18 | #define HW_H |
| 19 | |
| 20 | #include <linux/if_ether.h> |
| 21 | #include <linux/delay.h> |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 22 | #include <linux/io.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 23 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 24 | #include "mac.h" |
| 25 | #include "ani.h" |
| 26 | #include "eeprom.h" |
| 27 | #include "calib.h" |
| 28 | #include "regd.h" |
| 29 | #include "reg.h" |
| 30 | #include "phy.h" |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 31 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 32 | #define ATHEROS_VENDOR_ID 0x168c |
| 33 | #define AR5416_DEVID_PCI 0x0023 |
| 34 | #define AR5416_DEVID_PCIE 0x0024 |
| 35 | #define AR9160_DEVID_PCI 0x0027 |
| 36 | #define AR9280_DEVID_PCI 0x0029 |
| 37 | #define AR9280_DEVID_PCIE 0x002a |
| 38 | #define AR9285_DEVID_PCIE 0x002b |
| 39 | #define AR5416_AR9100_DEVID 0x000b |
| 40 | #define AR_SUBVENDOR_ID_NOG 0x0e11 |
| 41 | #define AR_SUBVENDOR_ID_NEW_A 0x7065 |
| 42 | #define AR5416_MAGIC 0x19641014 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 43 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 44 | /* Register read/write primitives */ |
| 45 | #define REG_WRITE(_ah, _reg, _val) iowrite32(_val, _ah->ah_sh + _reg) |
| 46 | #define REG_READ(_ah, _reg) ioread32(_ah->ah_sh + _reg) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 47 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 48 | #define SM(_v, _f) (((_v) << _f##_S) & _f) |
| 49 | #define MS(_v, _f) (((_v) & _f) >> _f##_S) |
| 50 | #define REG_RMW(_a, _r, _set, _clr) \ |
| 51 | REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set)) |
| 52 | #define REG_RMW_FIELD(_a, _r, _f, _v) \ |
| 53 | REG_WRITE(_a, _r, \ |
| 54 | (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f)) |
| 55 | #define REG_SET_BIT(_a, _r, _f) \ |
| 56 | REG_WRITE(_a, _r, REG_READ(_a, _r) | _f) |
| 57 | #define REG_CLR_BIT(_a, _r, _f) \ |
| 58 | REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 59 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 60 | #define DO_DELAY(x) do { \ |
| 61 | if ((++(x) % 64) == 0) \ |
| 62 | udelay(1); \ |
| 63 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 64 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 65 | #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \ |
| 66 | int r; \ |
| 67 | for (r = 0; r < ((iniarray)->ia_rows); r++) { \ |
| 68 | REG_WRITE(ah, INI_RA((iniarray), (r), 0), \ |
| 69 | INI_RA((iniarray), r, (column))); \ |
| 70 | DO_DELAY(regWr); \ |
| 71 | } \ |
| 72 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 73 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 74 | #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 |
| 75 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 |
| 76 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 |
| 77 | #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 |
| 78 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 |
| 79 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 80 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 81 | #define AR_GPIOD_MASK 0x00001FFF |
| 82 | #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 83 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 84 | #define BASE_ACTIVATE_DELAY 100 |
| 85 | #define RTC_PLL_SETTLE_DELAY 1000 |
| 86 | #define COEF_SCALE_S 24 |
| 87 | #define HT40_CHANNEL_CENTER_SHIFT 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 88 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 89 | #define ATH9K_ANTENNA0_CHAINMASK 0x1 |
| 90 | #define ATH9K_ANTENNA1_CHAINMASK 0x2 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 91 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 92 | #define ATH9K_NUM_DMA_DEBUG_REGS 8 |
| 93 | #define ATH9K_NUM_QUEUES 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 94 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 95 | #define MAX_RATE_POWER 63 |
| 96 | #define AH_TIMEOUT 100000 |
| 97 | #define AH_TIME_QUANTUM 10 |
| 98 | #define AR_KEYTABLE_SIZE 128 |
| 99 | #define POWER_UP_TIME 200000 |
| 100 | #define SPUR_RSSI_THRESH 40 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 101 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 102 | #define CAB_TIMEOUT_VAL 10 |
| 103 | #define BEACON_TIMEOUT_VAL 10 |
| 104 | #define MIN_BEACON_TIMEOUT_VAL 1 |
| 105 | #define SLEEP_SLOP 3 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 106 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 107 | #define INIT_CONFIG_STATUS 0x00000000 |
| 108 | #define INIT_RSSI_THR 0x00000700 |
| 109 | #define INIT_BCON_CNTRL_REG 0x00000000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 110 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 111 | #define TU_TO_USEC(_tu) ((_tu) << 10) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 112 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 113 | enum wireless_mode { |
| 114 | ATH9K_MODE_11A = 0, |
| 115 | ATH9K_MODE_11B = 2, |
| 116 | ATH9K_MODE_11G = 3, |
| 117 | ATH9K_MODE_11NA_HT20 = 6, |
| 118 | ATH9K_MODE_11NG_HT20 = 7, |
| 119 | ATH9K_MODE_11NA_HT40PLUS = 8, |
| 120 | ATH9K_MODE_11NA_HT40MINUS = 9, |
| 121 | ATH9K_MODE_11NG_HT40PLUS = 10, |
| 122 | ATH9K_MODE_11NG_HT40MINUS = 11, |
| 123 | ATH9K_MODE_MAX |
| 124 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 125 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 126 | enum ath9k_hw_caps { |
| 127 | ATH9K_HW_CAP_CHAN_SPREAD = BIT(0), |
| 128 | ATH9K_HW_CAP_MIC_AESCCM = BIT(1), |
| 129 | ATH9K_HW_CAP_MIC_CKIP = BIT(2), |
| 130 | ATH9K_HW_CAP_MIC_TKIP = BIT(3), |
| 131 | ATH9K_HW_CAP_CIPHER_AESCCM = BIT(4), |
| 132 | ATH9K_HW_CAP_CIPHER_CKIP = BIT(5), |
| 133 | ATH9K_HW_CAP_CIPHER_TKIP = BIT(6), |
| 134 | ATH9K_HW_CAP_VEOL = BIT(7), |
| 135 | ATH9K_HW_CAP_BSSIDMASK = BIT(8), |
| 136 | ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(9), |
| 137 | ATH9K_HW_CAP_CHAN_HALFRATE = BIT(10), |
| 138 | ATH9K_HW_CAP_CHAN_QUARTERRATE = BIT(11), |
| 139 | ATH9K_HW_CAP_HT = BIT(12), |
| 140 | ATH9K_HW_CAP_GTT = BIT(13), |
| 141 | ATH9K_HW_CAP_FASTCC = BIT(14), |
| 142 | ATH9K_HW_CAP_RFSILENT = BIT(15), |
| 143 | ATH9K_HW_CAP_WOW = BIT(16), |
| 144 | ATH9K_HW_CAP_CST = BIT(17), |
| 145 | ATH9K_HW_CAP_ENHANCEDPM = BIT(18), |
| 146 | ATH9K_HW_CAP_AUTOSLEEP = BIT(19), |
| 147 | ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(20), |
| 148 | ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT = BIT(21), |
| 149 | ATH9K_HW_CAP_BT_COEX = BIT(22) |
| 150 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 151 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 152 | enum ath9k_capability_type { |
| 153 | ATH9K_CAP_CIPHER = 0, |
| 154 | ATH9K_CAP_TKIP_MIC, |
| 155 | ATH9K_CAP_TKIP_SPLIT, |
| 156 | ATH9K_CAP_PHYCOUNTERS, |
| 157 | ATH9K_CAP_DIVERSITY, |
| 158 | ATH9K_CAP_TXPOW, |
| 159 | ATH9K_CAP_PHYDIAG, |
| 160 | ATH9K_CAP_MCAST_KEYSRCH, |
| 161 | ATH9K_CAP_TSF_ADJUST, |
| 162 | ATH9K_CAP_WME_TKIPMIC, |
| 163 | ATH9K_CAP_RFSILENT, |
| 164 | ATH9K_CAP_ANT_CFG_2GHZ, |
| 165 | ATH9K_CAP_ANT_CFG_5GHZ |
| 166 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 167 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 168 | struct ath9k_hw_capabilities { |
| 169 | u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ |
| 170 | DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */ |
| 171 | u16 total_queues; |
| 172 | u16 keycache_size; |
| 173 | u16 low_5ghz_chan, high_5ghz_chan; |
| 174 | u16 low_2ghz_chan, high_2ghz_chan; |
| 175 | u16 num_mr_retries; |
| 176 | u16 rts_aggr_limit; |
| 177 | u8 tx_chainmask; |
| 178 | u8 rx_chainmask; |
| 179 | u16 tx_triglevel_max; |
| 180 | u16 reg_cap; |
| 181 | u8 num_gpio_pins; |
| 182 | u8 num_antcfg_2ghz; |
| 183 | u8 num_antcfg_5ghz; |
| 184 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 185 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 186 | struct ath9k_ops_config { |
| 187 | int dma_beacon_response_time; |
| 188 | int sw_beacon_response_time; |
| 189 | int additional_swba_backoff; |
| 190 | int ack_6mb; |
| 191 | int cwm_ignore_extcca; |
| 192 | u8 pcie_powersave_enable; |
| 193 | u8 pcie_l1skp_enable; |
| 194 | u8 pcie_clock_req; |
| 195 | u32 pcie_waen; |
| 196 | int pcie_power_reset; |
| 197 | u8 pcie_restore; |
| 198 | u8 analog_shiftreg; |
| 199 | u8 ht_enable; |
| 200 | u32 ofdm_trig_low; |
| 201 | u32 ofdm_trig_high; |
| 202 | u32 cck_trig_high; |
| 203 | u32 cck_trig_low; |
| 204 | u32 enable_ani; |
| 205 | u8 noise_immunity_level; |
| 206 | u32 ofdm_weaksignal_det; |
| 207 | u32 cck_weaksignal_thr; |
| 208 | u8 spur_immunity_level; |
| 209 | u8 firstep_level; |
| 210 | int8_t rssi_thr_high; |
| 211 | int8_t rssi_thr_low; |
| 212 | u16 diversity_control; |
| 213 | u16 antenna_switch_swap; |
| 214 | int serialize_regmode; |
| 215 | int intr_mitigation; |
| 216 | #define SPUR_DISABLE 0 |
| 217 | #define SPUR_ENABLE_IOCTL 1 |
| 218 | #define SPUR_ENABLE_EEPROM 2 |
| 219 | #define AR_EEPROM_MODAL_SPURS 5 |
| 220 | #define AR_SPUR_5413_1 1640 |
| 221 | #define AR_SPUR_5413_2 1200 |
| 222 | #define AR_NO_SPUR 0x8000 |
| 223 | #define AR_BASE_FREQ_2GHZ 2300 |
| 224 | #define AR_BASE_FREQ_5GHZ 4900 |
| 225 | #define AR_SPUR_FEEQ_BOUND_HT40 19 |
| 226 | #define AR_SPUR_FEEQ_BOUND_HT20 10 |
| 227 | int spurmode; |
| 228 | u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; |
| 229 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 230 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 231 | enum ath9k_int { |
| 232 | ATH9K_INT_RX = 0x00000001, |
| 233 | ATH9K_INT_RXDESC = 0x00000002, |
| 234 | ATH9K_INT_RXNOFRM = 0x00000008, |
| 235 | ATH9K_INT_RXEOL = 0x00000010, |
| 236 | ATH9K_INT_RXORN = 0x00000020, |
| 237 | ATH9K_INT_TX = 0x00000040, |
| 238 | ATH9K_INT_TXDESC = 0x00000080, |
| 239 | ATH9K_INT_TIM_TIMER = 0x00000100, |
| 240 | ATH9K_INT_TXURN = 0x00000800, |
| 241 | ATH9K_INT_MIB = 0x00001000, |
| 242 | ATH9K_INT_RXPHY = 0x00004000, |
| 243 | ATH9K_INT_RXKCM = 0x00008000, |
| 244 | ATH9K_INT_SWBA = 0x00010000, |
| 245 | ATH9K_INT_BMISS = 0x00040000, |
| 246 | ATH9K_INT_BNR = 0x00100000, |
| 247 | ATH9K_INT_TIM = 0x00200000, |
| 248 | ATH9K_INT_DTIM = 0x00400000, |
| 249 | ATH9K_INT_DTIMSYNC = 0x00800000, |
| 250 | ATH9K_INT_GPIO = 0x01000000, |
| 251 | ATH9K_INT_CABEND = 0x02000000, |
| 252 | ATH9K_INT_CST = 0x10000000, |
| 253 | ATH9K_INT_GTT = 0x20000000, |
| 254 | ATH9K_INT_FATAL = 0x40000000, |
| 255 | ATH9K_INT_GLOBAL = 0x80000000, |
| 256 | ATH9K_INT_BMISC = ATH9K_INT_TIM | |
| 257 | ATH9K_INT_DTIM | |
| 258 | ATH9K_INT_DTIMSYNC | |
| 259 | ATH9K_INT_CABEND, |
| 260 | ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | |
| 261 | ATH9K_INT_RXDESC | |
| 262 | ATH9K_INT_RXEOL | |
| 263 | ATH9K_INT_RXORN | |
| 264 | ATH9K_INT_TXURN | |
| 265 | ATH9K_INT_TXDESC | |
| 266 | ATH9K_INT_MIB | |
| 267 | ATH9K_INT_RXPHY | |
| 268 | ATH9K_INT_RXKCM | |
| 269 | ATH9K_INT_SWBA | |
| 270 | ATH9K_INT_BMISS | |
| 271 | ATH9K_INT_GPIO, |
| 272 | ATH9K_INT_NOCARD = 0xffffffff |
| 273 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 274 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 275 | #define CHANNEL_CW_INT 0x00002 |
| 276 | #define CHANNEL_CCK 0x00020 |
| 277 | #define CHANNEL_OFDM 0x00040 |
| 278 | #define CHANNEL_2GHZ 0x00080 |
| 279 | #define CHANNEL_5GHZ 0x00100 |
| 280 | #define CHANNEL_PASSIVE 0x00200 |
| 281 | #define CHANNEL_DYN 0x00400 |
| 282 | #define CHANNEL_HALF 0x04000 |
| 283 | #define CHANNEL_QUARTER 0x08000 |
| 284 | #define CHANNEL_HT20 0x10000 |
| 285 | #define CHANNEL_HT40PLUS 0x20000 |
| 286 | #define CHANNEL_HT40MINUS 0x40000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 287 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 288 | #define CHANNEL_INTERFERENCE 0x01 |
| 289 | #define CHANNEL_DFS 0x02 |
| 290 | #define CHANNEL_4MS_LIMIT 0x04 |
| 291 | #define CHANNEL_DFS_CLEAR 0x08 |
| 292 | #define CHANNEL_DISALLOW_ADHOC 0x10 |
| 293 | #define CHANNEL_PER_11D_ADHOC 0x20 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 294 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 295 | #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) |
| 296 | #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) |
| 297 | #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) |
| 298 | #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) |
| 299 | #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) |
| 300 | #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) |
| 301 | #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) |
| 302 | #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) |
| 303 | #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) |
| 304 | #define CHANNEL_ALL \ |
| 305 | (CHANNEL_OFDM| \ |
| 306 | CHANNEL_CCK| \ |
| 307 | CHANNEL_2GHZ | \ |
| 308 | CHANNEL_5GHZ | \ |
| 309 | CHANNEL_HT20 | \ |
| 310 | CHANNEL_HT40PLUS | \ |
| 311 | CHANNEL_HT40MINUS) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 312 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 313 | struct ath9k_channel { |
| 314 | struct ieee80211_channel *chan; |
| 315 | u16 channel; |
| 316 | u32 channelFlags; |
| 317 | u32 chanmode; |
| 318 | int32_t CalValid; |
| 319 | bool oneTimeCalsDone; |
| 320 | int8_t iCoff; |
| 321 | int8_t qCoff; |
| 322 | int16_t rawNoiseFloor; |
| 323 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 324 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 325 | #define IS_CHAN_A(_c) ((((_c)->channelFlags & CHANNEL_A) == CHANNEL_A) || \ |
| 326 | (((_c)->channelFlags & CHANNEL_A_HT20) == CHANNEL_A_HT20) || \ |
| 327 | (((_c)->channelFlags & CHANNEL_A_HT40PLUS) == CHANNEL_A_HT40PLUS) || \ |
| 328 | (((_c)->channelFlags & CHANNEL_A_HT40MINUS) == CHANNEL_A_HT40MINUS)) |
| 329 | #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ |
| 330 | (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ |
| 331 | (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ |
| 332 | (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) |
| 333 | #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) |
| 334 | #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) |
| 335 | #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) |
| 336 | #define IS_CHAN_PASSIVE(_c) (((_c)->channelFlags & CHANNEL_PASSIVE) != 0) |
| 337 | #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) |
| 338 | #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) |
| 339 | #define IS_CHAN_A_5MHZ_SPACED(_c) \ |
| 340 | ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ |
| 341 | (((_c)->channel % 20) != 0) && \ |
| 342 | (((_c)->channel % 10) != 0)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 343 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 344 | /* These macros check chanmode and not channelFlags */ |
| 345 | #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) |
| 346 | #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ |
| 347 | ((_c)->chanmode == CHANNEL_G_HT20)) |
| 348 | #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ |
| 349 | ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ |
| 350 | ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ |
| 351 | ((_c)->chanmode == CHANNEL_G_HT40MINUS)) |
| 352 | #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 353 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 354 | enum ath9k_power_mode { |
| 355 | ATH9K_PM_AWAKE = 0, |
| 356 | ATH9K_PM_FULL_SLEEP, |
| 357 | ATH9K_PM_NETWORK_SLEEP, |
| 358 | ATH9K_PM_UNDEFINED |
| 359 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 360 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 361 | enum ath9k_ant_setting { |
| 362 | ATH9K_ANT_VARIABLE = 0, |
| 363 | ATH9K_ANT_FIXED_A, |
| 364 | ATH9K_ANT_FIXED_B |
| 365 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 366 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 367 | enum ath9k_tp_scale { |
| 368 | ATH9K_TP_SCALE_MAX = 0, |
| 369 | ATH9K_TP_SCALE_50, |
| 370 | ATH9K_TP_SCALE_25, |
| 371 | ATH9K_TP_SCALE_12, |
| 372 | ATH9K_TP_SCALE_MIN |
| 373 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 374 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 375 | enum ser_reg_mode { |
| 376 | SER_REG_MODE_OFF = 0, |
| 377 | SER_REG_MODE_ON = 1, |
| 378 | SER_REG_MODE_AUTO = 2, |
| 379 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 380 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 381 | struct ath9k_beacon_state { |
| 382 | u32 bs_nexttbtt; |
| 383 | u32 bs_nextdtim; |
| 384 | u32 bs_intval; |
| 385 | #define ATH9K_BEACON_PERIOD 0x0000ffff |
| 386 | #define ATH9K_BEACON_ENA 0x00800000 |
| 387 | #define ATH9K_BEACON_RESET_TSF 0x01000000 |
| 388 | u32 bs_dtimperiod; |
| 389 | u16 bs_cfpperiod; |
| 390 | u16 bs_cfpmaxduration; |
| 391 | u32 bs_cfpnext; |
| 392 | u16 bs_timoffset; |
| 393 | u16 bs_bmissthreshold; |
| 394 | u32 bs_sleepduration; |
| 395 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 396 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 397 | struct chan_centers { |
| 398 | u16 synth_center; |
| 399 | u16 ctl_center; |
| 400 | u16 ext_center; |
| 401 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 402 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 403 | enum { |
| 404 | ATH9K_RESET_POWER_ON, |
| 405 | ATH9K_RESET_WARM, |
| 406 | ATH9K_RESET_COLD, |
| 407 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 408 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 409 | struct ath9k_hw_version { |
| 410 | u32 magic; |
| 411 | u16 devid; |
| 412 | u16 subvendorid; |
| 413 | u32 macVersion; |
| 414 | u16 macRev; |
| 415 | u16 phyRev; |
| 416 | u16 analog5GhzRev; |
| 417 | u16 analog2GhzRev; |
| 418 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 419 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 420 | struct ath_hal { |
| 421 | struct ath9k_hw_version hw_version; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 422 | void __iomem *ah_sh; |
| 423 | struct ath_softc *ah_sc; |
| 424 | |
| 425 | enum nl80211_iftype ah_opmode; |
| 426 | struct ath9k_ops_config ah_config; |
| 427 | struct ath9k_hw_capabilities ah_caps; |
Sujith | d6bad49 | 2009-02-09 13:27:08 +0530 | [diff] [blame] | 428 | struct ath9k_regulatory regulatory; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 429 | u32 ah_flags; |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame^] | 430 | u8 macaddr[ETH_ALEN]; |
Sujith | d6bad49 | 2009-02-09 13:27:08 +0530 | [diff] [blame] | 431 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 432 | enum ath9k_power_mode ah_power_mode; |
| 433 | enum ath9k_power_mode ah_restore_mode; |
| 434 | |
| 435 | struct ath9k_channel ah_channels[38]; |
| 436 | struct ath9k_channel *ah_curchan; |
| 437 | |
| 438 | bool ah_isPciExpress; |
| 439 | u16 ah_txTrigLevel; |
| 440 | u16 ah_rfsilent; |
| 441 | u32 ah_rfkill_gpio; |
| 442 | u32 ah_rfkill_polarity; |
| 443 | u32 ah_btactive_gpio; |
| 444 | u32 ah_wlanactive_gpio; |
| 445 | |
| 446 | struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; |
| 447 | |
| 448 | bool sw_mgmt_crypto; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 449 | }; |
| 450 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 451 | struct ath_hal_5416 { |
| 452 | struct ath_hal ah; |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 453 | union { |
| 454 | struct ar5416_eeprom_def def; |
| 455 | struct ar5416_eeprom_4k map4k; |
| 456 | } ah_eeprom; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 457 | struct ar5416Stats ah_stats; |
| 458 | struct ath9k_tx_queue_info ah_txq[ATH9K_NUM_TX_QUEUES]; |
| 459 | void __iomem *ah_cal_mem; |
| 460 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 461 | int16_t ah_curchanRadIndex; |
| 462 | u32 ah_maskReg; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 463 | u32 ah_txOkInterruptMask; |
| 464 | u32 ah_txErrInterruptMask; |
| 465 | u32 ah_txDescInterruptMask; |
| 466 | u32 ah_txEolInterruptMask; |
| 467 | u32 ah_txUrnInterruptMask; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 468 | bool ah_chipFullSleep; |
| 469 | u32 ah_atimWindow; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 470 | u16 ah_antennaSwitchSwap; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 471 | enum ath9k_ant_setting ah_diversityControl; |
| 472 | |
| 473 | /* Calibration */ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 474 | enum hal_cal_types ah_suppCals; |
| 475 | struct hal_cal_list ah_iqCalData; |
| 476 | struct hal_cal_list ah_adcGainCalData; |
| 477 | struct hal_cal_list ah_adcDcCalInitData; |
| 478 | struct hal_cal_list ah_adcDcCalData; |
| 479 | struct hal_cal_list *ah_cal_list; |
| 480 | struct hal_cal_list *ah_cal_list_last; |
| 481 | struct hal_cal_list *ah_cal_list_curr; |
| 482 | #define ah_totalPowerMeasI ah_Meas0.unsign |
| 483 | #define ah_totalPowerMeasQ ah_Meas1.unsign |
| 484 | #define ah_totalIqCorrMeas ah_Meas2.sign |
| 485 | #define ah_totalAdcIOddPhase ah_Meas0.unsign |
| 486 | #define ah_totalAdcIEvenPhase ah_Meas1.unsign |
| 487 | #define ah_totalAdcQOddPhase ah_Meas2.unsign |
| 488 | #define ah_totalAdcQEvenPhase ah_Meas3.unsign |
| 489 | #define ah_totalAdcDcOffsetIOddPhase ah_Meas0.sign |
| 490 | #define ah_totalAdcDcOffsetIEvenPhase ah_Meas1.sign |
| 491 | #define ah_totalAdcDcOffsetQOddPhase ah_Meas2.sign |
| 492 | #define ah_totalAdcDcOffsetQEvenPhase ah_Meas3.sign |
| 493 | union { |
| 494 | u32 unsign[AR5416_MAX_CHAINS]; |
| 495 | int32_t sign[AR5416_MAX_CHAINS]; |
| 496 | } ah_Meas0; |
| 497 | union { |
| 498 | u32 unsign[AR5416_MAX_CHAINS]; |
| 499 | int32_t sign[AR5416_MAX_CHAINS]; |
| 500 | } ah_Meas1; |
| 501 | union { |
| 502 | u32 unsign[AR5416_MAX_CHAINS]; |
| 503 | int32_t sign[AR5416_MAX_CHAINS]; |
| 504 | } ah_Meas2; |
| 505 | union { |
| 506 | u32 unsign[AR5416_MAX_CHAINS]; |
| 507 | int32_t sign[AR5416_MAX_CHAINS]; |
| 508 | } ah_Meas3; |
| 509 | u16 ah_CalSamples; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 510 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 511 | u32 ah_staId1Defaults; |
| 512 | u32 ah_miscMode; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 513 | enum { |
| 514 | AUTO_32KHZ, |
| 515 | USE_32KHZ, |
| 516 | DONT_USE_32KHZ, |
| 517 | } ah_enable32kHzClock; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 518 | |
| 519 | /* RF */ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 520 | u32 *ah_analogBank0Data; |
| 521 | u32 *ah_analogBank1Data; |
| 522 | u32 *ah_analogBank2Data; |
| 523 | u32 *ah_analogBank3Data; |
| 524 | u32 *ah_analogBank6Data; |
| 525 | u32 *ah_analogBank6TPCData; |
| 526 | u32 *ah_analogBank7Data; |
| 527 | u32 *ah_addac5416_21; |
| 528 | u32 *ah_bank6Temp; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 529 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 530 | int16_t ah_txPowerIndexOffset; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 531 | u32 ah_beaconInterval; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 532 | u32 ah_slottime; |
| 533 | u32 ah_acktimeout; |
| 534 | u32 ah_ctstimeout; |
| 535 | u32 ah_globaltxtimeout; |
| 536 | u8 ah_gBeaconRate; |
| 537 | u32 ah_gpioSelect; |
| 538 | u32 ah_polarity; |
| 539 | u32 ah_gpioBit; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 540 | |
| 541 | /* ANI */ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 542 | u32 ah_procPhyErr; |
| 543 | bool ah_hasHwPhyCounters; |
| 544 | u32 ah_aniPeriod; |
| 545 | struct ar5416AniState *ah_curani; |
| 546 | struct ar5416AniState ah_ani[255]; |
| 547 | int ah_totalSizeDesired[5]; |
| 548 | int ah_coarseHigh[5]; |
| 549 | int ah_coarseLow[5]; |
| 550 | int ah_firpwr[5]; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 551 | enum ath9k_ani_cmd ah_ani_function; |
| 552 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 553 | u32 ah_intrTxqs; |
| 554 | bool ah_intrMitigation; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 555 | enum ath9k_ht_extprotspacing ah_extprotspacing; |
| 556 | u8 ah_txchainmask; |
| 557 | u8 ah_rxchainmask; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 558 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 559 | struct ar5416IniArray ah_iniModes; |
| 560 | struct ar5416IniArray ah_iniCommon; |
| 561 | struct ar5416IniArray ah_iniBank0; |
| 562 | struct ar5416IniArray ah_iniBB_RfGain; |
| 563 | struct ar5416IniArray ah_iniBank1; |
| 564 | struct ar5416IniArray ah_iniBank2; |
| 565 | struct ar5416IniArray ah_iniBank3; |
| 566 | struct ar5416IniArray ah_iniBank6; |
| 567 | struct ar5416IniArray ah_iniBank6TPC; |
| 568 | struct ar5416IniArray ah_iniBank7; |
| 569 | struct ar5416IniArray ah_iniAddac; |
| 570 | struct ar5416IniArray ah_iniPcieSerdes; |
| 571 | struct ar5416IniArray ah_iniModesAdditional; |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 572 | struct ar5416IniArray ah_iniModesRxGain; |
| 573 | struct ar5416IniArray ah_iniModesTxGain; |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 574 | /* To indicate EEPROM mapping used */ |
| 575 | enum hal_eep_map ah_eep_map; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 576 | }; |
| 577 | #define AH5416(_ah) ((struct ath_hal_5416 *)(_ah)) |
| 578 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 579 | /* Attach, Detach, Reset */ |
| 580 | const char *ath9k_hw_probe(u16 vendorid, u16 devid); |
| 581 | void ath9k_hw_detach(struct ath_hal *ah); |
| 582 | struct ath_hal *ath9k_hw_attach(u16 devid, struct ath_softc *sc, |
| 583 | void __iomem *mem, int *error); |
| 584 | void ath9k_hw_rfdetach(struct ath_hal *ah); |
| 585 | int ath9k_hw_reset(struct ath_hal *ah, struct ath9k_channel *chan, |
| 586 | bool bChannelChange); |
| 587 | bool ath9k_hw_fill_cap_info(struct ath_hal *ah); |
| 588 | bool ath9k_hw_getcapability(struct ath_hal *ah, enum ath9k_capability_type type, |
| 589 | u32 capability, u32 *result); |
| 590 | bool ath9k_hw_setcapability(struct ath_hal *ah, enum ath9k_capability_type type, |
| 591 | u32 capability, u32 setting, int *status); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 592 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 593 | /* Key Cache Management */ |
| 594 | bool ath9k_hw_keyreset(struct ath_hal *ah, u16 entry); |
| 595 | bool ath9k_hw_keysetmac(struct ath_hal *ah, u16 entry, const u8 *mac); |
| 596 | bool ath9k_hw_set_keycache_entry(struct ath_hal *ah, u16 entry, |
| 597 | const struct ath9k_keyval *k, |
| 598 | const u8 *mac, int xorKey); |
| 599 | bool ath9k_hw_keyisvalid(struct ath_hal *ah, u16 entry); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 600 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 601 | /* GPIO / RFKILL / Antennae */ |
| 602 | void ath9k_hw_cfg_gpio_input(struct ath_hal *ah, u32 gpio); |
| 603 | u32 ath9k_hw_gpio_get(struct ath_hal *ah, u32 gpio); |
| 604 | void ath9k_hw_cfg_output(struct ath_hal *ah, u32 gpio, |
| 605 | u32 ah_signal_type); |
| 606 | void ath9k_hw_set_gpio(struct ath_hal *ah, u32 gpio, u32 val); |
| 607 | #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE) |
| 608 | void ath9k_enable_rfkill(struct ath_hal *ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 609 | #endif |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 610 | u32 ath9k_hw_getdefantenna(struct ath_hal *ah); |
| 611 | void ath9k_hw_setantenna(struct ath_hal *ah, u32 antenna); |
| 612 | bool ath9k_hw_setantennaswitch(struct ath_hal *ah, |
| 613 | enum ath9k_ant_setting settings, |
| 614 | struct ath9k_channel *chan, |
| 615 | u8 *tx_chainmask, u8 *rx_chainmask, |
| 616 | u8 *antenna_cfgd); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 617 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 618 | /* General Operation */ |
| 619 | bool ath9k_hw_wait(struct ath_hal *ah, u32 reg, u32 mask, u32 val); |
| 620 | u32 ath9k_hw_reverse_bits(u32 val, u32 n); |
| 621 | bool ath9k_get_channel_edges(struct ath_hal *ah, u16 flags, u16 *low, u16 *high); |
| 622 | u16 ath9k_hw_computetxtime(struct ath_hal *ah, struct ath_rate_table *rates, |
| 623 | u32 frameLen, u16 rateix, bool shortPreamble); |
| 624 | void ath9k_hw_get_channel_centers(struct ath_hal *ah, |
| 625 | struct ath9k_channel *chan, |
| 626 | struct chan_centers *centers); |
| 627 | u32 ath9k_hw_getrxfilter(struct ath_hal *ah); |
| 628 | void ath9k_hw_setrxfilter(struct ath_hal *ah, u32 bits); |
| 629 | bool ath9k_hw_phy_disable(struct ath_hal *ah); |
| 630 | bool ath9k_hw_disable(struct ath_hal *ah); |
| 631 | bool ath9k_hw_set_txpowerlimit(struct ath_hal *ah, u32 limit); |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame^] | 632 | void ath9k_hw_setmac(struct ath_hal *ah, const u8 *mac); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 633 | void ath9k_hw_setopmode(struct ath_hal *ah); |
| 634 | void ath9k_hw_setmcastfilter(struct ath_hal *ah, u32 filter0, u32 filter1); |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame^] | 635 | void ath9k_hw_setbssidmask(struct ath_softc *sc); |
| 636 | void ath9k_hw_write_associd(struct ath_softc *sc); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 637 | u64 ath9k_hw_gettsf64(struct ath_hal *ah); |
| 638 | void ath9k_hw_settsf64(struct ath_hal *ah, u64 tsf64); |
| 639 | void ath9k_hw_reset_tsf(struct ath_hal *ah); |
| 640 | bool ath9k_hw_set_tsfadjust(struct ath_hal *ah, u32 setting); |
| 641 | bool ath9k_hw_setslottime(struct ath_hal *ah, u32 us); |
| 642 | void ath9k_hw_set11nmac2040(struct ath_hal *ah, enum ath9k_ht_macmode mode); |
| 643 | void ath9k_hw_beaconinit(struct ath_hal *ah, u32 next_beacon, u32 beacon_period); |
| 644 | void ath9k_hw_set_sta_beacon_timers(struct ath_hal *ah, |
| 645 | const struct ath9k_beacon_state *bs); |
| 646 | bool ath9k_hw_setpower(struct ath_hal *ah, |
| 647 | enum ath9k_power_mode mode); |
| 648 | void ath9k_hw_configpcipowersave(struct ath_hal *ah, int restore); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 649 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 650 | /* Interrupt Handling */ |
| 651 | bool ath9k_hw_intrpend(struct ath_hal *ah); |
| 652 | bool ath9k_hw_getisr(struct ath_hal *ah, enum ath9k_int *masked); |
| 653 | enum ath9k_int ath9k_hw_intrget(struct ath_hal *ah); |
| 654 | enum ath9k_int ath9k_hw_set_interrupts(struct ath_hal *ah, enum ath9k_int ints); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 655 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 656 | void ath9k_hw_btcoex_enable(struct ath_hal *ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 657 | |
| 658 | #endif |