blob: c3e861df4b203ce5be8e0e9f0fb8f4e236d41cd5 [file] [log] [blame]
Paul Mackerras9b6b5632005-10-06 12:06:20 +10001/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
Paul Mackerras9b6b5632005-10-06 12:06:20 +10005#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100013#include <linux/tty.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100014#include <linux/seq_file.h>
15#include <linux/root_dev.h>
16#include <linux/cpu.h>
17#include <linux/console.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100018#include <linux/memblock.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100019
Paul Mackerras9b6b5632005-10-06 12:06:20 +100020#include <asm/io.h>
21#include <asm/prom.h>
22#include <asm/processor.h>
23#include <asm/pgtable.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100024#include <asm/setup.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100025#include <asm/smp.h>
26#include <asm/elf.h>
27#include <asm/cputable.h>
28#include <asm/bootx.h>
29#include <asm/btext.h>
30#include <asm/machdep.h>
31#include <asm/uaccess.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100032#include <asm/pmac_feature.h>
33#include <asm/sections.h>
34#include <asm/nvram.h>
35#include <asm/xmon.h>
Kumar Gala6d7f58b2005-10-25 23:57:33 -050036#include <asm/time.h>
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +110037#include <asm/serial.h>
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +110038#include <asm/udbg.h>
LEROY Christophe1cd03892015-09-16 12:04:51 +020039#include <asm/code-patching.h>
Kevin Haob92a2262016-07-23 14:42:40 +053040#include <asm/cpu_has_feature.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100041
Paul Mackerras03501da2005-10-26 17:11:18 +100042#define DBG(fmt...)
43
Paul Mackerras9b6b5632005-10-06 12:06:20 +100044extern void bootx_init(unsigned long r4, unsigned long phys);
45
Paul Mackerras80579e12005-10-27 22:42:04 +100046int boot_cpuid_phys;
Andrew Gabbasov9974eec2011-07-16 03:22:13 +000047EXPORT_SYMBOL_GPL(boot_cpuid_phys);
Paul Mackerras80579e12005-10-27 22:42:04 +100048
Nathan Lynch13a98012008-12-10 14:28:41 +000049int smp_hw_index[NR_CPUS];
50
Paul Mackerras9b6b5632005-10-06 12:06:20 +100051unsigned long ISA_DMA_THRESHOLD;
52unsigned int DMA_MODE_READ;
53unsigned int DMA_MODE_WRITE;
54
Paul Mackerras9b6b5632005-10-06 12:06:20 +100055/*
56 * These are used in binfmt_elf.c to put aux entries on the stack
57 * for each elf executable being started.
58 */
59int dcache_bsize;
60int icache_bsize;
61int ucache_bsize;
62
Paul Mackerras9b6b5632005-10-06 12:06:20 +100063/*
Benjamin Herrenschmidtbd7c93c2016-07-05 15:03:45 +100064 * We're called here very early in the boot.
Paul Mackerras9b6b5632005-10-06 12:06:20 +100065 *
66 * Note that the kernel may be running at an address which is different
67 * from the address that it was linked at, so we must use RELOC/PTRRELOC
68 * to access static data (including strings). -- paulus
69 */
Steven Rostedt4e491d12008-05-14 23:49:44 -040070notrace unsigned long __init early_init(unsigned long dt_ptr)
Paul Mackerras9b6b5632005-10-06 12:06:20 +100071{
72 unsigned long offset = reloc_offset();
73
Paul Mackerrasdd1843432005-10-17 20:13:47 +100074 /* First zero the BSS -- use memset_io, some platforms don't have
75 * caches on yet */
Mark A. Greer556b09c2006-10-25 16:36:49 -070076 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
77 __bss_stop - __bss_start);
Paul Mackerrasdd1843432005-10-17 20:13:47 +100078
Paul Mackerras9b6b5632005-10-06 12:06:20 +100079 /*
80 * Identify the CPU type and fix up code sections
81 * that depend on which cpu we have.
82 */
Benjamin Herrenschmidt9402c682016-07-05 15:03:41 +100083 identify_cpu(offset, mfspr(SPRN_PVR));
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +100084
Benjamin Herrenschmidt9402c682016-07-05 15:03:41 +100085 apply_feature_fixups();
Anton Blanchardd715e432011-11-14 12:54:47 +000086
Paul Mackerras9b6b5632005-10-06 12:06:20 +100087 return KERNELBASE + offset;
88}
89
Paul Mackerras9b6b5632005-10-06 12:06:20 +100090
Paul Mackerras9b6b5632005-10-06 12:06:20 +100091/*
Benjamin Herrenschmidtbd7c93c2016-07-05 15:03:45 +100092 * This is run before start_kernel(), the kernel has been relocated
93 * and we are running with enough of the MMU enabled to have our
94 * proper kernel virtual addresses
95 *
Paul Mackerras9b6b5632005-10-06 12:06:20 +100096 * Find out what kind of machine we're on and save any data we need
97 * from the early boot process (devtree is copied on pmac by prom_init()).
98 * This is called very early on the boot process, after a minimal
99 * MMU environment has been set up but before MMU_init is called.
100 */
LEROY Christophe400c47d2015-09-16 12:04:53 +0200101extern unsigned int memset_nocache_branch; /* Insn to be replaced by NOP */
102
Scott Wood6dece0eb2011-07-25 11:29:33 +0000103notrace void __init machine_init(u64 dt_ptr)
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000104{
David Gibson719c91c2007-02-13 15:54:22 +1100105 /* Enable early debugging if any specified (see udbg.h) */
106 udbg_early_init();
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +1100107
LEROY Christophe1cd03892015-09-16 12:04:51 +0200108 patch_instruction((unsigned int *)&memcpy, PPC_INST_NOP);
LEROY Christophe400c47d2015-09-16 12:04:53 +0200109 patch_instruction(&memset_nocache_branch, PPC_INST_NOP);
LEROY Christophe1cd03892015-09-16 12:04:51 +0200110
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +1100111 /* Do some early initialization based on the flat device tree */
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000112 early_init_devtree(__va(dt_ptr));
113
Dave Kleikamp91b191c2011-07-04 18:38:03 +0000114 early_init_mmu();
115
Dale Farnsworthf8f50b12008-12-17 10:09:26 +0000116 setup_kdump_trampoline();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000117}
118
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000119/* Checks "l2cr=xxxx" command-line option */
120int __init ppc_setup_l2cr(char *str)
121{
122 if (cpu_has_feature(CPU_FTR_L2CR)) {
123 unsigned long val = simple_strtoul(str, NULL, 0);
124 printk(KERN_INFO "l2cr set to %lx\n", val);
125 _set_L2CR(0); /* force invalidate by disable cache */
126 _set_L2CR(val); /* and enable it */
127 }
128 return 1;
129}
130__setup("l2cr=", ppc_setup_l2cr);
131
Robert Brosea78bfbf2008-03-29 07:20:23 +1100132/* Checks "l3cr=xxxx" command-line option */
133int __init ppc_setup_l3cr(char *str)
134{
135 if (cpu_has_feature(CPU_FTR_L3CR)) {
136 unsigned long val = simple_strtoul(str, NULL, 0);
137 printk(KERN_INFO "l3cr set to %lx\n", val);
138 _set_L3CR(val); /* and enable it */
139 }
140 return 1;
141}
142__setup("l3cr=", ppc_setup_l3cr);
143
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000144#ifdef CONFIG_GENERIC_NVRAM
145
146/* Generic nvram hooks used by drivers/char/gen_nvram.c */
147unsigned char nvram_read_byte(int addr)
148{
149 if (ppc_md.nvram_read_val)
150 return ppc_md.nvram_read_val(addr);
151 return 0xff;
152}
153EXPORT_SYMBOL(nvram_read_byte);
154
155void nvram_write_byte(unsigned char val, int addr)
156{
157 if (ppc_md.nvram_write_val)
158 ppc_md.nvram_write_val(addr, val);
159}
160EXPORT_SYMBOL(nvram_write_byte);
161
Martyn Welchd331d832009-08-13 09:03:02 +0100162ssize_t nvram_get_size(void)
163{
164 if (ppc_md.nvram_size)
165 return ppc_md.nvram_size();
166 return -1;
167}
168EXPORT_SYMBOL(nvram_get_size);
169
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000170void nvram_sync(void)
171{
172 if (ppc_md.nvram_sync)
173 ppc_md.nvram_sync();
174}
175EXPORT_SYMBOL(nvram_sync);
176
177#endif /* CONFIG_NVRAM */
178
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000179int __init ppc_init(void)
180{
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000181 /* clear the progress line */
Giuliano Pochini5e417632007-03-26 21:40:28 -0800182 if (ppc_md.progress)
183 ppc_md.progress(" ", 0xffff);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000184
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000185 /* call platform init */
186 if (ppc_md.init != NULL) {
187 ppc_md.init();
188 }
189 return 0;
190}
191
192arch_initcall(ppc_init);
193
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000194void __init irqstack_early_init(void)
Kumar Gala85218822008-04-28 16:21:22 +1000195{
196 unsigned int i;
197
198 /* interrupt stacks must be in lowmem, we get that for free on ppc32
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700199 * as the memblock is limited to lowmem by default */
Kumar Gala85218822008-04-28 16:21:22 +1000200 for_each_possible_cpu(i) {
201 softirq_ctx[i] = (struct thread_info *)
Yinghai Lu95f72d12010-07-12 14:36:09 +1000202 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
Kumar Gala85218822008-04-28 16:21:22 +1000203 hardirq_ctx[i] = (struct thread_info *)
Yinghai Lu95f72d12010-07-12 14:36:09 +1000204 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
Kumar Gala85218822008-04-28 16:21:22 +1000205 }
206}
Kumar Gala85218822008-04-28 16:21:22 +1000207
Kumar Galabcf0b082008-04-30 03:49:55 -0500208#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000209void __init exc_lvl_early_init(void)
Kumar Galabcf0b082008-04-30 03:49:55 -0500210{
Dave Kleikamp3e7f45a2010-08-18 06:44:25 +0000211 unsigned int i, hw_cpu;
Kumar Galabcf0b082008-04-30 03:49:55 -0500212
213 /* interrupt stacks must be in lowmem, we get that for free on ppc32
Yinghai Lu95f72d12010-07-12 14:36:09 +1000214 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
Kumar Galabcf0b082008-04-30 03:49:55 -0500215 for_each_possible_cpu(i) {
Kevin Hao04a34112014-01-29 18:24:54 +0800216#ifdef CONFIG_SMP
Dave Kleikamp3e7f45a2010-08-18 06:44:25 +0000217 hw_cpu = get_hard_smp_processor_id(i);
Kevin Hao04a34112014-01-29 18:24:54 +0800218#else
219 hw_cpu = 0;
220#endif
221
Dave Kleikamp3e7f45a2010-08-18 06:44:25 +0000222 critirq_ctx[hw_cpu] = (struct thread_info *)
Yinghai Lu95f72d12010-07-12 14:36:09 +1000223 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
Kumar Galabcf0b082008-04-30 03:49:55 -0500224#ifdef CONFIG_BOOKE
Dave Kleikamp3e7f45a2010-08-18 06:44:25 +0000225 dbgirq_ctx[hw_cpu] = (struct thread_info *)
Yinghai Lu95f72d12010-07-12 14:36:09 +1000226 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
Dave Kleikamp3e7f45a2010-08-18 06:44:25 +0000227 mcheckirq_ctx[hw_cpu] = (struct thread_info *)
Yinghai Lu95f72d12010-07-12 14:36:09 +1000228 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
Kumar Galabcf0b082008-04-30 03:49:55 -0500229#endif
230 }
231}
Kumar Galabcf0b082008-04-30 03:49:55 -0500232#endif
233
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000234void __init setup_power_save(void)
Benjamin Herrenschmidt56571382016-07-05 15:04:05 +1000235{
236#ifdef CONFIG_6xx
237 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
238 cpu_has_feature(CPU_FTR_CAN_NAP))
239 ppc_md.power_save = ppc6xx_idle;
240#endif
241
242#ifdef CONFIG_E500
243 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
244 cpu_has_feature(CPU_FTR_CAN_NAP))
245 ppc_md.power_save = e500_idle;
246#endif
247}
248
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000249__init void initialize_cache_info(void)
Benjamin Herrenschmidt8f212cb2016-07-05 15:04:10 +1000250{
251 /*
252 * Set cache line size based on type of cpu as a default.
253 * Systems with OF can look in the properties on the cpu node(s)
254 * for a possibly more accurate value.
255 */
256 dcache_bsize = cur_cpu_spec->dcache_bsize;
257 icache_bsize = cur_cpu_spec->icache_bsize;
258 ucache_bsize = 0;
259 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
260 ucache_bsize = icache_bsize = dcache_bsize;
261}