Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Common prep/pmac/chrp boot and setup code. |
| 3 | */ |
| 4 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 5 | #include <linux/module.h> |
| 6 | #include <linux/string.h> |
| 7 | #include <linux/sched.h> |
| 8 | #include <linux/init.h> |
| 9 | #include <linux/kernel.h> |
| 10 | #include <linux/reboot.h> |
| 11 | #include <linux/delay.h> |
| 12 | #include <linux/initrd.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 13 | #include <linux/tty.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 14 | #include <linux/seq_file.h> |
| 15 | #include <linux/root_dev.h> |
| 16 | #include <linux/cpu.h> |
| 17 | #include <linux/console.h> |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 18 | #include <linux/memblock.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 19 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 20 | #include <asm/io.h> |
| 21 | #include <asm/prom.h> |
| 22 | #include <asm/processor.h> |
| 23 | #include <asm/pgtable.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 24 | #include <asm/setup.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 25 | #include <asm/smp.h> |
| 26 | #include <asm/elf.h> |
| 27 | #include <asm/cputable.h> |
| 28 | #include <asm/bootx.h> |
| 29 | #include <asm/btext.h> |
| 30 | #include <asm/machdep.h> |
| 31 | #include <asm/uaccess.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 32 | #include <asm/pmac_feature.h> |
| 33 | #include <asm/sections.h> |
| 34 | #include <asm/nvram.h> |
| 35 | #include <asm/xmon.h> |
Kumar Gala | 6d7f58b | 2005-10-25 23:57:33 -0500 | [diff] [blame] | 36 | #include <asm/time.h> |
Benjamin Herrenschmidt | 463ce0e | 2005-11-23 17:56:06 +1100 | [diff] [blame] | 37 | #include <asm/serial.h> |
Benjamin Herrenschmidt | 51d3082 | 2005-11-23 17:57:25 +1100 | [diff] [blame] | 38 | #include <asm/udbg.h> |
LEROY Christophe | 1cd0389 | 2015-09-16 12:04:51 +0200 | [diff] [blame] | 39 | #include <asm/code-patching.h> |
Kevin Hao | b92a226 | 2016-07-23 14:42:40 +0530 | [diff] [blame^] | 40 | #include <asm/cpu_has_feature.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 41 | |
Paul Mackerras | 03501da | 2005-10-26 17:11:18 +1000 | [diff] [blame] | 42 | #define DBG(fmt...) |
| 43 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 44 | extern void bootx_init(unsigned long r4, unsigned long phys); |
| 45 | |
Paul Mackerras | 80579e1 | 2005-10-27 22:42:04 +1000 | [diff] [blame] | 46 | int boot_cpuid_phys; |
Andrew Gabbasov | 9974eec | 2011-07-16 03:22:13 +0000 | [diff] [blame] | 47 | EXPORT_SYMBOL_GPL(boot_cpuid_phys); |
Paul Mackerras | 80579e1 | 2005-10-27 22:42:04 +1000 | [diff] [blame] | 48 | |
Nathan Lynch | 13a9801 | 2008-12-10 14:28:41 +0000 | [diff] [blame] | 49 | int smp_hw_index[NR_CPUS]; |
| 50 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 51 | unsigned long ISA_DMA_THRESHOLD; |
| 52 | unsigned int DMA_MODE_READ; |
| 53 | unsigned int DMA_MODE_WRITE; |
| 54 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 55 | /* |
| 56 | * These are used in binfmt_elf.c to put aux entries on the stack |
| 57 | * for each elf executable being started. |
| 58 | */ |
| 59 | int dcache_bsize; |
| 60 | int icache_bsize; |
| 61 | int ucache_bsize; |
| 62 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 63 | /* |
Benjamin Herrenschmidt | bd7c93c | 2016-07-05 15:03:45 +1000 | [diff] [blame] | 64 | * We're called here very early in the boot. |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 65 | * |
| 66 | * Note that the kernel may be running at an address which is different |
| 67 | * from the address that it was linked at, so we must use RELOC/PTRRELOC |
| 68 | * to access static data (including strings). -- paulus |
| 69 | */ |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 70 | notrace unsigned long __init early_init(unsigned long dt_ptr) |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 71 | { |
| 72 | unsigned long offset = reloc_offset(); |
| 73 | |
Paul Mackerras | dd184343 | 2005-10-17 20:13:47 +1000 | [diff] [blame] | 74 | /* First zero the BSS -- use memset_io, some platforms don't have |
| 75 | * caches on yet */ |
Mark A. Greer | 556b09c | 2006-10-25 16:36:49 -0700 | [diff] [blame] | 76 | memset_io((void __iomem *)PTRRELOC(&__bss_start), 0, |
| 77 | __bss_stop - __bss_start); |
Paul Mackerras | dd184343 | 2005-10-17 20:13:47 +1000 | [diff] [blame] | 78 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 79 | /* |
| 80 | * Identify the CPU type and fix up code sections |
| 81 | * that depend on which cpu we have. |
| 82 | */ |
Benjamin Herrenschmidt | 9402c68 | 2016-07-05 15:03:41 +1000 | [diff] [blame] | 83 | identify_cpu(offset, mfspr(SPRN_PVR)); |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 84 | |
Benjamin Herrenschmidt | 9402c68 | 2016-07-05 15:03:41 +1000 | [diff] [blame] | 85 | apply_feature_fixups(); |
Anton Blanchard | d715e43 | 2011-11-14 12:54:47 +0000 | [diff] [blame] | 86 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 87 | return KERNELBASE + offset; |
| 88 | } |
| 89 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 90 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 91 | /* |
Benjamin Herrenschmidt | bd7c93c | 2016-07-05 15:03:45 +1000 | [diff] [blame] | 92 | * This is run before start_kernel(), the kernel has been relocated |
| 93 | * and we are running with enough of the MMU enabled to have our |
| 94 | * proper kernel virtual addresses |
| 95 | * |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 96 | * Find out what kind of machine we're on and save any data we need |
| 97 | * from the early boot process (devtree is copied on pmac by prom_init()). |
| 98 | * This is called very early on the boot process, after a minimal |
| 99 | * MMU environment has been set up but before MMU_init is called. |
| 100 | */ |
LEROY Christophe | 400c47d | 2015-09-16 12:04:53 +0200 | [diff] [blame] | 101 | extern unsigned int memset_nocache_branch; /* Insn to be replaced by NOP */ |
| 102 | |
Scott Wood | 6dece0eb | 2011-07-25 11:29:33 +0000 | [diff] [blame] | 103 | notrace void __init machine_init(u64 dt_ptr) |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 104 | { |
David Gibson | 719c91c | 2007-02-13 15:54:22 +1100 | [diff] [blame] | 105 | /* Enable early debugging if any specified (see udbg.h) */ |
| 106 | udbg_early_init(); |
Benjamin Herrenschmidt | 51d3082 | 2005-11-23 17:57:25 +1100 | [diff] [blame] | 107 | |
LEROY Christophe | 1cd0389 | 2015-09-16 12:04:51 +0200 | [diff] [blame] | 108 | patch_instruction((unsigned int *)&memcpy, PPC_INST_NOP); |
LEROY Christophe | 400c47d | 2015-09-16 12:04:53 +0200 | [diff] [blame] | 109 | patch_instruction(&memset_nocache_branch, PPC_INST_NOP); |
LEROY Christophe | 1cd0389 | 2015-09-16 12:04:51 +0200 | [diff] [blame] | 110 | |
Benjamin Herrenschmidt | 51d3082 | 2005-11-23 17:57:25 +1100 | [diff] [blame] | 111 | /* Do some early initialization based on the flat device tree */ |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 112 | early_init_devtree(__va(dt_ptr)); |
| 113 | |
Dave Kleikamp | 91b191c | 2011-07-04 18:38:03 +0000 | [diff] [blame] | 114 | early_init_mmu(); |
| 115 | |
Dale Farnsworth | f8f50b1 | 2008-12-17 10:09:26 +0000 | [diff] [blame] | 116 | setup_kdump_trampoline(); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 117 | } |
| 118 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 119 | /* Checks "l2cr=xxxx" command-line option */ |
| 120 | int __init ppc_setup_l2cr(char *str) |
| 121 | { |
| 122 | if (cpu_has_feature(CPU_FTR_L2CR)) { |
| 123 | unsigned long val = simple_strtoul(str, NULL, 0); |
| 124 | printk(KERN_INFO "l2cr set to %lx\n", val); |
| 125 | _set_L2CR(0); /* force invalidate by disable cache */ |
| 126 | _set_L2CR(val); /* and enable it */ |
| 127 | } |
| 128 | return 1; |
| 129 | } |
| 130 | __setup("l2cr=", ppc_setup_l2cr); |
| 131 | |
Robert Brose | a78bfbf | 2008-03-29 07:20:23 +1100 | [diff] [blame] | 132 | /* Checks "l3cr=xxxx" command-line option */ |
| 133 | int __init ppc_setup_l3cr(char *str) |
| 134 | { |
| 135 | if (cpu_has_feature(CPU_FTR_L3CR)) { |
| 136 | unsigned long val = simple_strtoul(str, NULL, 0); |
| 137 | printk(KERN_INFO "l3cr set to %lx\n", val); |
| 138 | _set_L3CR(val); /* and enable it */ |
| 139 | } |
| 140 | return 1; |
| 141 | } |
| 142 | __setup("l3cr=", ppc_setup_l3cr); |
| 143 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 144 | #ifdef CONFIG_GENERIC_NVRAM |
| 145 | |
| 146 | /* Generic nvram hooks used by drivers/char/gen_nvram.c */ |
| 147 | unsigned char nvram_read_byte(int addr) |
| 148 | { |
| 149 | if (ppc_md.nvram_read_val) |
| 150 | return ppc_md.nvram_read_val(addr); |
| 151 | return 0xff; |
| 152 | } |
| 153 | EXPORT_SYMBOL(nvram_read_byte); |
| 154 | |
| 155 | void nvram_write_byte(unsigned char val, int addr) |
| 156 | { |
| 157 | if (ppc_md.nvram_write_val) |
| 158 | ppc_md.nvram_write_val(addr, val); |
| 159 | } |
| 160 | EXPORT_SYMBOL(nvram_write_byte); |
| 161 | |
Martyn Welch | d331d83 | 2009-08-13 09:03:02 +0100 | [diff] [blame] | 162 | ssize_t nvram_get_size(void) |
| 163 | { |
| 164 | if (ppc_md.nvram_size) |
| 165 | return ppc_md.nvram_size(); |
| 166 | return -1; |
| 167 | } |
| 168 | EXPORT_SYMBOL(nvram_get_size); |
| 169 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 170 | void nvram_sync(void) |
| 171 | { |
| 172 | if (ppc_md.nvram_sync) |
| 173 | ppc_md.nvram_sync(); |
| 174 | } |
| 175 | EXPORT_SYMBOL(nvram_sync); |
| 176 | |
| 177 | #endif /* CONFIG_NVRAM */ |
| 178 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 179 | int __init ppc_init(void) |
| 180 | { |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 181 | /* clear the progress line */ |
Giuliano Pochini | 5e41763 | 2007-03-26 21:40:28 -0800 | [diff] [blame] | 182 | if (ppc_md.progress) |
| 183 | ppc_md.progress(" ", 0xffff); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 184 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 185 | /* call platform init */ |
| 186 | if (ppc_md.init != NULL) { |
| 187 | ppc_md.init(); |
| 188 | } |
| 189 | return 0; |
| 190 | } |
| 191 | |
| 192 | arch_initcall(ppc_init); |
| 193 | |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 194 | void __init irqstack_early_init(void) |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 195 | { |
| 196 | unsigned int i; |
| 197 | |
| 198 | /* interrupt stacks must be in lowmem, we get that for free on ppc32 |
Benjamin Herrenschmidt | e63075a | 2010-07-06 15:39:01 -0700 | [diff] [blame] | 199 | * as the memblock is limited to lowmem by default */ |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 200 | for_each_possible_cpu(i) { |
| 201 | softirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 202 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 203 | hardirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 204 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 205 | } |
| 206 | } |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 207 | |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 208 | #if defined(CONFIG_BOOKE) || defined(CONFIG_40x) |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 209 | void __init exc_lvl_early_init(void) |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 210 | { |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 211 | unsigned int i, hw_cpu; |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 212 | |
| 213 | /* interrupt stacks must be in lowmem, we get that for free on ppc32 |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 214 | * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */ |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 215 | for_each_possible_cpu(i) { |
Kevin Hao | 04a3411 | 2014-01-29 18:24:54 +0800 | [diff] [blame] | 216 | #ifdef CONFIG_SMP |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 217 | hw_cpu = get_hard_smp_processor_id(i); |
Kevin Hao | 04a3411 | 2014-01-29 18:24:54 +0800 | [diff] [blame] | 218 | #else |
| 219 | hw_cpu = 0; |
| 220 | #endif |
| 221 | |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 222 | critirq_ctx[hw_cpu] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 223 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 224 | #ifdef CONFIG_BOOKE |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 225 | dbgirq_ctx[hw_cpu] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 226 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 227 | mcheckirq_ctx[hw_cpu] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 228 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 229 | #endif |
| 230 | } |
| 231 | } |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 232 | #endif |
| 233 | |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 234 | void __init setup_power_save(void) |
Benjamin Herrenschmidt | 5657138 | 2016-07-05 15:04:05 +1000 | [diff] [blame] | 235 | { |
| 236 | #ifdef CONFIG_6xx |
| 237 | if (cpu_has_feature(CPU_FTR_CAN_DOZE) || |
| 238 | cpu_has_feature(CPU_FTR_CAN_NAP)) |
| 239 | ppc_md.power_save = ppc6xx_idle; |
| 240 | #endif |
| 241 | |
| 242 | #ifdef CONFIG_E500 |
| 243 | if (cpu_has_feature(CPU_FTR_CAN_DOZE) || |
| 244 | cpu_has_feature(CPU_FTR_CAN_NAP)) |
| 245 | ppc_md.power_save = e500_idle; |
| 246 | #endif |
| 247 | } |
| 248 | |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 249 | __init void initialize_cache_info(void) |
Benjamin Herrenschmidt | 8f212cb | 2016-07-05 15:04:10 +1000 | [diff] [blame] | 250 | { |
| 251 | /* |
| 252 | * Set cache line size based on type of cpu as a default. |
| 253 | * Systems with OF can look in the properties on the cpu node(s) |
| 254 | * for a possibly more accurate value. |
| 255 | */ |
| 256 | dcache_bsize = cur_cpu_spec->dcache_bsize; |
| 257 | icache_bsize = cur_cpu_spec->icache_bsize; |
| 258 | ucache_bsize = 0; |
| 259 | if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE)) |
| 260 | ucache_bsize = icache_bsize = dcache_bsize; |
| 261 | } |