blob: a949bdfc9623b5bd9bbfca9dfdc0ec2b37214417 [file] [log] [blame]
K.Prasad5aae8a52010-06-15 11:35:19 +05301/*
2 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
3 * using the CPU's debug registers. Derived from
4 * "arch/x86/kernel/hw_breakpoint.c"
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 *
20 * Copyright 2010 IBM Corporation
21 * Author: K.Prasad <prasad@linux.vnet.ibm.com>
22 *
23 */
24
25#include <linux/hw_breakpoint.h>
26#include <linux/notifier.h>
27#include <linux/kprobes.h>
28#include <linux/percpu.h>
29#include <linux/kernel.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053030#include <linux/sched.h>
31#include <linux/init.h>
32#include <linux/smp.h>
33
34#include <asm/hw_breakpoint.h>
35#include <asm/processor.h>
36#include <asm/sstep.h>
37#include <asm/uaccess.h>
38
39/*
40 * Stores the breakpoints currently in use on each breakpoint address
41 * register for every cpu
42 */
43static DEFINE_PER_CPU(struct perf_event *, bp_per_reg);
44
45/*
Paul Mackerrasd09ec732010-06-29 12:50:32 +100046 * Returns total number of data or instruction breakpoints available.
47 */
48int hw_breakpoint_slots(int type)
49{
50 if (type == TYPE_DATA)
51 return HBP_NUM;
52 return 0; /* no instruction breakpoints available */
53}
54
55/*
K.Prasad5aae8a52010-06-15 11:35:19 +053056 * Install a perf counter breakpoint.
57 *
58 * We seek a free debug address register and use it for this
59 * breakpoint.
60 *
61 * Atomic: we hold the counter->ctx->lock and we only handle variables
62 * and registers local to this cpu.
63 */
64int arch_install_hw_breakpoint(struct perf_event *bp)
65{
66 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
67 struct perf_event **slot = &__get_cpu_var(bp_per_reg);
68
69 *slot = bp;
70
71 /*
72 * Do not install DABR values if the instruction must be single-stepped.
73 * If so, DABR will be populated in single_step_dabr_instruction().
74 */
75 if (current->thread.last_hit_ubp != bp)
Michael Neulingb9818c32013-01-10 14:25:34 +000076 set_breakpoint(info);
K.Prasad5aae8a52010-06-15 11:35:19 +053077
78 return 0;
79}
80
81/*
82 * Uninstall the breakpoint contained in the given counter.
83 *
84 * First we search the debug address register it uses and then we disable
85 * it.
86 *
87 * Atomic: we hold the counter->ctx->lock and we only handle variables
88 * and registers local to this cpu.
89 */
90void arch_uninstall_hw_breakpoint(struct perf_event *bp)
91{
92 struct perf_event **slot = &__get_cpu_var(bp_per_reg);
93
94 if (*slot != bp) {
95 WARN_ONCE(1, "Can't find the breakpoint");
96 return;
97 }
98
99 *slot = NULL;
Michael Neuling9422de32012-12-20 14:06:44 +0000100 hw_breakpoint_disable();
K.Prasad5aae8a52010-06-15 11:35:19 +0530101}
102
103/*
104 * Perform cleanup of arch-specific counters during unregistration
105 * of the perf-event
106 */
107void arch_unregister_hw_breakpoint(struct perf_event *bp)
108{
109 /*
110 * If the breakpoint is unregistered between a hw_breakpoint_handler()
111 * and the single_step_dabr_instruction(), then cleanup the breakpoint
112 * restoration variables to prevent dangling pointers.
113 */
Naveen N. Raoac84aa22012-07-06 01:30:58 +0000114 if (bp->ctx && bp->ctx->task)
K.Prasad5aae8a52010-06-15 11:35:19 +0530115 bp->ctx->task->thread.last_hit_ubp = NULL;
116}
117
118/*
119 * Check for virtual address in kernel space.
120 */
121int arch_check_bp_in_kernelspace(struct perf_event *bp)
122{
123 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
124
125 return is_kernel_addr(info->address);
126}
127
128int arch_bp_generic_fields(int type, int *gen_bp_type)
129{
Michael Neuling9422de32012-12-20 14:06:44 +0000130 *gen_bp_type = 0;
131 if (type & HW_BRK_TYPE_READ)
132 *gen_bp_type |= HW_BREAKPOINT_R;
133 if (type & HW_BRK_TYPE_WRITE)
134 *gen_bp_type |= HW_BREAKPOINT_W;
135 if (*gen_bp_type == 0)
K.Prasad5aae8a52010-06-15 11:35:19 +0530136 return -EINVAL;
K.Prasad5aae8a52010-06-15 11:35:19 +0530137 return 0;
138}
139
140/*
141 * Validate the arch-specific HW Breakpoint register settings
142 */
143int arch_validate_hwbkpt_settings(struct perf_event *bp)
144{
Michael Neuling4ae7ebe2013-01-24 15:02:59 +0000145 int ret = -EINVAL, length_max;
K.Prasad5aae8a52010-06-15 11:35:19 +0530146 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
147
148 if (!bp)
149 return ret;
150
Michael Neuling9422de32012-12-20 14:06:44 +0000151 info->type = HW_BRK_TYPE_TRANSLATE;
152 if (bp->attr.bp_type & HW_BREAKPOINT_R)
153 info->type |= HW_BRK_TYPE_READ;
154 if (bp->attr.bp_type & HW_BREAKPOINT_W)
155 info->type |= HW_BRK_TYPE_WRITE;
156 if (info->type == HW_BRK_TYPE_TRANSLATE)
157 /* must set alteast read or write */
K.Prasad5aae8a52010-06-15 11:35:19 +0530158 return ret;
Michael Neuling9422de32012-12-20 14:06:44 +0000159 if (!(bp->attr.exclude_user))
160 info->type |= HW_BRK_TYPE_USER;
161 if (!(bp->attr.exclude_kernel))
162 info->type |= HW_BRK_TYPE_KERNEL;
163 if (!(bp->attr.exclude_hv))
164 info->type |= HW_BRK_TYPE_HYP;
K.Prasad5aae8a52010-06-15 11:35:19 +0530165 info->address = bp->attr.bp_addr;
166 info->len = bp->attr.bp_len;
167
168 /*
169 * Since breakpoint length can be a maximum of HW_BREAKPOINT_LEN(8)
170 * and breakpoint addresses are aligned to nearest double-word
171 * HW_BREAKPOINT_ALIGN by rounding off to the lower address, the
172 * 'symbolsize' should satisfy the check below.
173 */
Michael Neuling4ae7ebe2013-01-24 15:02:59 +0000174 length_max = 8; /* DABR */
175 if (cpu_has_feature(CPU_FTR_DAWR)) {
176 length_max = 512 ; /* 64 doublewords */
177 /* DAWR region can't cross 512 boundary */
178 if ((bp->attr.bp_addr >> 10) !=
179 ((bp->attr.bp_addr + bp->attr.bp_len) >> 10))
180 return -EINVAL;
181 }
K.Prasad5aae8a52010-06-15 11:35:19 +0530182 if (info->len >
Michael Neuling4ae7ebe2013-01-24 15:02:59 +0000183 (length_max - (info->address & HW_BREAKPOINT_ALIGN)))
K.Prasad5aae8a52010-06-15 11:35:19 +0530184 return -EINVAL;
185 return 0;
186}
187
188/*
K.Prasad06532a62010-06-15 11:35:41 +0530189 * Restores the breakpoint on the debug registers.
190 * Invoke this function if it is known that the execution context is
191 * about to change to cause loss of MSR_SE settings.
192 */
193void thread_change_pc(struct task_struct *tsk, struct pt_regs *regs)
194{
195 struct arch_hw_breakpoint *info;
196
197 if (likely(!tsk->thread.last_hit_ubp))
198 return;
199
200 info = counter_arch_bp(tsk->thread.last_hit_ubp);
201 regs->msr &= ~MSR_SE;
Michael Neulingb9818c32013-01-10 14:25:34 +0000202 set_breakpoint(info);
K.Prasad06532a62010-06-15 11:35:41 +0530203 tsk->thread.last_hit_ubp = NULL;
204}
205
206/*
K.Prasad5aae8a52010-06-15 11:35:19 +0530207 * Handle debug exception notifications.
208 */
209int __kprobes hw_breakpoint_handler(struct die_args *args)
210{
K.Prasad5aae8a52010-06-15 11:35:19 +0530211 int rc = NOTIFY_STOP;
212 struct perf_event *bp;
213 struct pt_regs *regs = args->regs;
214 int stepped = 1;
215 struct arch_hw_breakpoint *info;
216 unsigned int instr;
K.Prasade3e94082010-06-15 11:36:12 +0530217 unsigned long dar = regs->dar;
K.Prasad5aae8a52010-06-15 11:35:19 +0530218
219 /* Disable breakpoints during exception handling */
Michael Neuling9422de32012-12-20 14:06:44 +0000220 hw_breakpoint_disable();
Paul Mackerras574cb242010-06-23 15:42:43 +1000221
K.Prasad5aae8a52010-06-15 11:35:19 +0530222 /*
223 * The counter may be concurrently released but that can only
224 * occur from a call_rcu() path. We can then safely fetch
225 * the breakpoint, use its callback, touch its counter
226 * while we are in an rcu_read_lock() path.
227 */
228 rcu_read_lock();
229
230 bp = __get_cpu_var(bp_per_reg);
231 if (!bp)
232 goto out;
233 info = counter_arch_bp(bp);
K.Prasad5aae8a52010-06-15 11:35:19 +0530234
235 /*
236 * Return early after invoking user-callback function without restoring
237 * DABR if the breakpoint is from ptrace which always operates in
238 * one-shot mode. The ptrace-ed process will receive the SIGTRAP signal
239 * generated in do_dabr().
240 */
Paul Mackerras574cb242010-06-23 15:42:43 +1000241 if (bp->overflow_handler == ptrace_triggered) {
K.Prasad5aae8a52010-06-15 11:35:19 +0530242 perf_bp_event(bp, regs);
243 rc = NOTIFY_DONE;
244 goto out;
245 }
246
K.Prasade3e94082010-06-15 11:36:12 +0530247 /*
248 * Verify if dar lies within the address range occupied by the symbol
Paul Mackerras574cb242010-06-23 15:42:43 +1000249 * being watched to filter extraneous exceptions. If it doesn't,
250 * we still need to single-step the instruction, but we don't
251 * generate an event.
K.Prasade3e94082010-06-15 11:36:12 +0530252 */
Michael Neuling9422de32012-12-20 14:06:44 +0000253 if (!((bp->attr.bp_addr <= dar) &&
254 (dar - bp->attr.bp_addr < bp->attr.bp_len)))
255 info->type |= HW_BRK_TYPE_EXTRANEOUS_IRQ;
K.Prasade3e94082010-06-15 11:36:12 +0530256
K.Prasad5aae8a52010-06-15 11:35:19 +0530257 /* Do not emulate user-space instructions, instead single-step them */
258 if (user_mode(regs)) {
Michael Neuling6d9c00c2012-08-22 20:30:43 +0000259 current->thread.last_hit_ubp = bp;
K.Prasad5aae8a52010-06-15 11:35:19 +0530260 regs->msr |= MSR_SE;
261 goto out;
262 }
263
264 stepped = 0;
265 instr = 0;
266 if (!__get_user_inatomic(instr, (unsigned int *) regs->nip))
267 stepped = emulate_step(regs, instr);
268
269 /*
270 * emulate_step() could not execute it. We've failed in reliably
271 * handling the hw-breakpoint. Unregister it and throw a warning
272 * message to let the user know about it.
273 */
274 if (!stepped) {
275 WARN(1, "Unable to handle hardware breakpoint. Breakpoint at "
276 "0x%lx will be disabled.", info->address);
277 perf_event_disable(bp);
278 goto out;
279 }
280 /*
281 * As a policy, the callback is invoked in a 'trigger-after-execute'
282 * fashion
283 */
Michael Neuling9422de32012-12-20 14:06:44 +0000284 if (!(info->type & HW_BRK_TYPE_EXTRANEOUS_IRQ))
K.Prasade3e94082010-06-15 11:36:12 +0530285 perf_bp_event(bp, regs);
K.Prasad5aae8a52010-06-15 11:35:19 +0530286
Michael Neulingb9818c32013-01-10 14:25:34 +0000287 set_breakpoint(info);
K.Prasad5aae8a52010-06-15 11:35:19 +0530288out:
289 rcu_read_unlock();
290 return rc;
291}
292
293/*
294 * Handle single-step exceptions following a DABR hit.
295 */
296int __kprobes single_step_dabr_instruction(struct die_args *args)
297{
298 struct pt_regs *regs = args->regs;
299 struct perf_event *bp = NULL;
Michael Neuling3f4693e2012-09-05 19:17:48 +0000300 struct arch_hw_breakpoint *info;
K.Prasad5aae8a52010-06-15 11:35:19 +0530301
302 bp = current->thread.last_hit_ubp;
303 /*
304 * Check if we are single-stepping as a result of a
305 * previous HW Breakpoint exception
306 */
307 if (!bp)
308 return NOTIFY_DONE;
309
Michael Neuling3f4693e2012-09-05 19:17:48 +0000310 info = counter_arch_bp(bp);
K.Prasad5aae8a52010-06-15 11:35:19 +0530311
312 /*
313 * We shall invoke the user-defined callback function in the single
314 * stepping handler to confirm to 'trigger-after-execute' semantics
315 */
Michael Neuling9422de32012-12-20 14:06:44 +0000316 if (!(info->type & HW_BRK_TYPE_EXTRANEOUS_IRQ))
K.Prasade3e94082010-06-15 11:36:12 +0530317 perf_bp_event(bp, regs);
K.Prasad5aae8a52010-06-15 11:35:19 +0530318
Michael Neulingb9818c32013-01-10 14:25:34 +0000319 set_breakpoint(info);
K.Prasad5aae8a52010-06-15 11:35:19 +0530320 current->thread.last_hit_ubp = NULL;
Paul Mackerras76b0f132010-06-23 15:46:55 +1000321
322 /*
323 * If the process was being single-stepped by ptrace, let the
324 * other single-step actions occur (e.g. generate SIGTRAP).
325 */
326 if (test_thread_flag(TIF_SINGLESTEP))
327 return NOTIFY_DONE;
328
K.Prasad5aae8a52010-06-15 11:35:19 +0530329 return NOTIFY_STOP;
330}
331
332/*
333 * Handle debug exception notifications.
334 */
335int __kprobes hw_breakpoint_exceptions_notify(
336 struct notifier_block *unused, unsigned long val, void *data)
337{
338 int ret = NOTIFY_DONE;
339
340 switch (val) {
341 case DIE_DABR_MATCH:
342 ret = hw_breakpoint_handler(data);
343 break;
344 case DIE_SSTEP:
345 ret = single_step_dabr_instruction(data);
346 break;
347 }
348
349 return ret;
350}
351
352/*
353 * Release the user breakpoints used by ptrace
354 */
355void flush_ptrace_hw_breakpoint(struct task_struct *tsk)
356{
357 struct thread_struct *t = &tsk->thread;
358
359 unregister_hw_breakpoint(t->ptrace_bps[0]);
360 t->ptrace_bps[0] = NULL;
361}
362
363void hw_breakpoint_pmu_read(struct perf_event *bp)
364{
365 /* TODO */
366}