blob: b9aacf3d3b29c9b0de99830a568371edbffffbe8 [file] [log] [blame]
Kuninori Morimoto1e0edd42018-06-12 05:58:38 +00001// SPDX-License-Identifier: GPL-2.0
2//
3// Helper routines for R-Car sound ADG.
4//
5// Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
6
Kuninori Morimoto2a46db42015-09-10 07:04:45 +00007#include <linux/clk-provider.h>
Kuninori Morimotodfc94032013-07-21 21:36:46 -07008#include "rsnd.h"
9
10#define CLKA 0
11#define CLKB 1
12#define CLKC 2
13#define CLKI 3
14#define CLKMAX 4
15
Kuninori Morimoto2a46db42015-09-10 07:04:45 +000016#define CLKOUT 0
17#define CLKOUT1 1
18#define CLKOUT2 2
19#define CLKOUT3 3
20#define CLKOUTMAX 4
21
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +000022#define BRRx_MASK(x) (0x3FF & x)
23
Kuninori Morimoto1665a9e2015-09-10 07:02:39 +000024static struct rsnd_mod_ops adg_ops = {
25 .name = "adg",
26};
27
Kuninori Morimotodfc94032013-07-21 21:36:46 -070028struct rsnd_adg {
29 struct clk *clk[CLKMAX];
Kuninori Morimoto2a46db42015-09-10 07:04:45 +000030 struct clk *clkout[CLKOUTMAX];
31 struct clk_onecell_data onecell;
Kuninori Morimoto1665a9e2015-09-10 07:02:39 +000032 struct rsnd_mod mod;
Kuninori Morimoto06e8f5c2019-08-06 12:45:38 +090033 int clk_rate[CLKMAX];
Kuninori Morimoto7dc20312016-06-09 03:21:37 +000034 u32 flags;
Kuninori Morimotob99258a2016-12-07 00:28:11 +000035 u32 ckr;
36 u32 rbga;
37 u32 rbgb;
Kuninori Morimotodfc94032013-07-21 21:36:46 -070038
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +000039 int rbga_rate_for_441khz; /* RBGA */
40 int rbgb_rate_for_48khz; /* RBGB */
Kuninori Morimotodfc94032013-07-21 21:36:46 -070041};
42
Kuninori Morimoto7dc20312016-06-09 03:21:37 +000043#define LRCLK_ASYNC (1 << 0)
Kuninori Morimoto25165f72017-04-19 00:45:52 +000044#define AUDIO_OUT_48 (1 << 1)
Kuninori Morimoto7dc20312016-06-09 03:21:37 +000045
Kuninori Morimotodfc94032013-07-21 21:36:46 -070046#define for_each_rsnd_clk(pos, adg, i) \
Kuninori Morimoto00463c112014-02-11 17:15:51 -080047 for (i = 0; \
48 (i < CLKMAX) && \
49 ((pos) = adg->clk[i]); \
50 i++)
Kuninori Morimoto2a46db42015-09-10 07:04:45 +000051#define for_each_rsnd_clkout(pos, adg, i) \
52 for (i = 0; \
53 (i < CLKOUTMAX) && \
54 ((pos) = adg->clkout[i]); \
55 i++)
Kuninori Morimotodfc94032013-07-21 21:36:46 -070056#define rsnd_priv_to_adg(priv) ((struct rsnd_adg *)(priv)->adg)
57
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +000058static const char * const clk_name[] = {
59 [CLKA] = "clk_a",
60 [CLKB] = "clk_b",
61 [CLKC] = "clk_c",
62 [CLKI] = "clk_i",
63};
64
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +000065static u32 rsnd_adg_calculate_rbgx(unsigned long div)
66{
67 int i, ratio;
68
69 if (!div)
70 return 0;
71
72 for (i = 3; i >= 0; i--) {
73 ratio = 2 << (i * 2);
74 if (0 == (div % ratio))
75 return (u32)((i << 8) | ((div / ratio) - 1));
76 }
77
78 return ~0;
79}
Kuninori Morimoto629509c2014-01-23 18:42:00 -080080
Kuninori Morimoto8467ded2014-03-02 23:43:33 -080081static u32 rsnd_adg_ssi_ws_timing_gen2(struct rsnd_dai_stream *io)
Kuninori Morimoto629509c2014-01-23 18:42:00 -080082{
Kuninori Morimoto94458362015-11-30 08:49:15 +000083 struct rsnd_mod *ssi_mod = rsnd_io_to_mod_ssi(io);
84 int id = rsnd_mod_id(ssi_mod);
Kuninori Morimoto629509c2014-01-23 18:42:00 -080085 int ws = id;
86
Kuninori Morimotob415b4d2015-10-22 03:15:46 +000087 if (rsnd_ssi_is_pin_sharing(io)) {
Kuninori Morimoto629509c2014-01-23 18:42:00 -080088 switch (id) {
89 case 1:
90 case 2:
Kuninori Morimoto526a6d42019-06-26 11:00:05 +090091 case 9:
Kuninori Morimoto629509c2014-01-23 18:42:00 -080092 ws = 0;
93 break;
94 case 4:
95 ws = 3;
96 break;
97 case 8:
98 ws = 7;
99 break;
100 }
101 }
102
103 return (0x6 + ws) << 8;
104}
105
Kuninori Morimoto0102eed2016-03-07 05:09:14 +0000106static void __rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
107 struct rsnd_dai_stream *io,
108 unsigned int target_rate,
109 unsigned int *target_val,
110 unsigned int *target_en)
111{
112 struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
113 struct device *dev = rsnd_priv_to_dev(priv);
114 int idx, sel, div, step;
115 unsigned int val, en;
116 unsigned int min, diff;
117 unsigned int sel_rate[] = {
Kuninori Morimoto06e8f5c2019-08-06 12:45:38 +0900118 adg->clk_rate[CLKA], /* 0000: CLKA */
119 adg->clk_rate[CLKB], /* 0001: CLKB */
120 adg->clk_rate[CLKC], /* 0010: CLKC */
Kuninori Morimoto0102eed2016-03-07 05:09:14 +0000121 adg->rbga_rate_for_441khz, /* 0011: RBGA */
122 adg->rbgb_rate_for_48khz, /* 0100: RBGB */
123 };
124
125 min = ~0;
126 val = 0;
127 en = 0;
128 for (sel = 0; sel < ARRAY_SIZE(sel_rate); sel++) {
129 idx = 0;
130 step = 2;
131
132 if (!sel_rate[sel])
133 continue;
134
135 for (div = 2; div <= 98304; div += step) {
136 diff = abs(target_rate - sel_rate[sel] / div);
137 if (min > diff) {
138 val = (sel << 8) | idx;
139 min = diff;
140 en = 1 << (sel + 1); /* fixme */
141 }
142
143 /*
144 * step of 0_0000 / 0_0001 / 0_1101
145 * are out of order
146 */
147 if ((idx > 2) && (idx % 2))
148 step *= 2;
149 if (idx == 0x1c) {
150 div += step;
151 step *= 2;
152 }
153 idx++;
154 }
155 }
156
157 if (min == ~0) {
158 dev_err(dev, "no Input clock\n");
159 return;
160 }
161
162 *target_val = val;
163 if (target_en)
164 *target_en = en;
165}
166
167static void rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
168 struct rsnd_dai_stream *io,
169 unsigned int in_rate,
170 unsigned int out_rate,
171 u32 *in, u32 *out, u32 *en)
172{
173 struct snd_pcm_runtime *runtime = rsnd_io_to_runtime(io);
174 unsigned int target_rate;
175 u32 *target_val;
176 u32 _in;
177 u32 _out;
178 u32 _en;
179
180 /* default = SSI WS */
181 _in =
182 _out = rsnd_adg_ssi_ws_timing_gen2(io);
183
184 target_rate = 0;
185 target_val = NULL;
186 _en = 0;
187 if (runtime->rate != in_rate) {
188 target_rate = out_rate;
189 target_val = &_out;
190 } else if (runtime->rate != out_rate) {
191 target_rate = in_rate;
192 target_val = &_in;
193 }
194
195 if (target_rate)
196 __rsnd_adg_get_timesel_ratio(priv, io,
197 target_rate,
198 target_val, &_en);
199
200 if (in)
201 *in = _in;
202 if (out)
203 *out = _out;
204 if (en)
205 *en = _en;
206}
207
Kuninori Morimoto94458362015-11-30 08:49:15 +0000208int rsnd_adg_set_cmd_timsel_gen2(struct rsnd_mod *cmd_mod,
Kuninori Morimotobff58ea2014-05-08 17:44:49 -0700209 struct rsnd_dai_stream *io)
210{
Kuninori Morimoto94458362015-11-30 08:49:15 +0000211 struct rsnd_priv *priv = rsnd_mod_to_priv(cmd_mod);
Kuninori Morimoto1665a9e2015-09-10 07:02:39 +0000212 struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
213 struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
Kuninori Morimoto94458362015-11-30 08:49:15 +0000214 int id = rsnd_mod_id(cmd_mod);
Kuninori Morimotobff58ea2014-05-08 17:44:49 -0700215 int shift = (id % 2) ? 16 : 0;
216 u32 mask, val;
217
Kuninori Morimoto09e59072016-03-07 05:09:34 +0000218 rsnd_adg_get_timesel_ratio(priv, io,
219 rsnd_src_get_in_rate(priv, io),
220 rsnd_src_get_out_rate(priv, io),
221 NULL, &val, NULL);
Kuninori Morimotobff58ea2014-05-08 17:44:49 -0700222
223 val = val << shift;
Kuninori Morimotod5aa24822017-12-20 06:11:59 +0000224 mask = 0x0f1f << shift;
Kuninori Morimotobff58ea2014-05-08 17:44:49 -0700225
Kuninori Morimoto1665a9e2015-09-10 07:02:39 +0000226 rsnd_mod_bset(adg_mod, CMDOUT_TIMSEL, mask, val);
Kuninori Morimotobff58ea2014-05-08 17:44:49 -0700227
228 return 0;
229}
230
Kuninori Morimoto0102eed2016-03-07 05:09:14 +0000231int rsnd_adg_set_src_timesel_gen2(struct rsnd_mod *src_mod,
232 struct rsnd_dai_stream *io,
233 unsigned int in_rate,
234 unsigned int out_rate)
Kuninori Morimoto629509c2014-01-23 18:42:00 -0800235{
Kuninori Morimotof1df1222015-09-10 07:03:08 +0000236 struct rsnd_priv *priv = rsnd_mod_to_priv(src_mod);
Kuninori Morimoto1665a9e2015-09-10 07:02:39 +0000237 struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
238 struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
Kuninori Morimoto0102eed2016-03-07 05:09:14 +0000239 u32 in, out;
240 u32 mask, en;
Kuninori Morimotof1df1222015-09-10 07:03:08 +0000241 int id = rsnd_mod_id(src_mod);
Kuninori Morimoto629509c2014-01-23 18:42:00 -0800242 int shift = (id % 2) ? 16 : 0;
Kuninori Morimoto629509c2014-01-23 18:42:00 -0800243
Kuninori Morimotof1df1222015-09-10 07:03:08 +0000244 rsnd_mod_confirm_src(src_mod);
245
Kuninori Morimoto0102eed2016-03-07 05:09:14 +0000246 rsnd_adg_get_timesel_ratio(priv, io,
247 in_rate, out_rate,
248 &in, &out, &en);
Kuninori Morimoto629509c2014-01-23 18:42:00 -0800249
250 in = in << shift;
251 out = out << shift;
Kuninori Morimotod5aa24822017-12-20 06:11:59 +0000252 mask = 0x0f1f << shift;
Kuninori Morimoto629509c2014-01-23 18:42:00 -0800253
Kuninori Morimotob7169dd2018-12-12 16:03:58 +0900254 rsnd_mod_bset(adg_mod, SRCIN_TIMSEL(id / 2), mask, in);
255 rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL(id / 2), mask, out);
Kuninori Morimoto629509c2014-01-23 18:42:00 -0800256
Kuninori Morimoto0102eed2016-03-07 05:09:14 +0000257 if (en)
258 rsnd_mod_bset(adg_mod, DIV_EN, en, en);
Kuninori Morimotod2c4b802015-03-19 04:14:45 +0000259
Kuninori Morimotoee2c8282014-02-11 21:04:12 -0800260 return 0;
Kuninori Morimoto629509c2014-01-23 18:42:00 -0800261}
262
Kuninori Morimotof1df1222015-09-10 07:03:08 +0000263static void rsnd_adg_set_ssi_clk(struct rsnd_mod *ssi_mod, u32 val)
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700264{
Kuninori Morimotof1df1222015-09-10 07:03:08 +0000265 struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
Kuninori Morimoto1665a9e2015-09-10 07:02:39 +0000266 struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
267 struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +0000268 struct device *dev = rsnd_priv_to_dev(priv);
Kuninori Morimotof1df1222015-09-10 07:03:08 +0000269 int id = rsnd_mod_id(ssi_mod);
Kuninori Morimotoe3378532013-12-19 19:26:31 -0800270 int shift = (id % 4) * 8;
271 u32 mask = 0xFF << shift;
272
Kuninori Morimotof1df1222015-09-10 07:03:08 +0000273 rsnd_mod_confirm_ssi(ssi_mod);
274
Kuninori Morimotoe3378532013-12-19 19:26:31 -0800275 val = val << shift;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700276
277 /*
278 * SSI 8 is not connected to ADG.
279 * it works with SSI 7
280 */
281 if (id == 8)
Kuninori Morimotoe3378532013-12-19 19:26:31 -0800282 return;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700283
Kuninori Morimotob7169dd2018-12-12 16:03:58 +0900284 rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL(id / 4), mask, val);
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +0000285
286 dev_dbg(dev, "AUDIO_CLK_SEL is 0x%x\n", val);
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700287}
288
Kuninori Morimoto1dfdc652017-06-15 00:49:43 +0000289int rsnd_adg_clk_query(struct rsnd_priv *priv, unsigned int rate)
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700290{
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700291 struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700292 struct clk *clk;
Kuninori Morimotoe3378532013-12-19 19:26:31 -0800293 int i;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700294 int sel_table[] = {
295 [CLKA] = 0x1,
296 [CLKB] = 0x2,
297 [CLKC] = 0x3,
298 [CLKI] = 0x0,
299 };
300
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700301 /*
302 * find suitable clock from
303 * AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC/AUDIO_CLKI.
304 */
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700305 for_each_rsnd_clk(clk, adg, i) {
Kuninori Morimoto06e8f5c2019-08-06 12:45:38 +0900306 if (rate == adg->clk_rate[i])
Kuninori Morimoto1dfdc652017-06-15 00:49:43 +0000307 return sel_table[i];
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700308 }
309
310 /*
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000311 * find divided clock from BRGA/BRGB
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700312 */
Kuninori Morimoto1dfdc652017-06-15 00:49:43 +0000313 if (rate == adg->rbga_rate_for_441khz)
314 return 0x10;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700315
Kuninori Morimoto1dfdc652017-06-15 00:49:43 +0000316 if (rate == adg->rbgb_rate_for_48khz)
317 return 0x20;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700318
319 return -EIO;
Kuninori Morimoto1dfdc652017-06-15 00:49:43 +0000320}
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700321
Kuninori Morimoto1dfdc652017-06-15 00:49:43 +0000322int rsnd_adg_ssi_clk_stop(struct rsnd_mod *ssi_mod)
323{
324 rsnd_adg_set_ssi_clk(ssi_mod, 0);
325
326 return 0;
327}
328
329int rsnd_adg_ssi_clk_try_start(struct rsnd_mod *ssi_mod, unsigned int rate)
330{
331 struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
332 struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
333 struct device *dev = rsnd_priv_to_dev(priv);
334 struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
335 int data;
336 u32 ckr = 0;
337
338 data = rsnd_adg_clk_query(priv, rate);
339 if (data < 0)
340 return data;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700341
Kuninori Morimoto94458362015-11-30 08:49:15 +0000342 rsnd_adg_set_ssi_clk(ssi_mod, data);
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700343
Kuninori Morimotod0cf7fc2017-10-01 23:48:12 +0000344 if (rsnd_flags_has(adg, LRCLK_ASYNC)) {
345 if (rsnd_flags_has(adg, AUDIO_OUT_48))
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000346 ckr = 0x80000000;
347 } else {
Kuninori Morimoto7dc20312016-06-09 03:21:37 +0000348 if (0 == (rate % 8000))
349 ckr = 0x80000000;
Kuninori Morimoto7dc20312016-06-09 03:21:37 +0000350 }
351
Kuninori Morimotod5aa24822017-12-20 06:11:59 +0000352 rsnd_mod_bset(adg_mod, BRGCKR, 0x80770000, adg->ckr | ckr);
Kuninori Morimotob99258a2016-12-07 00:28:11 +0000353 rsnd_mod_write(adg_mod, BRRA, adg->rbga);
354 rsnd_mod_write(adg_mod, BRRB, adg->rbgb);
355
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +0000356 dev_dbg(dev, "CLKOUT is based on BRG%c (= %dHz)\n",
357 (ckr) ? 'B' : 'A',
358 (ckr) ? adg->rbgb_rate_for_48khz :
359 adg->rbga_rate_for_441khz);
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700360
361 return 0;
362}
363
Kuninori Morimotoc2d31712016-12-07 00:29:02 +0000364void rsnd_adg_clk_control(struct rsnd_priv *priv, int enable)
365{
366 struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
367 struct device *dev = rsnd_priv_to_dev(priv);
368 struct clk *clk;
369 int i, ret;
370
371 for_each_rsnd_clk(clk, adg, i) {
372 ret = 0;
Kuninori Morimoto06e8f5c2019-08-06 12:45:38 +0900373 if (enable) {
Kuninori Morimotoc2d31712016-12-07 00:29:02 +0000374 ret = clk_prepare_enable(clk);
Kuninori Morimoto06e8f5c2019-08-06 12:45:38 +0900375
376 /*
377 * We shouldn't use clk_get_rate() under
378 * atomic context. Let's keep it when
379 * rsnd_adg_clk_enable() was called
380 */
381 adg->clk_rate[i] = clk_get_rate(adg->clk[i]);
382 } else {
Kuninori Morimotoc2d31712016-12-07 00:29:02 +0000383 clk_disable_unprepare(clk);
Kuninori Morimoto06e8f5c2019-08-06 12:45:38 +0900384 }
Kuninori Morimotoc2d31712016-12-07 00:29:02 +0000385
386 if (ret < 0)
387 dev_warn(dev, "can't use clk %d\n", i);
388 }
389}
390
Kuninori Morimoto248e88c2015-09-10 07:04:24 +0000391static void rsnd_adg_get_clkin(struct rsnd_priv *priv,
392 struct rsnd_adg *adg)
393{
394 struct device *dev = rsnd_priv_to_dev(priv);
395 struct clk *clk;
Kuninori Morimotoc2d31712016-12-07 00:29:02 +0000396 int i;
Kuninori Morimoto248e88c2015-09-10 07:04:24 +0000397
398 for (i = 0; i < CLKMAX; i++) {
399 clk = devm_clk_get(dev, clk_name[i]);
400 adg->clk[i] = IS_ERR(clk) ? NULL : clk;
401 }
Kuninori Morimoto248e88c2015-09-10 07:04:24 +0000402}
403
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000404static void rsnd_adg_get_clkout(struct rsnd_priv *priv,
405 struct rsnd_adg *adg)
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700406{
407 struct clk *clk;
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000408 struct device *dev = rsnd_priv_to_dev(priv);
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000409 struct device_node *np = dev->of_node;
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000410 struct property *prop;
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000411 u32 ckr, rbgx, rbga, rbgb;
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000412 u32 rate, div;
413#define REQ_SIZE 2
414 u32 req_rate[REQ_SIZE] = {};
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000415 uint32_t count = 0;
416 unsigned long req_48kHz_rate, req_441kHz_rate;
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000417 int i, req_size;
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000418 const char *parent_clk_name = NULL;
419 static const char * const clkout_name[] = {
420 [CLKOUT] = "audio_clkout",
421 [CLKOUT1] = "audio_clkout1",
422 [CLKOUT2] = "audio_clkout2",
423 [CLKOUT3] = "audio_clkout3",
424 };
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700425 int brg_table[] = {
426 [CLKA] = 0x0,
427 [CLKB] = 0x1,
428 [CLKC] = 0x4,
429 [CLKI] = 0x2,
430 };
431
Marek Vasute8dffe62017-04-21 00:41:20 +0000432 ckr = 0;
433 rbga = 2; /* default 1/6 */
434 rbgb = 2; /* default 1/6 */
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000435
436 /*
437 * ADG supports BRRA/BRRB output only
438 * this means all clkout0/1/2/3 will be same rate
439 */
kbuild test robot75f9e4a2017-04-21 13:02:57 +0800440 prop = of_find_property(np, "clock-frequency", NULL);
Marek Vasute8dffe62017-04-21 00:41:20 +0000441 if (!prop)
442 goto rsnd_adg_get_clkout_end;
443
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000444 req_size = prop->length / sizeof(u32);
Kuninori Morimoto69235cc2018-09-06 03:21:33 +0000445 if (req_size > REQ_SIZE) {
446 dev_err(dev,
447 "too many clock-frequency, use top %d\n", REQ_SIZE);
448 req_size = REQ_SIZE;
449 }
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000450
451 of_property_read_u32_array(np, "clock-frequency", req_rate, req_size);
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000452 req_48kHz_rate = 0;
453 req_441kHz_rate = 0;
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000454 for (i = 0; i < req_size; i++) {
455 if (0 == (req_rate[i] % 44100))
456 req_441kHz_rate = req_rate[i];
457 if (0 == (req_rate[i] % 48000))
458 req_48kHz_rate = req_rate[i];
459 }
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000460
Marek Vasute8dffe62017-04-21 00:41:20 +0000461 if (req_rate[0] % 48000 == 0)
Kuninori Morimotod0cf7fc2017-10-01 23:48:12 +0000462 rsnd_flags_set(adg, AUDIO_OUT_48);
Marek Vasute8dffe62017-04-21 00:41:20 +0000463
Kuninori Morimoto9654f5e2017-05-15 01:58:56 +0000464 if (of_get_property(np, "clkout-lr-asynchronous", NULL))
Kuninori Morimotod0cf7fc2017-10-01 23:48:12 +0000465 rsnd_flags_set(adg, LRCLK_ASYNC);
Kuninori Morimoto9654f5e2017-05-15 01:58:56 +0000466
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700467 /*
468 * This driver is assuming that AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC
469 * have 44.1kHz or 48kHz base clocks for now.
470 *
471 * SSI itself can divide parent clock by 1/1 - 1/16
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700472 * see
473 * rsnd_adg_ssi_clk_try_start()
Kuninori Morimoto5c6901d2015-09-10 07:03:25 +0000474 * rsnd_ssi_master_clk_start()
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700475 */
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000476 adg->rbga_rate_for_441khz = 0;
477 adg->rbgb_rate_for_48khz = 0;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700478 for_each_rsnd_clk(clk, adg, i) {
479 rate = clk_get_rate(clk);
480
481 if (0 == rate) /* not used */
482 continue;
483
484 /* RBGA */
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000485 if (!adg->rbga_rate_for_441khz && (0 == rate % 44100)) {
486 div = 6;
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000487 if (req_441kHz_rate)
488 div = rate / req_441kHz_rate;
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000489 rbgx = rsnd_adg_calculate_rbgx(div);
490 if (BRRx_MASK(rbgx) == rbgx) {
491 rbga = rbgx;
492 adg->rbga_rate_for_441khz = rate / div;
493 ckr |= brg_table[i] << 20;
Kuninori Morimotoe8a3ce12017-05-26 01:44:19 +0000494 if (req_441kHz_rate &&
Kuninori Morimotod0cf7fc2017-10-01 23:48:12 +0000495 !rsnd_flags_has(adg, AUDIO_OUT_48))
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000496 parent_clk_name = __clk_get_name(clk);
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000497 }
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700498 }
499
500 /* RBGB */
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000501 if (!adg->rbgb_rate_for_48khz && (0 == rate % 48000)) {
502 div = 6;
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000503 if (req_48kHz_rate)
504 div = rate / req_48kHz_rate;
Kuninori Morimotoeae6fff2015-09-10 07:03:48 +0000505 rbgx = rsnd_adg_calculate_rbgx(div);
506 if (BRRx_MASK(rbgx) == rbgx) {
507 rbgb = rbgx;
508 adg->rbgb_rate_for_48khz = rate / div;
509 ckr |= brg_table[i] << 16;
Kuninori Morimotoe8a3ce12017-05-26 01:44:19 +0000510 if (req_48kHz_rate &&
Kuninori Morimotod0cf7fc2017-10-01 23:48:12 +0000511 rsnd_flags_has(adg, AUDIO_OUT_48))
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000512 parent_clk_name = __clk_get_name(clk);
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000513 }
514 }
515 }
516
517 /*
518 * ADG supports BRRA/BRRB output only.
519 * this means all clkout0/1/2/3 will be * same rate
520 */
521
Marek Vasute8dffe62017-04-21 00:41:20 +0000522 of_property_read_u32(np, "#clock-cells", &count);
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000523 /*
524 * for clkout
525 */
526 if (!count) {
Kuninori Morimoto462c30b2015-09-15 02:44:37 +0000527 clk = clk_register_fixed_rate(dev, clkout_name[CLKOUT],
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000528 parent_clk_name, 0, req_rate[0]);
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000529 if (!IS_ERR(clk)) {
530 adg->clkout[CLKOUT] = clk;
531 of_clk_add_provider(np, of_clk_src_simple_get, clk);
532 }
533 }
534 /*
535 * for clkout0/1/2/3
536 */
537 else {
538 for (i = 0; i < CLKOUTMAX; i++) {
539 clk = clk_register_fixed_rate(dev, clkout_name[i],
Stephen Boyd2ebdf682016-04-19 18:08:00 -0700540 parent_clk_name, 0,
Kuninori Morimoto25165f72017-04-19 00:45:52 +0000541 req_rate[0]);
Kuninori Morimotod7f29812017-03-30 01:49:06 +0000542 if (!IS_ERR(clk))
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000543 adg->clkout[i] = clk;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700544 }
Kuninori Morimotod7f29812017-03-30 01:49:06 +0000545 adg->onecell.clks = adg->clkout;
546 adg->onecell.clk_num = CLKOUTMAX;
547 of_clk_add_provider(np, of_clk_src_onecell_get,
548 &adg->onecell);
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700549 }
550
Marek Vasute8dffe62017-04-21 00:41:20 +0000551rsnd_adg_get_clkout_end:
Kuninori Morimotob99258a2016-12-07 00:28:11 +0000552 adg->ckr = ckr;
553 adg->rbga = rbga;
554 adg->rbgb = rbgb;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700555}
556
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +0000557#ifdef DEBUG
558static void rsnd_adg_clk_dbg_info(struct rsnd_priv *priv, struct rsnd_adg *adg)
559{
560 struct device *dev = rsnd_priv_to_dev(priv);
561 struct clk *clk;
562 int i;
563
564 for_each_rsnd_clk(clk, adg, i)
Kuninori Morimotodabdbe32018-09-06 03:22:01 +0000565 dev_dbg(dev, "%s : %pa : %ld\n",
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +0000566 clk_name[i], clk, clk_get_rate(clk));
567
568 dev_dbg(dev, "BRGCKR = 0x%08x, BRRA/BRRB = 0x%x/0x%x\n",
569 adg->ckr, adg->rbga, adg->rbgb);
570 dev_dbg(dev, "BRGA (for 44100 base) = %d\n", adg->rbga_rate_for_441khz);
571 dev_dbg(dev, "BRGB (for 48000 base) = %d\n", adg->rbgb_rate_for_48khz);
572
573 /*
574 * Actual CLKOUT will be exchanged in rsnd_adg_ssi_clk_try_start()
575 * by BRGCKR::BRGCKR_31
576 */
577 for_each_rsnd_clkout(clk, adg, i)
Kuninori Morimotodabdbe32018-09-06 03:22:01 +0000578 dev_dbg(dev, "clkout %d : %pa : %ld\n", i,
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +0000579 clk, clk_get_rate(clk));
580}
581#else
582#define rsnd_adg_clk_dbg_info(priv, adg)
583#endif
584
Kuninori Morimoto2ea6b072015-11-10 05:14:12 +0000585int rsnd_adg_probe(struct rsnd_priv *priv)
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700586{
587 struct rsnd_adg *adg;
588 struct device *dev = rsnd_priv_to_dev(priv);
Wolfram Sang56d2c612017-02-20 22:05:07 +0100589 int ret;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700590
591 adg = devm_kzalloc(dev, sizeof(*adg), GFP_KERNEL);
Markus Elfring0d7820d2017-08-10 17:13:19 +0200592 if (!adg)
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700593 return -ENOMEM;
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700594
Wolfram Sang56d2c612017-02-20 22:05:07 +0100595 ret = rsnd_mod_init(priv, &adg->mod, &adg_ops,
Kuninori Morimoto7e7fe062018-10-30 07:46:05 +0000596 NULL, 0, 0);
Wolfram Sang56d2c612017-02-20 22:05:07 +0100597 if (ret)
598 return ret;
Kuninori Morimoto1665a9e2015-09-10 07:02:39 +0000599
Kuninori Morimoto248e88c2015-09-10 07:04:24 +0000600 rsnd_adg_get_clkin(priv, adg);
Kuninori Morimoto2a46db42015-09-10 07:04:45 +0000601 rsnd_adg_get_clkout(priv, adg);
Kuninori Morimoto6cba3fa2017-10-13 06:03:06 +0000602 rsnd_adg_clk_dbg_info(priv, adg);
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700603
604 priv->adg = adg;
605
Kuninori Morimotoc2d31712016-12-07 00:29:02 +0000606 rsnd_adg_clk_enable(priv);
607
Kuninori Morimotodfc94032013-07-21 21:36:46 -0700608 return 0;
609}
Kuninori Morimoto68a55022015-11-05 08:51:15 +0000610
Kuninori Morimoto2ea6b072015-11-10 05:14:12 +0000611void rsnd_adg_remove(struct rsnd_priv *priv)
Kuninori Morimoto68a55022015-11-05 08:51:15 +0000612{
Kuninori Morimotob5aac5a92017-03-30 01:49:27 +0000613 struct device *dev = rsnd_priv_to_dev(priv);
614 struct device_node *np = dev->of_node;
Kuninori Morimotoe3c6de42017-08-02 10:26:09 +0000615 struct rsnd_adg *adg = priv->adg;
616 struct clk *clk;
617 int i;
618
619 for_each_rsnd_clkout(clk, adg, i)
620 if (adg->clkout[i])
621 clk_unregister_fixed_rate(adg->clkout[i]);
Kuninori Morimotob5aac5a92017-03-30 01:49:27 +0000622
623 of_clk_del_provider(np);
624
Kuninori Morimotoc2d31712016-12-07 00:29:02 +0000625 rsnd_adg_clk_disable(priv);
Kuninori Morimoto68a55022015-11-05 08:51:15 +0000626}